



Order

Now







#### SN74CBTU4411

SCDS192B - APRIL 2005 - REVISED APRIL 2018

# SN74CBTU4411 11-Bit 1-of-4 Multiplexer/Demultiplexer 1.8-V DDR-II Switch With Charge Pump and Precharged Outputs

## 1 Features

- Supports SSTL\_18 Signaling Levels
- Suitable for DDR-II Applications
- D-Port Outputs are Precharged by Bias Voltage (V<sub>BIAS</sub>)
- Internal Termination for Control Inputs
- High Bandwidth (400 MHz Minimum)
- Low and Flat ON-State Resistance  $(r_{on})$ Characteristics,  $(r_{on} = 17 \Omega \text{ Maximum})$
- Internal 400-Ω Pulldown Resistors
- Low Differential and Rising or Falling Edge Skew
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II

## 2 Applications

- ATCA Solutions
- Automated External Defibrillators
- Adaptive Lighting
- Blood Gas Analyzers: Portable
- Bluetooth Headsets
- CT Scanners
- Cameras: Surveillance Analog
- Chemical and Gas Sensors
- DLP 3D Machine Vision and Optical Networking

## Simplified Schematic, Each FET Switch (SW1)



- A. Applicable for ports H0 through H9
- B. Applicable for ports D0 through D9
- C.  $r_3 + r_{on}$  (M3) = 400  $\Omega$  typical.
- D. EN is the internal enable signal applied to the switch.

## 3 Description

The SN74CBTU4411 device is a high-bandwidth, SSTL\_18 compatible FET multiplexer/demultiplexer with low ON-state resistance ( $r_{on}$ ). The device uses an internal charge pump to elevate the gate voltage of the pass transistor, providing a low and flat  $r_{on}$ . The low and flat  $r_{on}$  allows for minimal propagation delay and supports rail-to-rail signaling on data input/output (I/O) ports. The device also features very low data I/O capacitance to minimize capacitive loading and signal distortion on the data bus. Matched  $r_{on}$  and I/O capacitance among channels results in extremely low differential and rising or falling edge skew. This allows the device to show optimal performance in DDR-II applications.

#### Device Information<sup>(1)</sup>

| PART NUMBER     | PACKAGE    | BODY SIZE         |  |  |
|-----------------|------------|-------------------|--|--|
| SN74CBTU4411ZST | NFBGA (72) | 7.00 mm × 7.00 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic, Each FET Switch (SW2)



- A. EN\_DQS1, EN\_DQS2, EN1, and EN2 are the internal enable signals applied to the switch.
- B.  $r_4 + r_{on} (M4) = 1 k\Omega$  typical.
- C.  $r_5 + r_{on} (M5) = 400 \Omega$  typical.
- D.  $r_6 + r_{on} (M6) = 2.3 \text{ k}\Omega \text{ typical.}$

1

2 3

4 5 6

7

8

2

# **Table of Contents** Features ..... 1

| Арр  | lications 1                         |
|------|-------------------------------------|
| Des  | cription 1                          |
| Rev  | ision History 2                     |
| Pin  | Configuration and Functions 3       |
| Spe  | cifications6                        |
| 6.1  | Absolute Maximum Ratings 6          |
| 6.2  | ESD Ratings6                        |
| 6.3  | Recommended Operating Conditions 6  |
| 6.4  | Thermal Information7                |
| 6.5  | Electrical Characteristics7         |
| 6.6  | Switching Characteristics 8         |
| 6.7  | Typical Characteristic8             |
| Para | ameter Measurement Information      |
| 7.1  | Enable and Disable Times9           |
| 7.2  | Skew and Propagation Delay Times 10 |
| Deta | ailed Description 11                |
| 8.1  | Overview 11                         |

|    | 8.2  | Functional Block Diagram                        | 11 |
|----|------|-------------------------------------------------|----|
|    | 8.3  | Feature Description                             | 12 |
|    | 8.4  | Device Functional Modes                         | 12 |
| 9  | Арр  | lication and Implementation                     | 13 |
|    | 9.1  | Application Information                         | 13 |
|    | 9.2  | Typical Application                             | 13 |
| 10 | Pow  | ver Supply Recommendations                      | 14 |
| 11 | Lay  | out                                             | 15 |
|    | 11.1 | Layout Guidelines                               | 15 |
|    | 11.2 | Layout Example                                  | 15 |
| 12 | Dev  | ice and Documentation Support                   | 16 |
|    | 12.1 | Documentation Support                           | 16 |
|    | 12.2 | Receiving Notification of Documentation Updates | 16 |
|    | 12.3 | Community Resources                             | 16 |
|    | 12.4 | Trademarks                                      | 16 |
|    | 12.5 | Electrostatic Discharge Caution                 | 16 |
|    | 12.6 | Glossary                                        | 16 |
| 13 | Mec  | hanical, Packaging, and Orderable               |    |
|    | Info | mation                                          | 16 |

# **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | Changes from Revision A (February 2016) to Revision B                                                                                         | Page |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Changed the V <sub>BIAS</sub> MAX value From: 0.33 × V <sub>DD</sub> To: V <sub>DD</sub> in the <i>Recommended Operating Conditions</i> table | 6    |
| С | Changes from Original (April 2005) to Revision A                                                                                              | Page |

| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation |     |
|---|---------------------------------------------------------------------------------------------------------------|-----|
|   | section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and  |     |
|   | Mechanical, Packaging, and Orderable Information section                                                      | . 1 |
| • | Removed Pin Assignments table due to updated Pin Out Drawing                                                  | . 3 |

XAS



# 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN             |                                | 1/0   | DESCRIPTION          |  |
|-----------------|--------------------------------|-------|----------------------|--|
| NAME            | NO.                            | - I/O | DESCRIPTION          |  |
| S0              | B2                             | I     | Select input control |  |
| S1              | A1                             | I     | Select input control |  |
| V <sub>DD</sub> | A3, B3, L10                    | _     | Power supply         |  |
| GND             | B4, B9, F10,<br>K7, K2, G2, D2 | _     | Ground               |  |

Copyright © 2005–2018, Texas Instruments Incorporated

3

#### SN74CBTU4411 SCDS192B – APRIL 2005 – REVISED APRIL 2018

TEXAS INSTRUMENTS

www.ti.com

## Pin Functions (continued)

| PIN    |     |     | DECODIDION                      |  |  |
|--------|-----|-----|---------------------------------|--|--|
| NAME   | NO. | I/O | DESCRIPTION                     |  |  |
| тс     | B1  | I   | Termination control input       |  |  |
| DQS_EN | A2  | I   | D10 port output voltage control |  |  |
| H0     | B5  | I/O | H port0                         |  |  |
| H1     | B8  | I/O | H port1                         |  |  |
| H2     | B10 | I/O | H port2                         |  |  |
| H3     | D10 | I/O | H port3                         |  |  |
| H4     | G10 | I/O | H port4                         |  |  |
| H5     | K10 | I/O | H port5                         |  |  |
| H6     | K8  | I/O | H port6                         |  |  |
| H7     | K5  | I/O | H port7                         |  |  |
| H8     | K3  | I/O | H port8                         |  |  |
| H9     | J2  | I/O | H port9                         |  |  |
| H10    | F2  | I/O | H port10                        |  |  |
| 0D0    | A4  | I/O | D0 port0                        |  |  |
| 1D0    | A5  | I/O | D0 port1                        |  |  |
| 2D0    | A6  | I/O | D0 port2                        |  |  |
| 3D0    | B6  | I/O | D0 port3                        |  |  |
| 0D1    | B7  | I/O | D1 port0                        |  |  |
| 1D1    | A7  | I/O | D1 port1                        |  |  |
| 2D1    | A8  | I/O | D1 port2                        |  |  |
| 3D1    | A9  | I/O | D1 port3                        |  |  |
| 0D2    | A10 | I/O | D2 port0                        |  |  |
| 1D2    | A11 | I/O | D2 port1                        |  |  |
| 2D2    | B11 | I/O | D2 port2                        |  |  |
| 3D2    | C11 | I/O | D2 port3                        |  |  |
| 0D3    | C10 | I/O | D3 port0                        |  |  |
| 1D3    | D11 | I/O | D3 port1                        |  |  |
| 2D3    | E10 | I/O | D3 port2                        |  |  |
| 3D3    | E11 | I/O | D3 port3                        |  |  |
| 0D4    | F11 | I/O | D4 port0                        |  |  |
| 1D4    | G11 | I/O | D4 port1                        |  |  |
| 2D4    | H10 | I/O | D4 port2                        |  |  |
| 3D4    | H11 | I/O | D4 port3                        |  |  |
| 0D5    | J11 | I/O | D5 port0                        |  |  |
| 1D5    | J10 | I/O | D5 port1                        |  |  |
| 2D5    | K11 | I/O | D5 port2                        |  |  |
| 3D5    | L11 | I/O | D5 port3                        |  |  |
| 0D6    | K9  | I/O | D6 port0                        |  |  |
| 1D6    | L9  | I/O | D6 port1                        |  |  |
| 2D6    | L8  | I/O | D6 port2                        |  |  |
| 3D6    | L7  | I/O | D6 port3                        |  |  |
| 0D7    | K6  | I/O | D7 port0                        |  |  |
| 1D7    | L6  | I/O | D7 port1                        |  |  |
| 2D7    | L5  | I/O | D7 port2                        |  |  |
| 3D7    | L4  | I/O | D7 port3                        |  |  |
| 0D8    | K4  | I/O | D8 port0                        |  |  |



SN74CBTU4411 SCDS192B – APRIL 2005 – REVISED APRIL 2018

#### www.ti.com

## Pin Functions (continued)

| PIN               |     | 1/0 | DECODIDION              |  |
|-------------------|-----|-----|-------------------------|--|
| NAME              | NO. | I/O | DESCRIPTION             |  |
| 1D8               | L3  | I/O | D8 port1                |  |
| 2D8               | L2  | I/O | D8 port2                |  |
| 3D8               | L1  | I/O | D8 port3                |  |
| 0D9               | K1  | I/O | D9 port0                |  |
| 1D9               | J1  | I/O | D9 port1                |  |
| 2D9               | H2  | I/O | D9 port2                |  |
| 3D9               | H1  | I/O | D9 port3                |  |
| 0D10              | G1  | I/O | D10 port0               |  |
| 1D10              | F1  | I/O | D10 port1               |  |
| 2D10              | E1  | I/O | D10 port2               |  |
| 3D10              | E2  | I/O | D10 port3               |  |
| ENn               | C2  | I   | Active low enable input |  |
| V <sub>BIAS</sub> | D1  | _   | Bias voltage            |  |
| V <sub>REF</sub>  | C1  | —   | Reference voltage       |  |

SCDS192B-APRIL 2005-REVISED APRIL 2018



www.ti.com

## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                   |                                                        |                                       | MIN  | MAX  | UNIT |
|-------------------|--------------------------------------------------------|---------------------------------------|------|------|------|
| $V_{DD}$          | Supply voltage                                         |                                       | -0.5 | 2.5  | V    |
| V <sub>IN</sub>   | Control input voltage <sup>(2)(3)</sup>                |                                       | -0.5 | 2.5  | V    |
| V <sub>I/O</sub>  | Switch I/O voltage <sup>(2)(3)(4)</sup>                |                                       | -0.5 | 2.5  | V    |
| I <sub>IK</sub>   | Control input clamp current                            | $V_{IN} < 0$ or $V_{IN} > 0$          |      | ±50  | mA   |
| I <sub>I/OK</sub> | I/O port clamp current                                 | $V_{I/O} < 0 \text{ or } V_{I/O} > 0$ |      | ±50  | mA   |
| I <sub>I/O</sub>  | ON-state switch current <sup>(5)</sup>                 |                                       |      | ±100 | mA   |
|                   | Continuous current through V <sub>DD</sub> or GND pins |                                       |      | ±100 | mA   |
| TJ                | Junction temperature                                   |                                       |      | 150  | °C   |
| T <sub>stg</sub>  | Storage temperature                                    |                                       | -65  | 150  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to ground unless otherwise specified.

(3) The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

(4)  $V_I$  and  $V_O$  are used to denote specific conditions for  $V_{I/O}$ .

(5)  $I_I$  and  $I_O$  are used to denote specific conditions for  $I_{I/O}$ .

## 6.2 ESD Ratings

|   |       |                         |                                                                                | VALUE | UNIT |
|---|-------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|   | ,     | Electrostatio discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2500 | V    |
| Ì | (ESD) | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750  | v    |

 JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                   |                                  |                | MIN                       | NOM                 | MAX                       | UNIT |
|-------------------|----------------------------------|----------------|---------------------------|---------------------|---------------------------|------|
| $V_{DD}$          | Supply voltage                   |                | 1.7                       | 1.8                 | 1.9                       | V    |
| $V_{REF}$         | Reference supply voltage         |                | $0.49 \times V_{DD}$      | $0.5 \times V_{DD}$ | $0.51 \times V_{DD}$      | V    |
| V <sub>BIAS</sub> | BIAS supply voltage              |                | 0                         | $0.3 \times V_{DD}$ | V <sub>DD</sub>           | V    |
| V                 | High-level control input voltage | S              | V <sub>REF</sub> + 250 mV |                     |                           | V    |
| V <sub>IH</sub>   |                                  | EN, TX, DQS_EN | $0.65 \times V_{DD}$      |                     |                           |      |
| V                 |                                  | S              |                           |                     | V <sub>REF</sub> – 250 mV | V    |
| VIL               | Low-level control input voltage  | EN, TX, DQS_EN |                           |                     | $0.35 \times V_{DD}$      | V    |
| V <sub>I/O</sub>  | Data input/output voltage        |                | 0                         |                     | V <sub>DD</sub>           | V    |
| T <sub>A</sub>    | Operating free-air temperature   |                | 0                         |                     | 85                        | °C   |

 All unused control inputs of the device must be held at V<sub>DD</sub> or GND to ensure proper device operation. See the TI application report, Implications of Slow or Floating CMOS Inputs (SCBA004).

## 6.4 Thermal Information

|                       |                                              | SN74CBTU4411 |      |
|-----------------------|----------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | ZST (NFBGA)  | UNIT |
|                       |                                              | 72 PINS      |      |
| $R_{	hetaJA}$         | Junction-to-ambient thermal resistance       | 97           | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 34.4         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 67.2         | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 2            | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 69.1         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _            | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 6.5 Electrical Characteristics

Minimum and maximum limits apply for  $T_A = 0^{\circ}C$  to 85°C (unless otherwise noted). Typical limits apply for  $V_{DD} = 1.8$  V and  $T_A = 25^{\circ}C$  (unless otherwise noted).<sup>(1)</sup>

| PAF                            | RAMETER                       | TEST CON                                                                             | DITIONS                                          | MIN  | TYP  | MAX   | UNIT                      |
|--------------------------------|-------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------|------|------|-------|---------------------------|
| V <sub>IK</sub> <sup>(2)</sup> | Control inputs <sup>(3)</sup> | $V_{DD} = 1.7 \text{ V}, \text{ I}_{IN} = -18 \text{ mA}$                            |                                                  |      |      | -1.8  | V                         |
| V <sub>BIAS_DQS</sub>          | D10                           | $V_{DD}$ = 1.7 V, DQS_EN = $V_{DD}$                                                  |                                                  | 1.1  |      | 1.275 | V                         |
| V <sub>OH</sub>                | D10                           | $V_{DD}$ = 1.7 V, DQS_EN = $V_{DD}$ , E                                              | $\overline{N} = V_{DD}, I_O = 100 \ \mu A$       |      | 1.6  | 1.8   | V                         |
| I <sub>IN</sub>                | Control inputs <sup>(3)</sup> | $V_{DD}$ = 1.9 V, $V_{IN}$ = $V_{DD}$ or GND                                         |                                                  |      |      | ±1    | μA                        |
| $I_{OZ}^{(4)}$                 |                               | $V_{DD}$ = 1.9 V, $V_{O}$ = 0 to 1.9 V, $V_{I}$                                      | = 0, Switch OFF, V <sub>BIAS</sub> open          |      |      | ±10   | μΑ                        |
| I <sub>CC</sub>                |                               | $V_{DD}$ = 1.9 V, TC = GND, $\overline{EN}$ = 0 switching at 50% duty cycles, D      |                                                  |      | 0.7  | 2.5   | mA                        |
|                                |                               | $\overline{EN} = V_{DD}$                                                             |                                                  |      |      | 500   | μΑ                        |
| I <sub>CCD</sub>               |                               | $V_{DD}$ = 1.9 V, TC = GND, $\overline{EN}$ = 0 switching at 50% duty cycle, Da      |                                                  |      |      | 0.5   | mA/<br>MHz <sup>(5)</sup> |
|                                | S port                        | $V_{DD}$ = 1.9 V, TC = GND, $\overline{EN}$ = 0                                      | GND, V <sub>IN</sub> = V <sub>REF</sub> ± 250 mV | 2.5  |      | 3.5   |                           |
| C <sub>in</sub>                | EN, TC,<br>DQS_EN inputs      | $V_{DD} = 1.9 \text{ V}, V_{IN} = 0 \text{ or } 1.9 \text{ V}$                       |                                                  |      | 2.5  |       | pF                        |
| C <sub>io(OFF)</sub>           | H port                        | $V_{I/O} = 0.5 \times V_{DD} \pm 0.4 V$ , Switch                                     | OFF, V <sub>BIAS</sub> open                      |      |      | 2.5   | pF                        |
| C <sub>io(ON)</sub>            |                               | $V_{I/O} = 0.5 \times V_{DD} \pm 0.4 \text{ V}$ , Switch                             | ON, V <sub>BIAS</sub> = GND                      |      |      | 4.6   | pF                        |
| r <sub>on</sub> <sup>(6)</sup> |                               | $V_{DD} = 1.7 \text{ V}, \text{ V}_{I} = 0.5 \times V_{DD} \pm 0.100 \text{ V}_{DD}$ | 5 V, I <sub>O</sub> = 10 mA                      | 6    | 10   | 17    | Ω                         |
| Ar (7)                         |                               | $V_{DD} = 1.7 V, DQS_EN = V_{DD},$                                                   | $V_{I} = 0.5 V_{DD} \pm 0.25 V$                  |      | 1.5  | 3     | Ω                         |
| $\Delta r_{on(flat)}^{(7)}$    |                               | $I_0 = 10 \text{ mA}$                                                                | $V_{I} = 0.5 V_{DD} \pm 0.5 V$                   |      | 2.5  | 5     | 12                        |
| r <sub>term</sub>              | S port                        | V <sub>DD</sub> = 1.7 V                                                              |                                                  | 110  | 160  | 210   | Ω                         |
| -                              | D0D10                         |                                                                                      | DQS_EN = GND                                     | 280  | 400  | 520   | Ω                         |
| <b>r</b> <sub>pulldown</sub>   | D10                           | V <sub>DD</sub> = 1.7 V                                                              | $DQS_EN = V_{DD}, \overline{EN} = GND$           | 1600 | 2300 | 3000  | 12                        |
| r <sub>pullup</sub>            | D10                           | $V_{DD}$ = 1.7 V, DQS_EN = $V_{DD}$ , E                                              | N = GND                                          | 700  | 1000 | 1300  | Ω                         |

(1)

 $V_{IN}$  and  $I_{IN}$  refer to control inputs.  $V_I$ ,  $V_O$ ,  $I_I$ , and  $I_O$  refer to data pins.  $V_{IK}$  refers to the clamp voltage due to the internal diode, which is connected from each control input to GND. (2)

For the leakage current test on S0 and S1, EN and TC inputs are set to low. (3)

(4)

For I/O ports, the parameter  $I_{OZ}$  includes the input leakage current.  $I_{OZ}$  applies only to the H port. This frequency of S0 and S1 inputs, for example, for a data I/O rate of 533 Mbit/s, with a burst of 4, the required frequency is for S0 or (5) S1 input is ≅ 66 MHz (533/8). The total I<sub>CC</sub> due to switching S0, S1 will be approximately 27 mA (66 MHz × 0.4 mA/MHz).

Measured by the voltage drop between the D and H pins at the indicated current through the switch. ON-state resistance is determined (6) by the lower of the voltages of the two (D or H) pins.

(7)  $\Delta r_{on(flat)}$  is the difference of maximum  $r_{on}$  and minimum  $r_{on}$  for a specific channel in a specific device.

#### SN74CBTU4411

SCDS192B-APRIL 2005-REVISED APRIL 2018

EXAS STRUMENTS

www.ti.com

### 6.6 Switching Characteristics

 $T_A = 0^{\circ}C$  to 85°C (unless otherwise noted) (see Figure 2 and Figure 3)

|                                   | PARAMETER                                        | TEST CONDITIONS                        | MIN | TYP | MAX  | UNIT    |
|-----------------------------------|--------------------------------------------------|----------------------------------------|-----|-----|------|---------|
| £                                 | D or H port                                      |                                        | 400 |     |      | N 41 1- |
| T <sub>max</sub>                  | S port <sup>(1)</sup>                            |                                        | 84  |     |      | MHz     |
| t <sub>pd</sub>                   |                                                  | From D or H (input) to D or H (output) |     | 297 |      | ps      |
| t <sub>en</sub> (t <sub>PZ</sub>  | L, t <sub>PZH</sub> ) <sup>(2)</sup>             | From S (input) to D (output)           | 750 |     | 2100 | ps      |
| t <sub>dis</sub> (t <sub>PL</sub> | <sub>Z</sub> , t <sub>PHZ</sub> ) <sup>(2)</sup> | From S (input) to D (output)           | 750 |     | 2100 | ps      |
| t <sub>osk</sub>                  |                                                  |                                        |     |     | 85   | ps      |
| t <sub>esk</sub>                  |                                                  |                                        |     |     | 40   | ps      |
| t <sub>start</sub> (3)            |                                                  |                                        |     | 20  |      | μs      |

(1)  $\overline{EN} = GND, TC = GND$ 

 $V_{BIAS} = open$ 

(2) (3)  $t_{start}$  is the time required for the charge-pump circuit output voltage to reach a steady state value after V<sub>DD</sub> is applied.

## 6.7 Typical Characteristic







### 7 Parameter Measurement Information

#### 7.1 Enable and Disable Times



| TEST                               | V <sub>DD</sub> | T1 <sup>†</sup>     | RL           | VI              | CL   | $V_\Delta$ |
|------------------------------------|-----------------|---------------------|--------------|-----------------|------|------------|
| tPLZ/tPZL                          | 1.8 V ± 0.1 V   | 2 × V <sub>DD</sub> | <b>1 k</b> Ω | GND             | 6 pF | 0.125 V    |
| <sup>t</sup> PHZ <sup>/t</sup> PZH | 1.8 V ± 0.1 V   | GND                 | <b>1 k</b> Ω | V <sub>DD</sub> | 6 pF | 0.125 V    |



<sup>†</sup>T1 is an external terminal.

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. Output control applies to select (S0, S1) inputs.
- C. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control.

Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.

- D. All input pulses are supplied by generators having the following characteristics:  $Z_{OS} = 50 \Omega$ , rising and falling edge rate is 1 V/ns.
- E. The outputs are measured one at a time, with one transition per measurement.
- F.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- G. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.

#### Figure 2. Test Circuit and Voltage Waveforms

#### 7.2 Skew and Propagation Delay Times



(t<sub>esk</sub> and t<sub>pd</sub>) (see Note C)

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. tosk is the difference in output voltage from channel to channel in a specific device.
- C.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$  and  $t_{esk} = |t_{PLH} t_{PHL}|$

(tosk) (see Note B)

- D. All input pulses are supplied by generators having the following characteristics:  $Z_{OS} = 50 \Omega$ , rising and falling edge rate is 1 V/ns.
- E. The outputs are measured one at a time, with one transition per measurement.

Figure 3. Test Circuit and Voltage Waveforms



## 8 Detailed Description

#### 8.1 Overview

The SN74CBTU4411 device is organized as an 11-bit 1-of-4 multiplexer/demultiplexer with a single switchenable (EN) input. When EN is low, the switch is enabled and the H port is connected to one of the D ports. Ports D0 to D9 for the disabled channels are connected to  $V_{BIAS}$  through a 400- $\Omega$  resistor. DQS\_EN determines the output voltage for the disabled D10 ports. When DQS\_EN is low, this voltage is  $V_{BIAS}$ . When DQS\_EN is high, the disabled D10 ports are connected to an internal voltage ( $V_{BIAS}_{DQS}$ ) source, which is approximately equal to 0.7  $V_{DD}$ .

When  $\overline{EN}$  is high, all the channels are disabled. Ports D0 to D9 are connected to V<sub>BIAS</sub>. For the D10 port, the disabled output voltage is determined by the DQS\_EN input. When DQS\_EN is low, this voltage is V<sub>BIAS</sub>. When DQS\_EN is high, this voltage is V<sub>DD</sub>

### 8.2 Functional Block Diagram



#### Figure 4. Logic Diagram (Positive Logic)

A.

#### SN74CBTU4411

SCDS192B-APRIL 2005-REVISED APRIL 2018



#### 8.3 Feature Description

The select (S0, S1) inputs control the data path of each <u>multiplexer/demultiplexer</u>. The  $\overline{EN}$  and TC inputs determine the internal termination for S0 and S1 inputs. When  $\overline{EN}$  is low, the termination is determined by the TC input. When both  $\overline{EN}$  and TC are low, termination resistors are disconnected from the S inputs. When  $\overline{EN}$  is low and TC is high, both pullup and pulldown resistors are connected to the S inputs. When  $\overline{EN}$  is high, only the pulldown termination resistors are connected to the S inputs. When  $\overline{EN}$  is high, only the pulldown termination resistors are connected to the S inputs.

### 8.4 Device Functional Modes

Table 1 and Table 2 lists the functional modes of the SN74CBTU4411.

|    | INPU   | TS |    | INPUT/OUTPUT | FUNCTION                                                                                                                                                        |  |  |  |  |  |
|----|--------|----|----|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| EN | DQS_EN | S1 | S0 | Hn           | FUNCTION                                                                                                                                                        |  |  |  |  |  |
| L  | L      | L  | L  | 0Dn          | Hn = 0Dn<br>1Dn, 2Dn, 3Dn connected to V <sub>BIAS</sub>                                                                                                        |  |  |  |  |  |
| L  | L      | L  | Н  | 1Dn          | Hn = 1Dn<br>0Dn, 2Dn, 3Dn connected to V <sub>BIAS</sub>                                                                                                        |  |  |  |  |  |
| L  | L      | Н  | L  | 2Dn          | Hn = 2Dn<br>0Dn, 1Dn, 3Dn connected to V <sub>BIAS</sub>                                                                                                        |  |  |  |  |  |
| L  | L      | Н  | н  | 3Dn          | Hn = 3Dn<br>0Dn, 1Dn, 2Dn connected to V <sub>BIAS</sub>                                                                                                        |  |  |  |  |  |
| L  | н      | L  | L  | 0Dn          | H0–H9 = 0D0–0D9<br>1D0–1D9, 2D0–2D9, 3D0–3D9 connected to V <sub>BIAS</sub><br>H10 = 0D10<br>1D10, 2D10, 3D10 connected to V <sub>BIAS_DQS</sub> <sup>(1)</sup> |  |  |  |  |  |
| L  | Н      | L  | н  | 1Dn          | H0–H9 = 1D0–1D9<br>0D0–0D9, 2D0–2D9, 3D0–3D9 connected to V <sub>BIAS</sub><br>H10 = 1D10<br>0D10, 2D10, 3D10 connected to V <sub>BIAS_DQS</sub> <sup>(1)</sup> |  |  |  |  |  |
| L  | Н      | Н  | L  | 2Dn          | H0–H9 = 2D0–2D9<br>0D0–0D9, 1D0–1D9, 3D0–3D9 connected to V <sub>BIAS</sub><br>H10 = 2D10<br>0D10, 1D10, 3D10 connected to V <sub>BIAS_DQS</sub> <sup>(1)</sup> |  |  |  |  |  |
| L  | Н      | Н  | Н  | 3Dn          | H0–H9 = 3D0–3D9<br>0D0–0D9, 1D0–1D9, 2D0–2D9 connected to V <sub>BIAS</sub><br>H10 = 3D10<br>0D10, 1D10, 2D10 connected to V <sub>BIAS_DQS</sub> <sup>(1)</sup> |  |  |  |  |  |
| Н  | L      | Х  | Х  | Z            | 0Dn, 1Dn, 2Dn, 3Dn connected to V <sub>BIAS</sub>                                                                                                               |  |  |  |  |  |
| Н  | Н      | х  | Х  | Z            | 0D0–0D9, 1D0–1D9, 2D0–2D9, 3D0–3D9 connected to V <sub>BIAS</sub><br>0D10, 1D10, 2D10, 3D10 connected to V <sub>DD</sub>                                        |  |  |  |  |  |

| Table 1. | Function | Table |
|----------|----------|-------|
|          | i uncuon | Iabic |

(1) V<sub>BIAS\_DQS</sub> is an internal voltage condition.

| Table 2. | Function | Table | Continued |
|----------|----------|-------|-----------|
|----------|----------|-------|-----------|

| INP | UTS | FUNCTION                                                                                               |  |  |  |  |
|-----|-----|--------------------------------------------------------------------------------------------------------|--|--|--|--|
| EN  | тс  | FUNCTION                                                                                               |  |  |  |  |
| L   | L   | Termination resistors disconnected from S inputs                                                       |  |  |  |  |
| L   | Н   | Termination resistors connected with S inputs                                                          |  |  |  |  |
| н   | х   | Pulldown termination resistor connected and pullup termination resistor disconnected from the S inputs |  |  |  |  |



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The SN74CBTU4411 is suitable for DDR-II applications where high-bandwidth is required. This device has low and flat ON resistance and have internal termination control inputs. The D-ports are precharged by Bias voltage.

## 9.2 Typical Application

SN74CBTU4411 is an 11 bit, 1:4 Mux and suitable for high-bandwidth applications.



Figure 5. Typical Application Schematic

#### 9.2.1 Design Requirements

SN74CBTU4411 supports 400-MHz bandwidth on the D or H ports and 84 MHz on the S port. The Enable control from the master must be activated and depending on the select pins, the data is transferred into one of the slaves 0 to 3. The Enable control at high will tristate the Input / output as per the functional table. See *Recommended Operating Conditions* and *Absolute Maximum Ratings* for other voltage, current and handling parameters.



## **Typical Application (continued)**

#### 9.2.2 Detailed Design Procedure

The H port signal from the master can go to 1 of the 4 slave ports depending on the select inputs S0 and S1. The  $V_{BIAS}$  and  $V_{REF}$  can be determined from the *Recommended Operating Conditions*.

- 1. Recommended Input Conditions
  - For specified high and low levels for all the input control pins, see V<sub>IH</sub> and V<sub>IL</sub> in the *Recommended* Operating Conditions.
  - Inputs are not overvoltage tolerant and should be below the valid  $V_{DD}$ .
- 2. Recommend Input/Output Conditions
  - The absolute maximum continuous on state switch current for any I/O should not exceed ±100 mA
  - The I/O voltage range should not be above V<sub>DD</sub> and below ground.

#### 9.2.3 Application Curve



 $V_{CC} = 1.9 V$   $T_A = 25^{\circ}C$ 

Figure 6. Supply Current (Typical) vs Frequency Data

## **10 Power Supply Recommendations**

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*.

Each V<sub>CC</sub> pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1- $\mu$ F capacitor. If there are multiple V<sub>CC</sub> pins, TI recommends a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor for each power pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. A 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.



## 11 Layout

#### 11.1 Layout Guidelines

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.

Figure 7 specifies the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they are tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient. It is acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it disables the outputs section of the part when asserted. This does not disable the input section of the I/Os, so they also cannot float when disabled.

### 11.2 Layout Example



Figure 7. Layout Diagram



## **12 Device and Documentation Support**

### **12.1** Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the application report, Implications of Slow or Floating CMOS Inputs (SCBA004).

### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **12.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2005–2018, Texas Instruments Incorporated



11-Apr-2018

# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan          | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|-------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)               | (6)              | (3)                 |              | (4/5)          |         |
| SN74CBTU4411ZSTR | ACTIVE | NFBGA        | ZST     | 72   | 2000    | Pb-Free<br>(RoHS) | SNAGCU           | Level-3-260C-168 HR | 0 to 85      | CTU4411        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74CBTU4411ZSTR | NFBGA           | ZST                | 72 | 2000 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

30-Apr-2018



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74CBTU4411ZSTR | NFBGA        | ZST             | 72   | 2000 | 336.6       | 336.6      | 31.8        |

ZST (S-PBGA-N72)

PLASTIC BALL GRID ARRAY



- All integrations are in minimeters. Dimension
  B. This drawing is subject to change without notice.
- C. Complies to JEDEC MO-195 variation AD (depopulated).
- D. This package is lead-free. Refer to the 72 GST package (drawing 4206043) for tin-lead (SnPb).



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated