

### www.ti.com

**FEATURES** 

- Member of Texas Instruments Widebus+™
  Family
- State-of-the-Art Advanced BiCMOS
   Technology (ABT) Design for 3.3-V Operation
   and Low Static-Power Dissipation
- Typical V<sub>OLP</sub> (Output Ground Bounce) <0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- I<sub>off</sub> and Power-Up 3-State Support Hot Insertion
- Supports Mixed-Mode Signal Operation (5-V

GKE OR ZKE PACKAGE (TOP VIEW)



Input and Output Voltages With 3.3-V V<sub>CC</sub>)

- Supports Unregulated Battery Operation Down to 2.7 V
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

#### TERMINAL ASSIGNMENTS

|   | 1   | 2   | 3                | 4                | 5   | 6   |
|---|-----|-----|------------------|------------------|-----|-----|
| Α | 1Y2 | 1Y1 | 1 <del>OE</del>  | 2 <del>OE</del>  | 1A1 | 1A2 |
| В | 1Y4 | 1Y3 | GND              | GND              | 1A3 | 1A4 |
| С | 2Y2 | 2Y1 | 1V <sub>CC</sub> | 1V <sub>CC</sub> | 2A1 | 2A2 |
| D | 2Y4 | 2Y3 | GND              | GND              | 2A3 | 2A4 |
| E | 3Y2 | 3Y1 | GND              | GND              | 3A1 | 3A2 |
| F | 3Y4 | 3Y3 | 1V <sub>CC</sub> | 1V <sub>CC</sub> | 3A3 | 3A4 |
| G | 4Y2 | 4Y1 | GND              | GND              | 4A1 | 4A2 |
| Н | 4Y3 | 4Y4 | 4 <del>OE</del>  | 3 <del>OE</del>  | 4A4 | 4A3 |
| J | 5Y2 | 5Y1 | 5 <del>OE</del>  | 6 <del>0E</del>  | 5A1 | 5A2 |
| K | 5Y4 | 5Y3 | GND              | GND              | 5A3 | 5A4 |
| L | 6Y2 | 6Y1 | 2V <sub>CC</sub> | 2V <sub>CC</sub> | 6A1 | 6A2 |
| M | 6Y4 | 6Y3 | GND              | GND              | 6A3 | 6A4 |
| N | 7Y2 | 7Y1 | GND              | GND              | 7A1 | 7A2 |
| Р | 7Y4 | 7Y3 | 2V <sub>CC</sub> | 2V <sub>CC</sub> | 7A3 | 7A4 |
| R | 8Y2 | 8Y1 | GND              | GND              | 8A1 | 8A2 |
| T | 8Y3 | 8Y4 | 8 <del>OE</del>  | 7 <del>OE</del>  | 8A4 | 8A3 |

#### DESCRIPTION/ORDERING INFORMATION

The SN74LVT32244 is a 32-bit buffer and line driver designed for low-voltage (3.3-V)  $V_{CC}$  operation, but with the capability to provide a TTL interface to a 5-V system environment.

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAGE <sup>(1)</sup> | 1            | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |
|----------------|------------------------|--------------|-----------------------|------------------|--|
| –40°C to 85°C  | BGA – GKE              | Reel of 1000 | SN74LVT32244GKER      | VJ244            |  |
| -40 C to 85°C  | BGA – ZKE (Pb-free)    | Reel of 1000 | SN74LVT32244ZKER      | VJ244            |  |

(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus+ is a trademark of Texas Instruments.

# SN74LVT32244 3.3-V ABT 32-BIT BUFFER/DRIVER WITH 3-STATE OUTPUTS

SCBS748C-OCTOBER 2000-REVISED NOVEMBER 2006



### **DESCRIPTION/ORDERING INFORMATION (CONTINUED)**

This device can be used as eight 4-bit buffers, four 8-bit buffers, two 16-bit buffers, or one 32-bit buffer. The device provides true outputs and has symmetrical active-output-enable  $(\overline{OE})$  inputs. It is designed specifically to improve both the performance and density of 3-state memory address drivers, clock drivers, and bus-oriented receivers and transmitters.

To ensure the high-impedance state during power up or power down,  $\overline{\text{OE}}$  should be tied to  $V_{\text{CC}}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

This device is fully specified for hot-insertion applications using  $I_{off}$  and power-up 3-state. The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.

# FUNCTION TABLE (each 4-bit buffer/driver)

| INPU | OUTPUT |   |
|------|--------|---|
| OE   | Α      | Y |
| L    | Н      | Н |
| L    | L      | L |
| Н    | Χ      | Z |



### **LOGIC DIAGRAM (POSITIVE LOGIC)**





T2 8Y4

8A4 \_\_\_\_\_

# SN74LVT32244 3.3-V ABT 32-BIT BUFFER/DRIVER WITH 3-STATE OUTPUTS





## **Absolute Maximum Ratings**(1)

over operating free-air temperature range (unless otherwise noted)

|                      |                                                          |                             | MIN            | MAX      | UNIT |
|----------------------|----------------------------------------------------------|-----------------------------|----------------|----------|------|
| $V_{CC}$             | Supply voltage range                                     | -0.5                        | 4.6            | <b>V</b> |      |
| VI                   | Input voltage range <sup>(2)</sup>                       |                             | -0.5           | 7        | V    |
| Vo                   | Voltage range applied to any output in the high-imped    | ance or power-off state (2) | -0.5           | 7        | ٧    |
| Vo                   | Voltage range applied to any output in the high state (2 | -0.5                        | $V_{CC} + 0.5$ | <b>V</b> |      |
| Io                   | Current into any output in the low state                 |                             | 128            | mA       |      |
| Io                   | Current into any output in the high state (3)            |                             |                | 64       | mA   |
| I <sub>IK</sub>      | Input clamp current                                      | V <sub>I</sub> < 0          |                | -50      | mA   |
| I <sub>OK</sub>      | Output clamp current                                     |                             | -50            | mA       |      |
| $\theta_{\text{JA}}$ | Package thermal impedance <sup>(4)</sup>                 |                             | 40             | °C/W     |      |
| T <sub>stg</sub>     | Storage temperature range                                | ·                           | -65            | 150      | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### Recommended Operating Conditions<sup>(1)</sup>

|                     |                                    |                 | MIN | MAX | UNIT |
|---------------------|------------------------------------|-----------------|-----|-----|------|
| V <sub>CC</sub>     | Supply voltage                     |                 | 2.7 | 3.6 | V    |
| V <sub>IH</sub>     | High-level input voltage           |                 | 2   |     | V    |
| V <sub>IL</sub>     | Low-level input voltage            |                 |     | 0.8 | V    |
| VI                  | Input voltage                      |                 | 5.5 | V   |      |
| I <sub>OH</sub>     | High-level output current          |                 |     | -32 | mA   |
| I <sub>OL</sub>     | Low-level output current           |                 |     | 64  | mA   |
| Δt/Δν               | Input transition rise or fall rate | Outputs enabled |     | 10  | ns/V |
| Δt/ΔV <sub>CC</sub> | Power-up ramp rate                 |                 | 200 |     | μs/V |
| T <sub>A</sub>      | Operating free-air temperature     |                 | -40 | 85  | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

<sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

<sup>(3)</sup> This current flows only when the output is in the high state and  $V_O > V_{CC}$ .

<sup>(4)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.





### **Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

|                       | PARAMETER      | TEST CONDITI                                                                      | ONS                         | MIN                   | TYP <sup>(1)</sup> | MAX        | UNIT |
|-----------------------|----------------|-----------------------------------------------------------------------------------|-----------------------------|-----------------------|--------------------|------------|------|
| V <sub>IK</sub>       |                | V <sub>CC</sub> = 2.7 V,                                                          | I <sub>I</sub> = -18 mA     |                       |                    | -1.2       | V    |
|                       |                | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V},$                                       | $I_{OH} = -100  \mu A$      | V <sub>CC</sub> - 0.2 |                    |            |      |
| $V_{OH}$              |                | $V_{CC} = 2.7 \text{ V},$                                                         | $I_{OH} = -8 \text{ mA}$    | 2.4                   |                    |            | V    |
|                       |                | $V_{CC} = 3 V$ ,                                                                  | $I_{OH} = -32 \text{ mA}$   | 2                     |                    |            |      |
|                       |                | V <sub>CC</sub> = 2.7 V                                                           | I <sub>OL</sub> = 100 μA    |                       |                    | 0.2        |      |
|                       |                | V <sub>CC</sub> = 2.7 V                                                           | I <sub>OL</sub> = 24 mA     |                       |                    | 0.5        |      |
| $V_{OL}$              | $V_{OL}$       |                                                                                   | I <sub>OL</sub> = 16 mA     |                       |                    | 0.4        | V    |
|                       |                | $V_{CC} = 3 V$                                                                    | I <sub>OL</sub> = 32 mA     |                       |                    | 0.5        |      |
|                       |                |                                                                                   | I <sub>OL</sub> = 64 mA     |                       |                    | 0.55       |      |
|                       |                | $V_{CC} = 0 \text{ or } 3.6 \text{ V},$                                           | V <sub>I</sub> = 5.5 V      |                       |                    | 10         |      |
|                       | Control inputs | $V_{CC} = 3.6 \text{ V},$                                                         | $V_I = V_{CC}$ or GND       |                       |                    | ±1         | μА   |
| l <sub>l</sub>        | Data inputs    | V <sub>CC</sub> = 3.6 V                                                           | $V_I = V_{CC}$              |                       | 1                  |            |      |
|                       |                | V <sub>CC</sub> = 3.0 V                                                           | V <sub>I</sub> = 0          |                       |                    | -5         |      |
| I <sub>off</sub>      |                | $V_{CC} = 0$ ,                                                                    | $V_I$ or $V_O = 0$ to 4.5 V |                       |                    | ±100       | μΑ   |
| I <sub>OZH</sub>      |                | $V_{CC} = 3.6 \text{ V},$                                                         | V <sub>O</sub> = 3 V        |                       |                    | 5          | μΑ   |
| I <sub>OZL</sub>      |                | $V_{CC} = 3.6 \text{ V},$                                                         | $V_0 = 0.5 \text{ V}$       |                       |                    | <b>-</b> 5 | μΑ   |
| I <sub>OZPU</sub>     |                | $V_{CC} = 0$ to 1.5 V, $V_{O} = 0.5$ V to 3 V,                                    | OE = don't care             |                       |                    | ±100       | μΑ   |
| I <sub>OZPD</sub>     |                | $V_{CC} = 1.5 \text{ V to } 0, V_{O} = 0.5 \text{ V to } 3 \text{ V},$            | OE = don't care             |                       |                    | ±100       | μΑ   |
|                       |                |                                                                                   | Outputs high                |                       |                    | 0.38       |      |
| I <sub>CC</sub>       |                | $V_{CC} = 3.6 \text{ V}, I_{O} = 0,$<br>$V_{I} = V_{CC} \text{ or GND}$           | Outputs low                 |                       |                    | 10         | mA   |
|                       |                | V  = V66 01 0115                                                                  | Outputs disabled            | 0.38                  |                    |            |      |
| $\Delta I_{CC}^{(2)}$ |                | $V_{CC}$ = 3 V to 3.6 V, One input at $V_{CC}$<br>Other inputs at $V_{CC}$ or GND | <sub>C</sub> – 0.6 V,       |                       |                    | 0.2        | mA   |
| C <sub>i</sub>        |                | V <sub>I</sub> = 3 V or 0                                                         | 4                           |                       |                    | pF         |      |
| Co                    |                | V <sub>O</sub> = 3 V or 0                                                         |                             |                       | 9                  |            | pF   |

<sup>(1)</sup> All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . (2) This is the increase in supply current for each input that is at the specified TTL voltage level, rather than  $V_{CC}$  or GND.

# SN74LVT32244 3.3-V ABT 32-BIT BUFFER/DRIVER WITH 3-STATE OUTPUTS





### **Switching Characteristics**

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

| PARAMETER           | FROM    | TO (OUTBUT) | Vo  |                    | V <sub>CC</sub> = | UNIT |     |    |  |
|---------------------|---------|-------------|-----|--------------------|-------------------|------|-----|----|--|
|                     | (INPUT) | (OUTPUT)    | MIN | TYP <sup>(1)</sup> | MAX               | MIN  |     |    |  |
| t <sub>PLH</sub>    | Α       | V           | 1.2 | 2.3                | 3.2               |      | 3.7 | 20 |  |
| t <sub>PHL</sub>    | A       | T           | 1.2 | 2                  | 3.2               |      | 3.7 | ns |  |
| t <sub>PZH</sub>    | ŌĒ      | JE V        |     | 2.6                | 4                 |      | 5   | 20 |  |
| t <sub>PZL</sub>    | OE      | T           | 1.2 | 2.7                | 4                 |      | 5   | ns |  |
| t <sub>PHZ</sub>    | ŌĒ      | V           | 2.2 | 3.3                | 4.5               |      | 5   | 20 |  |
| t <sub>PLZ</sub>    | OE      | T           | 2   | 3.1                | 4.2               |      | 4.4 | ns |  |
| t <sub>sk(LH)</sub> |         |             |     |                    | 0.5               |      |     | 20 |  |
| t <sub>sk(HL)</sub> |         |             |     |                    | 0.5               |      |     | ns |  |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C.



#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_r \leq$  2.5 ns.  $t_f \leq$  2.5 ns.
- D. The outputs are measured one at a time, with one transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



### PACKAGE OPTION ADDENDUM

27-Dec-2019

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | _       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| SN74LVT32244GKER | NRND   | LFBGA        | GKE     | 96   | 1000    | TBD                        | SNPB             | Level-2-235C-1 YEAR | -40 to 85    | VJ244          |         |
| SN74LVT32244ZKER | NRND   | LFBGA        | ZKE     | 96   | 1000    | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR | -40 to 85    | VJ244          |         |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 29-Sep-2019

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LVT32244GKER | LFBGA           | GKE                | 96 | 1000 | 330.0                    | 24.4                     | 5.7        | 13.7       | 2.0        | 8.0        | 24.0      | Q1               |
| SN74LVT32244ZKER | LFBGA           | ZKE                | 96 | 1000 | 330.0                    | 24.4                     | 5.7        | 13.7       | 2.0        | 8.0        | 24.0      | Q1               |

www.ti.com 29-Sep-2019



#### \*All dimensions are nominal

| Device           | Package Type Package Draw |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|---------------------------|-----|------|------|-------------|------------|-------------|
| SN74LVT32244GKER | LFBGA                     | GKE | 96   | 1000 | 336.6       | 336.6      | 41.3        |
| SN74LVT32244ZKER | LFBGA                     | ZKE | 96   | 1000 | 336.6       | 336.6      | 41.3        |

# GKE (R-PBGA-N96)

# PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MO-205 variation CC.
- D. This package is tin-lead (SnPb). Refer to the 96 ZKE package (drawing 4204493) for lead-free.



# ZKE (R-PBGA-N96)

# PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MO-205 variation CC.
- D. This package is lead-free. Refer to the 96 GKE package (drawing 4188953) for tin-lead (SnPb).



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated