

## Is Now Part of



# ON Semiconductor®

# To learn more about ON Semiconductor, please visit our website at www.onsemi.com

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to Fairchild <a href="guestions@onsemi.com">guestions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer



September 2015

# FAN2110 — 3-24 V Input, 10 A, High-Efficiency, Integrated Synchronous Buck Regulator

#### **Features**

- Wide Input Voltage Range: 3 V-24 V
- Wide Output Voltage Range: 0.8 V to 80% V<sub>IN</sub>
- 10 A Output Current
- 1% Reference Accuracy Over Temperature
- Over 93% Peak Efficiency
- Programmable Frequency Operation: 200 KHz to 600 KHz
- Fully Synchronous Operation with Integrated Schottky Diode on Low-Side MOSFET Boosts Efficiency
- Internal Bootstrap Diode
- Power-Good Signal
- Starts up on Pre-Bias Outputs
- Accepts Ceramic Capacitors on Output
- External Compensation for Flexible Design
- Programmable Current Limit
- Under-Voltage, Over-Voltage, and Thermal Shutdown Protections
- Internal Soft-Start
- 5x6 mm, 25-Pin, 3-Pad MLP Package

# **Applications**

- Servers & Telecom
- Graphics Cards & Displays
- Computing Systems
- Point-of-Load Regulation
- Set-Top Boxes & Game Consoles

## **Description**

The FAN2110 is a highly efficient, small footprint, constant frequency, 10 A integrated synchronous Buck regulator.

The FAN2110 contains both synchronous MOSFETs and a controller/driver with optimized interconnects in one package, which enables designers to solve high-current requirements in a small area with minimal external components. Integration helps to minimize critical inductances making component layout simpler and more efficient compared to discrete solutions.

The FAN2110 provides for external loop compensation, programmable switching frequency, and current limit. These features allow design flexibility and optimization. High frequency operation allows for all ceramic solutions.

The summing current mode modulator uses lossless current sensing for current feedback and over-current protection. Voltage feedforward helps operation over a wide input voltage range.

Fairchild's advanced BiCMOS power process, combined with low-R<sub>DS(ON)</sub> internal MOSFETs and a thermally efficient MLP package, provide the ability to dissipate high power in a small package.

Output over-voltage, under-voltage, and thermal shutdown protections help protect the device from damage during fault conditions. FAN2110 also prevents pre-biased output discharge during startup in point-of-load applications.

# **Related Application Notes**

TinyCalc™ Calculator Design Tool

AN-8022 — TinyCalc™ Calculator User Guide

# **Ordering Information**

| Part Number | Operating<br>Temperature Range | Package                                   | Packing<br>Method |
|-------------|--------------------------------|-------------------------------------------|-------------------|
| FAN2110MPX  | -40°C to 85°C                  | Molded Leadless Package (MLP) 5 x 6 mm    | Topo and Pool     |
| FAN2110EMPX | -40 C to 65 C                  | Molded Leadless Fackage (MLF) 5 x 6 IIIII | Tape and Reel     |

# **Typical Application**



Figure 1. Typical Application Diagram

# **Block Diagram**



Figure 2. Block Diagram

# **Pin Configuration**



Figure 3. MLP 5 x 6 mm Pin Configuration (Bottom View)

# **Pin Definitions**

| Pin#      | Name  | Description                                                                                                                                                                                                                                                          |  |  |  |
|-----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| P1, 6-12  | SW    | witching Node. Junction of high-side and low-side MOSFETs.                                                                                                                                                                                                           |  |  |  |
| P2, 2-5   | VIN   | wer Conversion Input Voltage. Connect to the main input power source.                                                                                                                                                                                                |  |  |  |
| P3, 21-23 | PGND  | Power Ground. Power return and Q2 source.                                                                                                                                                                                                                            |  |  |  |
| 1         | воот  | <b>High-Side Drive BOOT Voltage</b> . Connect through capacitor ( $C_{\text{BOOT}}$ ) to SW. The IC includes an internal synchronous bootstrap diode to recharge the capacitor on this pin to $V_{\text{CC}}$ when SW is LOW.                                        |  |  |  |
| 13        | PGOOD | <b>Power-Good Flag</b> . An open-drain output that pulls LOW when FB is outside the limits specified in electrical specs. PGOOD does not assert HIGH until the fault latch is enabled.                                                                               |  |  |  |
| 14        | EN    | ABLE. Enables operation when pulled to logic HIGH or left open. Toggling EN resets the ulator after a latched fault condition. This input has an internal pull-up when the IC is ctioning normally. When a latched fault occurs, EN is discharged by a current sink. |  |  |  |
| 15        | VCC   | put Bias Supply for IC. The IC's logic and analog circuitry are powered from this pin. nis pin should be decoupled to AGND through a > 2.2 μF X5R / X7R capacitor.                                                                                                   |  |  |  |
| 16        | AGND  | <b>nalog Ground</b> . The signal ground for the IC. All internal control voltages are referred to s pin. Tie this pin to the ground island/plane through the lowest impedance connection.                                                                            |  |  |  |
| 17        | ILIM  | <b>current Limit</b> . A resistor $(R_{ILIM})$ from this pin to AGND can be used to program the current-mit trip threshold lower than the internal default setting.                                                                                                  |  |  |  |
| 18        | R(T)  | <b>Pscillator Frequency</b> . A resistor $(R_T)$ from this pin to AGND sets the PWM switching equency.                                                                                                                                                               |  |  |  |
| 19        | FB    | Output Voltage Feedback. Connect through a resistor divider to the output voltage.                                                                                                                                                                                   |  |  |  |
| 20        | COMP  | Compensation. Error amplifier output. Connect the external compensation network petween this pin and FB.                                                                                                                                                             |  |  |  |
| 24        | NC    | No Connect. This pin is not used.                                                                                                                                                                                                                                    |  |  |  |
| 25        | RAMP  | tamp Amplitude. A resistor (R <sub>RAMP</sub> ) connected from this pin to V <sub>IN</sub> sets the ramp amplitude and provides voltage feedforward functionality.                                                                                                   |  |  |  |

# **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Parameter      | Conditions                              | Min. | Max.                 | Unit |
|----------------|-----------------------------------------|------|----------------------|------|
| VIN to PGND    |                                         |      | 28                   | V    |
| VCC to AGND    | AGND=PGND                               |      | 6                    | V    |
| BOOT to PGND   |                                         |      | 35                   | V    |
| BOOT to SW     |                                         | -0.5 | 6.0                  | V    |
| SW to PGND     | Continuous                              | -0.5 | 24.0                 | V    |
| SW TO PGIND    | Transient (t < 20 ns, f < 600 KHz)      | -5   | 30                   | V    |
| All other pins |                                         | -0.3 | V <sub>CC</sub> +0.3 | V    |
| ESD            | Human Body Model, JEDEC JESD22-A114     | 2.0  |                      | KV   |
| ESD            | Charged Device Model, JEDEC JESD22-C101 | 2.5  |                      | I IV |

# **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings.

| Symbol          | Parameter            | Conditions  | Min. | Тур. | Max. | Unit |
|-----------------|----------------------|-------------|------|------|------|------|
| V <sub>cc</sub> | Bias Voltage         | VCC to AGND | 4.5  | 5.0  | 5.5  | V    |
| V <sub>IN</sub> | Supply Voltage       | VIN to PGND | 3    |      | 24   | V    |
| T <sub>A</sub>  | Ambient Temperature  |             | -40  |      | +85  | °C   |
| T <sub>J</sub>  | Junction Temperature |             |      |      | +125 | °C   |
| f <sub>SW</sub> | Switching Frequency  |             | 200  | A    | 600  | kHz  |

#### **Thermal Information**

| Symbol             | Parameter                                                       |         | Min. | Тур. | Max. | Unit |
|--------------------|-----------------------------------------------------------------|---------|------|------|------|------|
| T <sub>STG</sub>   | Storage Temperature                                             |         | -65  |      | +150 | °C   |
| TL                 | Lead Soldering Temperature, 10 Seconds                          |         |      |      | +300 | °C   |
|                    |                                                                 | P1 (Q2) |      | 4    |      | °C/W |
| $\theta$ JC        |                                                                 | P2 (Q1) |      | 7    |      | °C/W |
|                    | P3                                                              |         |      | 4    |      | °C/W |
| θ <sub>J-PCB</sub> | Thermal Resistance: Junction-to-Mounting Surface <sup>(1)</sup> |         |      | 35   |      | °C/W |
| P <sub>D</sub>     | Power Dissipation, T <sub>A</sub> =25°C <sup>(1)</sup>          |         |      |      | 2.8  | W    |

#### Note:

1. Typical thermal resistance when mounted on a four-layer, two-ounce PCB, as shown in Figure 35. Actual results are dependent on mounting method and surface related to the design.

# **Electrical Specifications**

Electrical specifications are the result of using the circuit shown in Figure 1 with V<sub>IN</sub>=12 V, unless otherwise noted.

| Symbol               | Parameter                                                    | Conditions                                                                                                                                       |     | Тур. | Max. | Unit              |
|----------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|-------------------|
| Power Su             | pplies                                                       |                                                                                                                                                  |     | •    | •    |                   |
| I <sub>CC</sub>      | V <sub>CC</sub> Current                                      | SW=Open, $V_{FB}$ =0.7 V, $V_{CC}$ =5 V, $f_{SW}$ =600 KHz                                                                                       |     | 8    | 12   | mA                |
|                      |                                                              | Shutdown: EN=0, V <sub>CC</sub> =5 V                                                                                                             |     | 7    | 10   | μΑ                |
| $V_{UVLO}$           | V <sub>CC</sub> UVLO Threshold                               | Rising V <sub>CC</sub>                                                                                                                           | 4.1 | 4.3  | 4.5  | V                 |
| VUVLO                | VCC 0 V 20 TIMOSHOID                                         | Hysteresis                                                                                                                                       |     | 300  |      | mV                |
| Oscillator           |                                                              |                                                                                                                                                  | 1   |      |      |                   |
| $f_{\sf SW}$         | Frequency                                                    | $R_T$ =50 KΩ to GND                                                                                                                              | 255 | 300  | 345  | KHz               |
| 1300                 |                                                              | $R_T$ =24 KΩ to GND                                                                                                                              | 540 | 600  | 660  | KHz               |
| $t_{ONmin}$          | Minimum On-Time <sup>(2)</sup>                               |                                                                                                                                                  |     | 50   | 65   | ns                |
| $V_{RAMP}$           | Ramp Amplitude, Peak-to-Peak                                 | 16 $V_{IN}$ , 1.8 $V_{OUT}$ , $R_{T}$ =30 $K\Omega$ , $R_{RAMP}$ =200 $K\Omega$                                                                  |     | 0.53 |      | V                 |
| t <sub>OFFmin</sub>  | Minimum Off-Time <sup>(2)</sup>                              |                                                                                                                                                  |     | 100  | 150  | ns                |
| Reference            |                                                              |                                                                                                                                                  |     |      |      |                   |
| $V_{FB}$             | Reference Voltage (see Figure 4 for Temperature Coefficient) |                                                                                                                                                  | 795 | 800  | 805  | mV                |
| Error Amp            | olifier                                                      |                                                                                                                                                  |     |      |      |                   |
| G                    | DC Gain <sup>(2)</sup>                                       |                                                                                                                                                  | 80  | 85   |      | dB                |
| GBW                  | Gain Bandwidth Product <sup>(2)</sup>                        | V <sub>CC</sub> =5 V                                                                                                                             |     | 15   |      | MHz               |
| V <sub>COMP</sub>    | Output Voltage <sup>(2)</sup>                                |                                                                                                                                                  | 0.4 |      | 3.2  | V                 |
| I <sub>SINK</sub>    | Output Current, Sourcing                                     | V <sub>CC</sub> =5 V, V <sub>COMP</sub> =2.2 V                                                                                                   | 1.5 | 2.2  |      | mA                |
| Isource              | Output Current, Sinking                                      | V <sub>CC</sub> =5 V, V <sub>COMP</sub> =1.2 V                                                                                                   | 0.8 | 1.2  |      | mA                |
| I <sub>BIAS</sub>    | FB Bias Current                                              | V <sub>FB</sub> =0.8 V, 25°C                                                                                                                     |     | -650 | -450 | nA                |
| Protection           | and Shutdown                                                 |                                                                                                                                                  |     |      |      |                   |
| I <sub>LIM</sub>     | Current Limit (see Circuit Description) <sup>(2)</sup>       | $R_{ILIM}$ =182 K $\Omega$ ,, 25°C, $f_{SW}$ =500 KHz, $V_{OUT}$ =1.5 V, $R_{RAMP}$ =243 K $\Omega$ , 16 Consecutive Clock Cycles <sup>(3)</sup> | 12  | 14   | 16   | A                 |
| I <sub>ILIM</sub>    | I <sub>LIM</sub> Current                                     | V <sub>CC</sub> =5 V, 25°C                                                                                                                       | -11 | -10  | -9   | μA                |
| T <sub>TSD</sub>     | Over-Temperature Shutdown <sup>(2)</sup>                     |                                                                                                                                                  |     | +155 |      | °C                |
| T <sub>HYS</sub>     | Over-Temperature Hysteresis <sup>(2)</sup>                   | Internal IC Temperature                                                                                                                          |     | +30  |      | °C                |
| V <sub>OVP</sub>     | Over-Voltage Threshold                                       | 2 Consecutive Clock Cycles <sup>(3)</sup>                                                                                                        | 110 | 115  | 121  | %V <sub>OUT</sub> |
| V <sub>UVSD</sub>    | Under-Voltage Shutdown                                       | 16 Consecutive Clock Cycles <sup>(3)</sup>                                                                                                       | 68  | 73   | 78   | %V <sub>OUT</sub> |
| V <sub>FLT</sub>     | Fault Discharge Threshold                                    | Measured at FB Pin                                                                                                                               |     | 250  | 10   | mV                |
| V <sub>FLT_HYS</sub> | Fault Discharge Hysteresis                                   | Measured at FB Pin (V <sub>FB</sub> ~500 mV)                                                                                                     |     | 250  |      | mV                |
| Soft-Start           | •                                                            |                                                                                                                                                  | 1   | 1    |      |                   |
| t <sub>SS</sub>      | V <sub>OUT</sub> to Regulation (T0.8)                        |                                                                                                                                                  |     | 5.3  |      | ms                |
| t <sub>EN</sub>      | Fault Enable/SSOK (T1.0) <sup>(2)</sup>                      | f <sub>SW</sub> =500 KHz                                                                                                                         |     | 6.7  |      | ms                |
| -LIN                 | =                                                            |                                                                                                                                                  |     |      | 1    |                   |

Continued on the following page...

# **Electrical Specifications** (Continued)

Electrical specifications are the result of using the circuit shown in Figure 1 with  $V_{IN}$ =12 V, unless otherwise noted.

| Symbol               | Parameter              | Conditions                                                           | Min. | Тур.  | Max.  | Unit       |  |
|----------------------|------------------------|----------------------------------------------------------------------|------|-------|-------|------------|--|
| Control Fu           | Control Functions      |                                                                      |      |       |       |            |  |
| V <sub>EN</sub>      | EN Threshold, Rising   | V <sub>CC</sub> =5 V                                                 |      | 1.35  | 2.00  | V          |  |
| V <sub>EN_HYS</sub>  | EN Hysteresis          | V <sub>CC</sub> =5 V                                                 |      | 250   |       | mV         |  |
| R <sub>EN</sub>      | EN Pull-Up Resistance  | V <sub>CC</sub> =5 V                                                 |      | 800   |       | ΚΩ         |  |
| I <sub>EN_DISC</sub> | EN Discharge Current   | Auto-Restart Mode, V <sub>CC</sub> =5 V                              |      | 1     |       | μΑ         |  |
| R <sub>FBok</sub>    | FB OK Drive Resistance |                                                                      |      |       | 800   | Ω          |  |
| V <sub>PGTH_LO</sub> | PGOOD LOW Threshold    | FB < V <sub>REF</sub> , 2 Consecutive Clock<br>Cycles <sup>(3)</sup> | -14  | -11   | -8    | 0/ \/      |  |
| $V_{PGTH\_UP}$       | PGOOD LOW Threshold    | FB > V <sub>REF</sub> , 2 Consecutive Clock<br>Cycles <sup>(3)</sup> | +7.0 | +10.0 | +13.5 | $%V_{REF}$ |  |
| V <sub>PG_LO</sub>   | PGOOD Output Low       | I <sub>OUT</sub> ≤ 2 mA                                              |      |       | 0.4   | V          |  |
| I <sub>PG_LK</sub>   | PGOOD Leakage Current  | V <sub>PGOOD</sub> =5 V                                              |      | 0.2   | 1.0   | μΑ         |  |

#### Notes:

- 2. Specifications guaranteed by design and characterization; not production tested.
- 3. Delay times are not tested in production. Guaranteed by design.



# **Application Circuits**

# FAN2110



Figure 10. Application Circuit: 1.5 Vout, 10 A, 500 KHz (10 V-20 VIN)



Figure 11. Application Circuit: 1.5 V<sub>OUT</sub>, 10 A, 500 KHz (3.3 V-5.5 V<sub>IN</sub>)

# **Typical Performance Characteristics**

Typical operating characteristics using the circuit in Figure 10. V<sub>IN</sub>=12 V, V<sub>CC</sub>=5 V, T<sub>A</sub>=25°C, unless otherwise specified.





Figure 12. 1.5 V<sub>OUT</sub> Efficiency, 500 KHz

Figure 13. 3.3 V<sub>OUT</sub> Efficiency, 500 KHz<sup>(4)</sup>





Figure 14. 1.5 V<sub>OUT</sub> Efficiency, 300 KHz

Figure 15. 3.3 V<sub>OUT</sub> Efficiency, 300 KHz<sup>(4)</sup>





Figure 16. 2.5 V<sub>OUT</sub> Efficiency ,600 KHz<sup>(4)</sup>

Figure 17. 1.5 V<sub>OUT</sub> Efficiency, 500 KHz (V<sub>IN</sub>=3.3 V to 5 V), Figure 11

#### Note:

4. Circuit values for this configuration change in Figure 10.

# Typical Performance Characteristics (Continued)

Typical operating characteristics using the circuit in Figure 10. V<sub>IN</sub>=12 V, V<sub>CC</sub>=5 V, T<sub>A</sub>=25°C unless otherwise specified.





Figure 18. Peak MOSFET Temperatures, Figure 10

Figure 19. Device Dissipation Over V<sub>OUT</sub> vs. Load





Figure 20. 1.5 V<sub>OUT</sub> Line Regulation

Figure 21. 1.5 V<sub>OUT</sub> Load Regulation





Figure 22. Peak MOSFET Temperatures, 3.3 V Output<sup>(5)</sup>

Figure 23. Typical 20 V<sub>IN</sub> Safe Operation Area (SOA), 70°C Ambient Temperature, Natural Convection

#### Note:

5. Circuit values for this configuration change in Figure 10.

# **Typical Performance Characteristics** (Continued)

Typical operating characteristics using the circuit in Figure 10. V<sub>IN</sub>=12 V, V<sub>CC</sub>=5 V, T<sub>A</sub>=25°C unless otherwise specified.



Figure 24. Startup, 10 A Load



Figure 25. Startup with 1.0 V Pre-Bias on Vout



Figure 26. Shutdown, 10 A Resistive Load



Figure 27. V<sub>OUT</sub> Ripple and SW Voltage, 10 A Load



Figure 28. Transient Response, 0-8 A Load, 5 A / µs Slew Rate



Figure 29. Restart on Short Circuit (Fault)

# **Circuit Description**

#### **PWM Generation**

Refer to Figure 2 for the PWM control mechanism. FAN2110 uses the summing-mode method of control to generate the PWM pulses. An amplified current-sense signal is summed with an internally generated ramp and the combined signal is compared with the output of the error amplifier to generate the pulse width to drive the high-side MOSFET. Sensed current from the previous cycle is used to modulate the output of the summing block. The output of the summing block is also compared against a voltage threshold set by the  $R_{LIM}$  resistor to limit the inductor current on a cycle-by-cycle basis.  $R_{RAMP}$  resistor helps set the charging current for the internal ramp and provides input voltage feed-forward function. The controller facilitates external compensation for enhanced flexibility.

#### Initialization

Once  $V_{CC}$  exceeds the UVLO threshold and EN is HIGH, the IC checks for a shorted FB pin before releasing the internal soft-start ramp (SS).

If the parallel combination of R1 and R<sub>BIAS</sub> is  $\leq$  1 K $\Omega$ , the internal SS ramp is not released and the regulator does not start.

#### **Enable**

FAN2110 has an internal pull-up to the enable (EN) pin so that the IC is enabled once  $V_{CC}$  exceeds the UVLO threshold. Connecting a small capacitor across EN and AGND delays the rate of voltage rise on the EN pin. The EN pin also serves for the restart whenever a fault occurs (refer to the Auto-Restart section). If the regulator is enabled externally, the external EN signal should go HIGH only after  $V_{CC}$  is established. For applications where such sequencing is required, FAN2110 can be enabled (after the  $V_{CC}$  comes up) with external control, as shown in Figure 30.



Figure 30. Enabling with External Control

#### Soft-Start

Once internal SS ramp has charged to 0.8 V (T0.8), the output voltage is in regulation. Until SS ramp reaches 1.0 V (T1.0), the fault latch is inhibited.

To avoid skipping the soft-start cycle, it is necessary to apply V<sub>IN</sub> before V<sub>CC</sub> reaches its UVLO threshold. Normal sequence for powering up would be VIN→VCC→EN.

Soft-start time is a function of oscillator frequency.



Figure 31. Soft-Start Timing Diagram

 $V_{CC}$  UVLO or toggling the EN pin discharges the internal SS and resets the IC. In applications where external EN signal is used,  $V_{IN}$  and  $V_{CC}$  should be established before the EN signal comes up to prevent skipping the soft-start function.

## Startup on Pre-Bias

The regulator does not allow the low-side MOSFET to operate in full synchronous mode until SS reaches 95% of  $V_{REF}$  (~0.76 V). This enables the regulator to startup on a pre-biased output and ensures that pre-biased outputs are not discharged during the soft-start cycle.

#### **Protections**

The converter output is monitored and protected against extreme overload, short-circuit, over-voltage, under-voltage, and over-temperature conditions.

#### **Under-Voltage Shutdown**

If voltage on the FB pin remains below the undervoltage threshold for 16 consecutive clock cycles, the fault latch is set and the converter shuts down. This protection is not active until the internal SS ramp reaches 1.0 V during soft-start.

## **Over-Voltage Protection**

If voltage on the FB pin exceeds 115% of  $V_{\text{REF}}$  for two consecutive clock cycles, the fault latch is set and shutdown occurs.

A shorted high-side MOSFET condition is detected when SW voltage exceeds ~0.7 V while the low-side MOSFET is fully enhanced. The fault latch is set immediately upon detection.

The OV/UV fault protection circuits above are active all the time, including during soft-start.

## **Over-Temperature Protection (OTP)**

The chip incorporates an over-temperature protection circuit that sets the fault latch when a die temperature of about 150°C is reached. The IC restarts when the die temperature falls below 125°C.

#### **Auto-Restart**

After a fault, EN pin is discharged by a 1  $\mu$ A current sink to a 1.1 V threshold before the internal 800 K $\Omega$  pull-up is restored. A new soft-start cycle begins when EN charges above 1.35 V.

Depending on the external circuit, the FAN2110 can be configured to remain latched-off or to automatically restart after a fault.

**Table 1. Fault / Restart Configurations** 

| EN Pin                               | Controller / Restart State                                         |
|--------------------------------------|--------------------------------------------------------------------|
| Pull to GND                          | OFF (Disabled)                                                     |
| Pull-up to V <sub>CC</sub> with 100K | No Restart – Latched OFF (After V <sub>CC</sub> Comes Up)          |
| Open                                 | Immediate Restart After Fault                                      |
| Cap. to GND                          | New Soft-Start Cycle After:<br>t <sub>DELAY</sub> (ms)=3.9 • C(nf) |

When EN is left open, restart is immediate.

If auto-restart is not desired, tie the EN pin to the VCC pin or pull it HIGH after  $V_{\text{CC}}$  comes up with a logic gate to keep the 1  $\mu\text{A}$  current sink from discharging EN to 1.1V. Figure 32 shows one method to pull up EN to  $V_{\text{CC}}$  for a latch configuration.



Figure 32. Enable Control with Latch Option

#### Power-Good (PGOOD) Signal

PGOOD is an open-drain output that asserts LOW when  $V_{OUT}$  is out of regulation, as measured at the FB pin. Thresholds are specified in the Electrical Specifications section. PGOOD does not assert HIGH until the fault latch is enabled (T1.0) (see Figure 31).

# **Application Information**

## **Bias Supply**

The FAN2110 requires a 5 V supply rail to bias the IC and provide gate-drive energy. Connect a  $\geq 2.2\,\mu f$  X5R or X7R decoupling capacitor between VCC and AGND.

Since  $V_{\text{CC}}$  is used to drive the internal MOSFET gates, supply current is frequency and voltage dependent. Approximate  $V_{\text{CC}}$  current ( $I_{\text{CC}}$ ) is calculated by:

$$I_{CC(mA)} = 4.58 + \left[ \left( \frac{V_{CC} - 5}{227} + 0.013 \right) \bullet (f - 128) \right]$$
 (1)

where frequency (f) is expressed in KHz.

## **Setting the Output Voltage**

The output voltage of the regulator can be set from 0.8V to 80% of  $V_{\text{IN}}$  by an external resistor divider (R1 and  $R_{\text{BIAS}}$  in Figure 1). For output voltages >3.3V, output current rating may need to be de-rated depending on the ambient temperature, power dissipated in the package and the PCB layout. (Refer to Thermal Information table on page 4, Figure 22, and Figure 23.)

The external resistor divider is calculated using:

$$\frac{0.8V}{R_{BIAS}} = \frac{V_{OUT} - 0.8V}{R1} + 650nA \tag{2}$$

Connect R<sub>BIAS</sub> between FB and AGND.

If R1 is open (see Figure 1), the output voltage is not regulated and a latched fault occurs after the SS is complete (T1.0).

If the parallel combination of R1 and R<sub>BIAS</sub> is  $\leq$  1K $\Omega$ , the internal SS ramp is not released and the regulator does not start.

#### Setting the Clock Frequency

Oscillator frequency is determined by an external resistor,  $R_T$ , connected between the  $R_T$  pin and AGND. Resistance is calculated by:

$$R_{T(K\Omega)} = \frac{(10^6 / f) - 135}{65} \tag{3}$$

where  $R_{\text{T}}$  is in  $\text{K}\Omega$  and frequency (f) is in KHz.

The regulator cannot start if R<sub>T</sub> is left open.

#### Calculating the Inductor Value

Typically the inductor value is chosen based on ripple current ( $\Delta I_L$ ), which is chosen between 10 to 35% of the maximum DC load. Regulator designs that require fast transient response use a higher ripple-current setting, while regulator designs that require higher efficiency keep ripple current on the low side and

operate at a lower switching frequency. The inductor value is calculated by the following formula:

$$L = \frac{V_{\text{OUT}} \bullet (1 - \frac{V_{\text{OUT}}}{V_{\text{in}}})}{\Delta I L \bullet f}$$
(4)

where f is the oscillator frequency.

#### Setting the Ramp Resistor Value

R<sub>RAMP</sub> resistor plays a critical role in the design by providing charging current to the internal ramp capacitor and also serving as a means to provide input voltage feedforward.

R<sub>RAMP</sub> is calculated by the following formula:

$$R_{RAMP(K\Omega)} = \frac{(V_{IN} - 1.8) \bullet V_{OUT}}{(31 - 2.05 \bullet I_{OUT}) \bullet V_{IN} \bullet f \bullet 10^{-6}} - 2$$
 (5)

where frequency (f) is expressed in KHz.

For wide input operation, first calculate  $R_{\text{RAMP}}$  for the minimum and maximum input voltage conditions and use larger of the two values calculated.

In all applications, current through the  $R_{\text{RAMP}}$  pin must be greater than 10  $\mu A$  from the equation below for proper operation:

$$\frac{V_{IN} - 1.8}{R_{RAMP} + 2} \ge 10\,\mu\text{A}\tag{6}$$

If the calculated  $R_{RAMP}$  values in Equation (5) result in a current less than 10  $\mu$ A, use the  $R_{RAMP}$  value that satisfies Equation (6). In applications with large Input ripple voltage, the  $R_{RAMP}$  resistor should be adequately decoupled from the input voltage to minimize ripple on the ramp pin. For example, see Figure 11.

#### **Setting the Current Limit**

The current limit system involves two comparators. The MAX  $I_{\text{LIMIT}}$  comparator is used with a  $V_{\text{ILIM}}$  fixed-voltage reference and represents the maximum current limit allowable. This reference voltage is temperature compensated to reflect the  $R_{\text{DSON}}$  variation of the low-side MOSFET. The ADJUST  $I_{\text{LIMIT}}$  comparator is used where the current limit needs to be set lower than the  $V_{\text{ILIM}}$  fixed reference. The 10  $\mu$ A current source does not track the  $R_{\text{DSON}}$  changes over temperature, so change is added into the equations for calculating the ADJUST  $I_{\text{LIMIT}}$  comparator reference voltage, as is shown below. Figure 33 shows a simplified schematic of the over-current system.



Figure 33. Current-Limit System Schematic

Since the  $I_{LIM}$  voltage is set by a 10  $\mu A$  current source into the  $R_{ILIM}$  resistor, the basic equation for setting the reference voltage is:

$$V_{RILIM} = 10\mu A^* R_{ILIM} \tag{7}$$

To calculate RILIM:

$$R_{ILIM} = V_{RILIM} / 10\mu A \tag{8}$$

The voltage  $V_{RILIM}$  is made up of two components,  $V_{BOT}$  (which relates to the current through the low-side MOSFET) and  $V_{RMPEAK}$  (which relates to the peak current through the inductor). Combining those two voltage terms results in:

$$R_{ILIM} = (V_{BOT} + V_{RMPEAK})/10\mu A$$
 (9)

$$R_{\text{ILIM}} = \{0.96 + (I_{\text{LOAD}} * R_{\text{DSON}} * K_{\text{T}} * 8)\} + \{D^*(V_{\text{IN}} - 1.8)/(f_{\text{SW}} * 0.03 * 10^{-} 3 * R_{\text{RAMP}})\}/10 \,\mu\text{A}$$
(10)

where:

 $V_{BOT} = 0.96 + (I_{LOAD} * R_{DSON} * K_{T} * 8);$ 

 $V_{RMPEAK} = D^*(V_{IN} - 1.8)/(f_{SW}^*0.03^*10^-3^*R_{RAMP});$ 

I<sub>LOAD</sub> = the desired maximum load current;

 $R_{DSON}$  = the nominal  $R_{DSON}$  of the low-side MOSFET;

 $K_T$  = the normalized temperature coefficient for the low-side MOSFET (on datasheet graph);

 $D = V_{OUT}/V_{IN}$  duty cycle;

f<sub>SW</sub> = Clock frequency in kHz; and

 $R_{RAMP}$  = chosen ramp resistor value in  $k\Omega$ .

After 16 consecutive, pulse-by-pulse, current-limit cycles, the fault latch is set and the regulator shuts down. Cycling  $V_{\rm CC}$  or EN restores operation after a normal soft-start cycle (refer to the Auto-Restart section).

The over-current protection fault latch is active during the soft-start cycle. Use 1% resistor for R<sub>ILIM</sub>.

Always use an external resistor  $R_{\text{ILIM}}$  to set the current limit at the desired level. When  $R_{\text{ILIM}}$  is not connected, the IC's internal default current limit is

fairly high. This could lead to operation at high load currents, causing overheating of the regulator. For a given  $R_{\text{ILIM}}$  and  $R_{\text{RAMP}}$  setting, the current limit point varies slightly in an inverse relationship with respect to input voltage ( $V_{\text{IN}}$ ).

#### **Loop Compensation**

The loop is compensated using a feedback network around the error amplifier. Figure 34 shows a complete type-3 compensation network. For type-2 compensation, eliminate R3 and C3.



Figure 34. Compensation Network

Since the FAN2110 employs summing current-mode architecture, type-2 compensation can be used for many applications. For applications that require wide loop bandwidth and/or use very low-ESR output capacitors, type-3 compensation may be required.

 $R_{\text{RAMP}}$  also provides feedforward compensation for changes in  $V_{\text{IN}}.$  With a fixed  $R_{\text{RAMP}}$  value, the modulator gain increases as  $V_{\text{IN}}$  is reduced, which could make it difficult to compensate the loop. For low-input-voltage-range designs (3 V to 8 V),  $R_{\text{RAMP}}$  and the compensation component values are different compared to designs with  $V_{\text{IN}}$  between 8 V and 24 V.

#### **Recommended PCB Layout**

Good PCB layout and careful attention to temperature rise is essential for reliable operation of the regulator. Four-layer PCB with two-ounce copper on the top and bottom side and thermal vias connecting the layers is recommended. Keep power traces wide and short to minimize losses and ringing. Do not connect AGND to PGND below the IC. Connect the AGND pin to PGND at the output OR to the PGND plane.



Figure 35. Recommended PCB Layout



ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and exp

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

**ON Semiconductor:** 

FAN2110EMPX FAN2110MPX