



# LOW-NOISE, HIGH-OUTPUT DRIVE, CURRENT-FEEDBACK OPERATIONAL AMPLIFIERS

Check for Samples: THS3120 THS3121

#### **FEATURES**

#### Low Noise:

- 1 pA/√Hz Noninverting Current Noise
- 10 pA/√Hz Inverting Current Noise
- 2.5 nV/√Hz Voltage Noise
- High Output Current Drive: 475 mA
- · High Slew Rate:
  - 1700 V/ $\mu$ s (R<sub>L</sub> = 50  $\Omega$ , V<sub>O</sub> = 8 V<sub>PP</sub>)
- Wide Bandwidth: 120 MHz (G = 2,  $R_1$  = 50  $\Omega$ )
- Wide Supply Range: ±5 V to ±15 V
- Power-Down Feature: (THS3120 Only)

#### **APPLICATIONS**

- Video Distribution
- Power FET Driver
- Pin Driver
- Capacitive Load Driver

#### **DESCRIPTION**

The THS3120 and THS3121 are low-noise, high-voltage, high output current drive, current-feedback amplifiers designed to operate over a wide supply range of ±5 V to ±15 V for today's high-performance applications.

The THS3120 offers a power saving mode by providing a power-down pin for reducing the 7-mA quiescent current of the device, when the device is not active.

These amplifiers provide well-regulated ac performance characteristics. Most notably, the 0.1-dB flat bandwidth is exceedingly high, reaching beyond 90 MHz. The unity-gain bandwidth of 130 MHz allows for good distortion characteristics at 10 MHz. Coupled with high 1700-V/µs slew rate, the THS3120 and THS3121 amplifiers allow for high output voltage swings at high frequencies.

The THS3120 and THS3121 are offered in an SOIC-8 (D) package and an MSOP-8 (DGN) PowerPAD™ package.



 $\triangle$ 

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



NOTE: The device with the power down option defaults to the ON state if no signal is applied to the PD pin. Additionally, the REF pin functional range is from  $V_{S-}$  to  $(V_{S+} - 4 \text{ V})$ .

#### AVAILABLE OPTIONS(1)

| -              | PACKAGED DEVICE                |                            |        |  |  |  |  |
|----------------|--------------------------------|----------------------------|--------|--|--|--|--|
| T <sub>A</sub> | PLASTIC SMALL OUTLINE SOIC (D) | PLASTIC MSOP (DGN) (2) (3) | SYMBOL |  |  |  |  |
| 0°C to +70°C   | THS3120CD                      | THS3120CDGN                | AQA    |  |  |  |  |
| 0.0 10 +70.0   | THS3120CDR                     | THS3120CDGNR               | AQA    |  |  |  |  |
| 1000 / 0500    | THS3120ID                      | THS3120IDGN                | A DNI  |  |  |  |  |
| –40°C to +85°C | THS3120IDR                     | THS3120IDGNR               | APN    |  |  |  |  |
| 0°C to +70°C   | THS3121CD                      | THS3121CDGN                | 400    |  |  |  |  |
| 0.0 10 +/0.0   | THS3121CDR                     | THS3121CDGNR               | AQO    |  |  |  |  |
| 40°C +05°C     | THS3121ID                      | THS3121IDGN                | ADO    |  |  |  |  |
| –40°C to +85°C | THS3121IDR                     | THS3121IDGNR               | APO    |  |  |  |  |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

#### **DISSIPATION RATING TABLE**

|                      |                        |                        | POWER RATING<br>T <sub>J</sub> = +125°C |                        |  |
|----------------------|------------------------|------------------------|-----------------------------------------|------------------------|--|
| PACKAGE              | θ <sub>JC</sub> (°C/W) | θ <sub>JA</sub> (°C/W) | T <sub>A</sub> = +25°C                  | T <sub>A</sub> = +85°C |  |
| D-8 <sup>(1)</sup>   | 38.3                   | 95                     | 1.05 W                                  | 421 mW                 |  |
| DGN-8 <sup>(2)</sup> | 4.7                    | 58.4                   | 1.71 W                                  | 685 W                  |  |

<sup>(1)</sup> These data were taken using the JEDEC standard low-K test PCB. For the JEDEC proposed high-K test PCB, the  $\theta_{JA}$  is +95°C/W with power rating at  $T_A = +25$ °C of 1.05 W.

<sup>(2)</sup> Available in tape and reel. The R suffix standard quantity is 2500 (for example, THS3120CDGNR).

<sup>(3)</sup> The PowerPAD is electrically isolated from all other pins.

<sup>(2)</sup> These data were taken using 2 oz. (56,7 grams) trace and copper pad that is soldered directly to a 3 inch x 3 inch (76,2 mm x 76,2 mm) PCB. For further information, see the *Application Information* section of this data sheet.

www.ti.com

#### RECOMMENDED OPERATING CONDITIONS

| PARAMETER                                                            |               | MIN | NOM MAX | UNIT |  |
|----------------------------------------------------------------------|---------------|-----|---------|------|--|
| Supply voltage                                                       | Dual supply   | ±5  | ±15     | V    |  |
| Supply voltage                                                       | Single supply | 10  | 30      | V    |  |
| Operating free-air temperature, T <sub>A</sub>                       | Commercial    | 0   | +70     | 00   |  |
|                                                                      | Industrial    | -40 | +85     | °C   |  |
| Operating junction temperature, continuous operating, T <sub>J</sub> |               | -40 | +125    | °C   |  |
| Normal storage temperature, T <sub>STG</sub>                         |               | -40 | +85     | °C   |  |

### ABSOLUTE MAXIMUM RATINGS(1)

Over operating free-air temperature, unless otherwise noted.

| PARAMETER                                                   |                                                 | UNIT                                          |                               |  |  |
|-------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------|-------------------------------|--|--|
| Supply voltage,                                             | V <sub>S</sub> - to V <sub>S+</sub>             |                                               | 33 V                          |  |  |
| Input voltage, V                                            | / <sub>I</sub>                                  |                                               | ±V <sub>S</sub>               |  |  |
| Differential inpu                                           | ıt voltage, V <sub>ID</sub>                     |                                               | ±4 V                          |  |  |
| Output current,                                             | I <sub>O</sub> (2)                              |                                               | 550 mA                        |  |  |
| Continuous pov                                              | ver dissipation                                 |                                               | See Dissipation Ratings Table |  |  |
| Maximum junction temperature, T <sub>J</sub> <sup>(3)</sup> |                                                 |                                               | +150°C                        |  |  |
| Maximum junct                                               | ion temperature, continuous operation, long-tel | rm reliability, T <sub>J</sub> <sup>(4)</sup> | +125°C                        |  |  |
| 0 (                                                         |                                                 | Commercial                                    | 0°C to +70°C                  |  |  |
| Operating free-                                             | air temperature, T <sub>A</sub>                 | Industrial                                    | -40°C to +85°C                |  |  |
| Storage temper                                              | rature, T <sub>STG</sub>                        | <u> </u>                                      | −65°C to +125°C               |  |  |
| ESD ratings: HBM                                            |                                                 |                                               | 1000                          |  |  |
|                                                             |                                                 |                                               | 1500                          |  |  |
|                                                             | MM                                              | MM                                            |                               |  |  |

- (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) The THS3120 and THS3121 may incorporate a PowerPAD on the underside of the chip. This acts as a heatsink and must be connected to a thermally dissipating plane for proper power dissipation. Failure to do so may result in exceeding the maximum junction temperature which could permanently damage the device. See TI Technical Brief SLMA002 for more information about using the PowerPAD thermally-enhanced package.
- (3) The absolute maximum temperature under any condition is limited by the constraints of the silicon process.
- (4) The maximum junction temperature for continuous operation is limited by the package constraints. Operation above this temperature may result in reduced reliability and/or lifetime of the device.



#### **ELECTRICAL CHARACTERISTICS**

At  $V_S = \pm 15$  V,  $R_F = 649 \Omega$ ,  $R_L = 50 \Omega$ , and G = 2, unless otherwise noted.

|                                        |                                                              |                                                            |        | TYP OVER TEMPERATURE |                 |                   |                    |         |
|----------------------------------------|--------------------------------------------------------------|------------------------------------------------------------|--------|----------------------|-----------------|-------------------|--------------------|---------|
| PARAMETER                              | RAMETER TEST CONDITIONS                                      |                                                            | +25°C  | +25°C                | 0°C to<br>+70°C | -40°C to<br>+85°C | UNIT               | MIN/TYP |
| AC PERFORMANCE                         |                                                              |                                                            |        |                      |                 |                   |                    |         |
|                                        | $G = 1, R_F = 806 \Omega, V_O = 200 \text{ mV}_{PP}$         |                                                            | 130    |                      |                 |                   |                    |         |
| 0    1   1   1   1   1   1   1   1   1 | $G = 2$ , $R_F = 649 \Omega$ , $V_O = 200 \text{ mV}$        | $G = 2$ , $R_F = 649 \Omega$ , $V_O = 200 \text{ mV}_{PP}$ |        |                      |                 |                   |                    |         |
| Small-signal bandwidth, –3 dB          | $G = 5$ , $R_F = 499 \Omega$ , $V_O = 200 \text{ mV}$        | PP                                                         | 105    |                      |                 |                   | N 41 1-            | T)/D    |
|                                        | G = 10, $R_F = 301 \Omega$ , $V_O = 200 m$                   | V <sub>PP</sub>                                            | 66     |                      |                 |                   | MHz                | TYP     |
| 0.1-dB bandwidth flatness              | $G = 2$ , $R_F = 649 \Omega$ , $V_O = 200 \text{ mV}$        | PP                                                         | 90     |                      |                 |                   |                    |         |
| Large-signal bandwidth                 | $G = 5$ , $R_F = 499 \Omega$ , $V_O = 2 V_{PP}$              |                                                            | 80     |                      |                 |                   |                    |         |
| 01 (050/ 1 750/ 1 1)                   | G = 1, V <sub>O</sub> = 4-V step, R <sub>F</sub> = 806 Ω     | Ω                                                          | 1500   |                      |                 |                   |                    | T)/D    |
| Slew rate (25% to 75% level)           | $G = 2$ , $V_O = 8$ -V step, $R_F = 649$ $\Omega$            | Ω                                                          | 1700   |                      |                 |                   | V/µs               | TYP     |
| Slew rate                              | Recommended maximum SR for repetitive signals <sup>(1)</sup> |                                                            | 900    |                      |                 |                   | V/µs               | MAX     |
| Rise and fall time                     | $G = -5$ , $V_O = 10$ -V step, $R_F = 49$                    | 9 Ω                                                        | 10     |                      |                 |                   | ns                 | TYP     |
| Settling time to 0.1%                  | $G = -2$ , $V_O = 2$ $V_{PP}$ step                           |                                                            | 11     |                      |                 |                   |                    | T. (2)  |
| Settling time to 0.01%                 | $G = -2$ , $V_O = 2$ $V_{PP}$ step                           |                                                            | 52     |                      |                 |                   | ns                 | TYP     |
| Harmonic distortion                    |                                                              |                                                            |        | 1                    |                 | 1                 |                    |         |
|                                        |                                                              | $R_L = 50 \Omega$                                          | 51     |                      |                 |                   |                    |         |
| 2nd harmonic distortion                | $G = 2$ , $R_F = 649 \Omega$ ,                               | $R_L = 499 \Omega$                                         | 53     |                      |                 |                   | ID.                | T)/D    |
| 0.11                                   | $V_O = 2 V_{PP}$                                             | $R_L = 50 \Omega$                                          | 50     |                      |                 |                   | dBc                | TYP     |
| 3rd harmonic distortion                | f = 10 MHz                                                   | $R_L = 499 \Omega$                                         | 65     |                      |                 |                   |                    |         |
| Input voltage noise                    | f > 20 kHz                                                   | f > 20 kHz                                                 |        |                      |                 |                   | nV/√ <del>Hz</del> | TYP     |
| Noninverting input current noise       | f > 20 kHz                                                   |                                                            | 1      |                      |                 |                   | pA/√ <del>Hz</del> | TYP     |
| Inverting input current noise          | f > 20 kHz                                                   | f > 20 kHz                                                 |        |                      |                 |                   | pA/√Hz             | TYP     |
| D.W                                    |                                                              | NTSC                                                       | 0.007% |                      |                 |                   |                    |         |
| Differential gain                      | G = 2,                                                       | PAL                                                        | 0.007% |                      |                 |                   |                    | T)/D    |
| Differential above                     | $R_L = 150 \Omega,$ $R_F = 649 \Omega$                       | NTSC                                                       | 0.018° |                      |                 |                   |                    | TYP     |
| Differential phase                     |                                                              | PAL                                                        | 0.022° |                      |                 |                   |                    |         |
| DC PERFORMANCE                         |                                                              |                                                            |        |                      |                 |                   |                    |         |
| Transimpedance                         | V <sub>O</sub> = ±3.75 V, Gain = 1                           |                                                            | 1.9    | 1.3                  | 1               | 1                 | ΜΩ                 | MIN     |
| Input offset voltage                   | V 0V                                                         |                                                            | 3      | 10                   | 12              | 13                | mV                 | MAX     |
| Average offset voltage drift           | $V_{CM} = 0 V$                                               |                                                            |        |                      | ±10             | ±10               | μV/°C              | TYP     |
| Noninverting input bias current        | V - 0 V                                                      |                                                            | 1      | 4                    | 6               | 6                 | μA                 | MAX     |
| Average bias current drift             | $V_{CM} = 0 V$                                               |                                                            |        |                      | ±10             | ±10               | nA/°C              | TYP     |
| Inverting input bias current           | V - 0 V                                                      |                                                            | 3      | 15                   | 20              | 20                | μA                 | MAX     |
| Average bias current drift             | $V_{CM} = 0 V$                                               |                                                            |        |                      | ±10             | ±10               | nA/°C              | TYP     |
| Input offset current                   | V - 0 V                                                      |                                                            | 4      | 15                   | 20              | 20                | μA                 | MAX     |
| Average offset current drift           | $V_{CM} = 0 V$                                               |                                                            |        |                      | ±30             | ±30               | nA/°C              | TYP     |
| INPUT CHARACTERISTICS                  |                                                              |                                                            |        | •                    |                 |                   |                    |         |
| Input common-mode voltage range        |                                                              |                                                            | ±12.7  | ±12.5                | ±12.2           | ±12.2             | V                  | MIN     |
| Common-mode rejection ratio            | V <sub>CM</sub> = ±12.5 V                                    |                                                            | 70     | 63                   | 60              | 60                | dB                 | MIN     |
| Noninverting input resistance          |                                                              |                                                            | 41     |                      |                 |                   | ΜΩ                 | TYP     |
| Noninverting input capacitance         |                                                              |                                                            | 0.4    |                      |                 |                   | pF                 | TYP     |
| OUTPUT CHARACTERISTICS                 |                                                              |                                                            |        |                      |                 |                   |                    |         |
| Output voltage swing                   | $R_L = 1 k\Omega$                                            | ±14 ±13.5 ±                                                |        | ±13                  | ±13             | V                 | MINI               |         |
| Output voltage swing                   | R <sub>L</sub> = 50 Ω                                        |                                                            | ±13.5  | ±12.5                | ±12             | ±12               | V                  | MIN     |
| Output current (sourcing)              | R <sub>L</sub> = 25 Ω                                        |                                                            | 475    | 425                  | 400             | 400               | mA                 | MIN     |
| Output current (sinking)               | R <sub>L</sub> = 25 Ω                                        |                                                            | 490    | 425                  | 400             | 400               | mA                 | MIN     |
| Output impedance                       | f = 1 MHz, closed loop                                       |                                                            | 0.04   |                      |                 |                   | Ω                  | TYP     |

(1) For more information, see the *Application Information* section of this data sheet.



#### **ELECTRICAL CHARACTERISTICS (continued)**

At V  $_{S}$  = ±15 V, R  $_{F}$  = 649  $\Omega,$  R  $_{L}$  = 50  $\Omega,$  and G = 2, unless otherwise noted.

|                                       |                                                                       | TYP OVER TEMPERATURE |       |                 |                   |          |                 |
|---------------------------------------|-----------------------------------------------------------------------|----------------------|-------|-----------------|-------------------|----------|-----------------|
| PARAMETER                             | TEST CONDITIONS                                                       | +25°C                | +25°C | 0°C to<br>+70°C | -40°C to<br>+85°C | UNIT     | MIN/TYP/<br>MAX |
| POWER SUPPLY                          |                                                                       |                      |       |                 |                   |          |                 |
| Specified operating voltage           |                                                                       | ±15                  | ±16   | ±16             | ±16               | V        | MAX             |
| Maximum quiescent current             |                                                                       | 7                    | 8.5   | 11              | 11                | mA       | MAX             |
| Minimum quiescent current             |                                                                       | 7                    | 5.5   | 4               | 4                 | mA       | MIN             |
| Power-supply rejection (+PSRR)        | $V_{S+} = 15.5 \text{ V to } 14.5 \text{ V}, V_{S-} = 15 \text{ V}$   | 75                   | 65    | 60              | 60                | dB       | MIN             |
| Power-supply rejection (-PSRR)        | $V_{S+} = 15 \text{ V}, V_{S-} = -15.5 \text{ V to } -14.5 \text{ V}$ | 69                   | 60    | 55              | 55                | dB       | MIN             |
| POWER-DOWN CHARACTERISTIC             | CS (THS3120 Only)                                                     |                      |       |                 |                   |          |                 |
| DEE(2)                                |                                                                       | V <sub>S+</sub> - 4  |       |                 |                   | V        | MAX             |
| REF voltage range (2)                 |                                                                       | V <sub>S-</sub>      |       |                 |                   | V        | MIN             |
| D                                     | Enable                                                                | PD ≤ REF<br>+ 0.8    |       |                 |                   |          | MIN             |
| Power-down voltage level (2)          | Disable                                                               | PD≥REF<br>+2         |       |                 |                   | V        | MAX             |
| Power-down quiescent current          | PD ≥ REF + 2 V                                                        | 300                  | 450   | 500             | 500               | μΑ       | MAX             |
| DD : 1:                               | V <sub>PD</sub> = 0 V, REF = 0 V,                                     | 11                   |       |                 |                   |          | T)/D            |
| PD pin bias current                   | V <sub>PD</sub> = 3.3 V, REF = 0 V                                    | 11                   |       |                 |                   | μΑ       | TYP             |
| Turn-on time delay 90% of final value |                                                                       | 4                    |       |                 |                   |          | TVD             |
| Turn-off time delay                   | 10% of final value                                                    | 6                    |       |                 |                   | μs       | TYP             |
| Input impedance                       |                                                                       | 3.4    1.7           |       |                 |                   | kΩ    pF | TYP             |

<sup>(2)</sup> For more information, see the Application Information section of this data sheet.



#### **ELECTRICAL CHARACTERISTICS**

At V  $_{S}$  = ±5 V, R  $_{F}$  = 750  $\Omega,$  R  $_{L}$  = 50  $\Omega,$  and G = 2, unless otherwise noted.

|                                  |                                                     | TEST CONDITIONS        |        | TYP OVER TEMPERATURE |                 |                   |                    |                 |
|----------------------------------|-----------------------------------------------------|------------------------|--------|----------------------|-----------------|-------------------|--------------------|-----------------|
| PARAMETER                        | TEST COND                                           |                        |        | +25°C                | 0°C to<br>+70°C | –40°C to<br>+85°C | UNIT               | MIN/TYP/<br>MAX |
| AC PERFORMANCE                   | +                                                   |                        | 11     |                      |                 |                   |                    |                 |
|                                  | G = 1, R <sub>F</sub> = 909 Ω, V <sub>O</sub> :     | = 200 mV <sub>PP</sub> | 105    |                      |                 |                   |                    |                 |
| 0 11 1 11 1 11 11 0 15           | $G = 2$ , $R_F = 750 Ω$ , $V_O = 750 Ω$             | = 200 mV <sub>PP</sub> | 100    |                      |                 |                   |                    |                 |
| Small-signal bandwidth, –3 dB    | $G = 5$ , $R_F = 499 \Omega$ , $V_O = 499 \Omega$   | = 200 mV <sub>PP</sub> | 95     |                      |                 |                   |                    | T)/D            |
|                                  | $G = 10, R_F = 301 \Omega, V_C$                     | = 200 mV <sub>PP</sub> | 70     |                      |                 |                   | MHz                | TYP             |
| 0.1-dB bandwidth flatness        | G = 2, R <sub>F</sub> = 750 Ω, V <sub>O</sub> :     | = 200 mV <sub>PP</sub> | 70     |                      |                 |                   |                    |                 |
| Large-signal bandwidth           | $G = 2, R_F = 750 \Omega, V_O$                      | = 2 V <sub>PP</sub>    | 85     |                      |                 |                   |                    |                 |
| 01 (050/ ) 750/ 1 (1)            | G = 1, V <sub>O</sub> = 2-V step, R                 | F = 909 Ω              | 560    |                      |                 |                   | \//                | T) (D           |
| Slew rate (25% to 75% level)     | $G = 2, V_O = 2-V \text{ step, R}$                  | t <sub>F</sub> = 750 Ω | 620    |                      |                 |                   | V/µs               | TYP             |
| Slew rate                        | Recommended maximurepetitive signals <sup>(1)</sup> | ım SR for              | 900    |                      |                 |                   | V/µs               | MAX             |
| Rise and fall time               | $G = -5$ , $V_O = 5$ -V step,                       | R <sub>F</sub> = 499 Ω | 10     |                      |                 |                   | ns                 | TYP             |
| Settling time to 0.1%            | $G = -2$ , $V_O = 2$ $V_{PP}$ step                  | )                      | 7      |                      |                 |                   |                    | 7.0             |
| Settling time to 0.01%           | $G = -2$ , $V_O = 2$ $V_{PP}$ step                  | )                      | 42     |                      |                 |                   | ns                 | TYP             |
| Harmonic distortion              | · · · · · · · · · · · · · · · · · · ·               |                        | •      |                      |                 |                   |                    |                 |
| 0.11                             | 0 0                                                 | $R_L = 50 \Omega$      | 51     |                      |                 |                   |                    |                 |
| 2nd harmonic distortion          | G = 2,<br>$R_F = 649 \Omega$ ,                      | $R_L = 499 \Omega$     | 53     | 1                    |                 |                   | ID.                | T) (D           |
|                                  | $V_O = 2 V_{PP}$                                    | $R_L = 50 \Omega$      | 48     |                      |                 |                   | dBc                | TYP             |
| 3rd harmonic distortion          | f = 10 MHz                                          | $R_L = 499 \Omega$     | 60     | 1                    |                 |                   |                    |                 |
| Input voltage noise              | f > 20 kHz                                          |                        | 2.5    |                      |                 |                   | nV/√ <del>Hz</del> | TYP             |
| Noninverting input current noise | f > 20 kHz                                          |                        | 1      |                      |                 |                   | pA/√ <del>Hz</del> | TYP             |
| Inverting input current noise    | f > 20 kHz                                          |                        | 10     |                      |                 |                   | pA/√ <del>Hz</del> | TYP             |
|                                  |                                                     | NTSC                   | 0.008% |                      |                 |                   |                    |                 |
| Differential gain                | G = 2,                                              | PAL                    | 0.008% |                      |                 |                   |                    |                 |
| DW                               | $R_L = 150 \Omega,$<br>$R_F = 806 \Omega$           | NTSC                   | 0.014° |                      |                 |                   |                    | TYP             |
| Differential phase               |                                                     | PAL                    | 0.018° |                      |                 |                   |                    | 1               |
| DC PERFORMANCE                   | 1                                                   |                        | 1      |                      |                 |                   |                    | -               |
| Transimpedance                   | V <sub>O</sub> = ±1.25 V, gain = 1                  |                        | 1.2    | 0.9                  | 0.7             | 0.7               | ΜΩ                 | MIN             |
| Input offset voltage             | .,                                                  |                        | 6      | 10                   | 12              | 13                | mV                 | MAX             |
| Average offset voltage drift     | V <sub>CM</sub> = 0 V                               |                        |        |                      | ±10             | ±10               | μV/°C              | TYP             |
| Noninverting input bias current  | .,                                                  |                        | 1      | 4                    | 6               | 6                 | μA                 | MAX             |
| Average bias current drift       | V <sub>CM</sub> = 0 V                               |                        |        |                      | ±10             | ±10               | nA/°C              | TYP             |
| Inverting input bias current     | V 0.V                                               |                        | 2      | 15                   | 20              | 20                | μA                 | MAX             |
| Average bias current drift       | V <sub>CM</sub> = 0 V                               |                        |        |                      | ±10             | ±10               | nA/°C              | TYP             |
| Input offset current             | V 0.V                                               |                        | 2      | 15                   | 20              | 20                | μA                 | MAX             |
| Average offset current drift     | V <sub>CM</sub> = 0 V                               |                        |        |                      | ±30             | ±30               | nA/°C              | TYP             |
| INPUT CHARACTERISTICS            |                                                     |                        |        |                      |                 |                   |                    |                 |
| Input common-mode voltage range  |                                                     |                        | ±2.7   | ±2.5                 | ±2.3            | ±2.3              | V                  | MIN             |
| Common-mode rejection ratio      | V <sub>CM</sub> = ±2.5 V                            |                        | 66     | 62                   | 58              | 58                | dB                 | MIN             |
| Noninverting input resistance    |                                                     |                        | 35     |                      |                 |                   | ΜΩ                 | TYP             |
| Noninverting input capacitance   |                                                     |                        | 0.5    |                      |                 |                   | pF                 | TYP             |
| OUTPUT CHARACTERISTICS           |                                                     |                        |        |                      |                 |                   |                    |                 |
| Output voltage swing             | $R_L = 1 k\Omega$                                   |                        | ±4     | ±3.8                 | ±3.7            | ±3.7              | V                  | MINI            |
| Output voltage swing             | $R_L = 50 \Omega$                                   |                        | ±3.9   | ±3.7                 | ±3.6            | ±3.6              | v                  | MIN             |
| Output current (sourcing)        | R <sub>L</sub> = 10 Ω                               |                        | 310    | 250                  | 200             | 200               | mA                 | MIN             |
| Output current (sinking)         | R <sub>L</sub> = 10 Ω                               |                        | 325    | 250                  | 200             | 200               | mA                 | MIN             |
| Output impedance                 | f = 1 MHz                                           |                        | 0.05   |                      |                 |                   | Ω                  | TYP             |

(1) For more information, see the *Application Information* section of this data sheet.



### **ELECTRICAL CHARACTERISTICS (continued)**

At V  $_{S}$  = ±5 V, R  $_{F}$  = 750  $\Omega,$  R  $_{L}$  = 50  $\Omega,$  and G = 2, unless otherwise noted.

|                                         |                                                                       | TYP                 | OVE   | R TEMPER        | RATURE            |          |                 |
|-----------------------------------------|-----------------------------------------------------------------------|---------------------|-------|-----------------|-------------------|----------|-----------------|
| PARAMETER                               | TEST CONDITIONS                                                       | +25°C               | +25°C | 0°C to<br>+70°C | -40°C to<br>+85°C | UNIT     | MIN/TYP/<br>MAX |
| POWER SUPPLY                            |                                                                       | <u>"</u>            |       |                 | •                 |          | 1               |
| Specified operating voltage             |                                                                       | ±5                  | ±4.5  | ±4.5            | ±4.5              | V        | MIN             |
| Maximum quiescent current               |                                                                       | 6.5                 | 8     | 10              | 10                | mA       | MAX             |
| Minimum quiescent current               |                                                                       | 6.5                 | 4     | 3.5             | 3.5               | mA       | MIN             |
| Power-supply rejection (+PSRR)          | $V_{S+} = 5.5 \text{ V to } 4.5 \text{ V},$<br>$V_{S-} = 5 \text{ V}$ | 71                  | 62    | 57              | 57                | dB       | MIN             |
| Power-supply rejection (-PSRR)          | V <sub>S+</sub> = 5 V,<br>V <sub>S-</sub> = -5.5 V to -4.5 V          | 66                  | 57    | 52              | 52                | dB       | MIN             |
| POWER-DOWN CHARACTERISTICS (            | THS3120 Only)                                                         |                     |       |                 |                   |          |                 |
| REF voltage range (2)                   |                                                                       | V <sub>S+</sub> - 4 |       |                 |                   | V        | MAX             |
| REF Voltage larige V                    |                                                                       | V <sub>S-</sub>     |       |                 |                   |          | MIN             |
| Power-down voltage level <sup>(2)</sup> | Enable                                                                | PD ≤ REF<br>+ 0.8   |       |                 |                   | V        | MIN             |
| Power-down voltage level\(\forall \)    | Disable                                                               | PD≥REF<br>+2        |       |                 |                   | V        | MAX             |
| Power-down quiescent current            | PD ≥ REF + 2 V                                                        | 200                 | 450   | 500             | 500               | μΑ       | MAX             |
| DD nin higo gurrant                     | V <sub>PD</sub> = 0 V, REF = 0 V,                                     | 11                  |       |                 |                   |          | TYP             |
| PD pin bias current                     | V <sub>PD</sub> = 3.3 V, REF = 0 V                                    | 11                  |       |                 |                   | μA       | TYP             |
| Turn-on time delay                      | -on time delay 90% of final value 4                                   |                     |       |                 | TVD               |          |                 |
| Turn-off time delay                     | 10% of final value                                                    | 6                   |       |                 |                   | μs       | TYP             |
| Input impedance                         |                                                                       | 3.4    1.7          |       |                 |                   | kΩ    pF | TYP             |

<sup>(2)</sup> For more information, see the Application Information section of this data sheet.



#### **TYPICAL CHARACTERISTICS**

#### **TABLE OF GRAPHS**

| ±15-V Graphs                                      |                         | FIGURE |
|---------------------------------------------------|-------------------------|--------|
| Noninverting small-signal gain frequency response |                         | 1, 2   |
| Inverting small-signal gain frequency response    |                         | 3      |
| 0.1-dB flatness                                   |                         | 4      |
| Noninverting large-signal gain frequency response |                         | 5      |
| Inverting large-signal gain frequency response    |                         | 6      |
| Frequency response capacitive load                |                         | 7      |
| Recommended R <sub>ISO</sub>                      | vs Capacitive load      | 8      |
| 2nd harmonic distortion                           | vs Frequency            | 9      |
| 3rd harmonic distortion                           | vs Frequency            | 10     |
| Harmonic distortion                               | vs Output voltage swing | 11, 12 |
| Slew rate                                         | vs Output voltage step  | 13, 14 |
| Noise                                             | vs Frequency            | 15     |
| Settling time                                     |                         | 16, 17 |
| Quiescent current                                 | vs Supply voltage       | 18     |
| Output voltage                                    | vs Load resistance      | 19     |
| Input bias and offset current                     | vs Case temperature     | 20     |
| Input offset voltage                              | vs Case temperature     | 21     |
| Transimpedance                                    | vs Frequency            | 22     |
| Rejection ratio                                   | vs Frequency            | 23     |
| Noninverting small-signal transient response      |                         | 24     |
| Inverting large-signal transient response         |                         | 25     |
| Overdrive recovery time                           |                         | 26     |
| Differential gain                                 | vs Number of loads      | 27     |
| Differential phase                                | vs Number of loads      | 28     |
| Closed-loop output impedance                      | vs Frequency            | 29     |
| Power-down quiescent current                      | vs Supply voltage       | 30     |
| Turn-on and turn-off time delay                   |                         | 31     |
| ±5-V Graphs                                       |                         | FIGURE |
| Noninverting small-signal gain frequency response |                         | 32     |
| Inverting small-signal gain frequency response    |                         | 33     |
| 0.1-dB flatness                                   |                         | 34     |
| Slew rate                                         | vs Output voltage step  | 35, 36 |
| 2nd harmonic distortion                           | vs Frequency            | 37     |
| 3rd harmonic distortion                           | vs Frequency            | 38     |
| Harmonic distortion                               | vs Output voltage swing | 39, 40 |
| Noninverting small-signal transient response      |                         | 41     |
| Inverting small-signal transient response         |                         | 42     |
| Input bias and offset current                     | vs Case temperature     | 43     |
| Overdrive recovery time                           |                         | 44     |
| Settling time                                     |                         | 45     |
| Rejection ratio                                   | vs Frequency            | 46     |



#### TYPICAL CHARACTERISTICS (±15 V)



Figure 1.

0.1-dB FLATNESS

f - Frequency - Hz

## NONINVERTING SMALL-SIGNAL FREQUENCY RESPONSE



**Noninverting Gain** 

Figure 2.

# INVERTING SMALL-SIGNAL FREQUENCY RESPONSE



Figure 3.



Figure 4.

f - Frequency - Hz

10 M

100 M

1 M

100 k

### NONINVERTING LARGE-SIGNAL FREQUENCY RESPONSE



Figure 5.

### INVERTING LARGE-SIGNAL FREQUENCY RESPONSE



Figure 6.

### FREQUENCY RESPONSE CAPACITIVE LOAD



Figure 7.

# RECOMMENDED R<sub>ISO</sub> vs CAPACITIVE LOAD



Figure 8.

# 2nd HARMONIC DISTORTION vs



Figure 9.



#### TYPICAL CHARACTERISTICS (±15 V) (continued)





### TYPICAL CHARACTERISTICS (±15 V) (continued)





#### TYPICAL CHARACTERISTICS (±15 V) (continued)





#### TYPICAL CHARACTERISTICS (±5 V)

**INVERTING SMALL-SIGNAL** 



Figure 32.

**SLEW RATE** 



Figure 33.



Figure 34.

2nd HARMONIC DISTORTION



Figure 35.

3rd HARMONIC DISTORTION

vs



Figure 36.

HARMONIC DISTORTION



Figure 37.

HARMONIC DISTORTION



Figure 38.



Figure 39.

Vo - Output Voltage Swing - VPP



Figure 40.



**INPUT BIAS AND** 

#### TYPICAL CHARACTERISTICS (±5 V) (continued)



Figure 44.

t - Time - μs

0.4

0.6

0.8

-0.6

-0.8

-1

-2

-3

-4

0.2

0.75 0.5 0.25 0 0.25  $R_L = 50 \Omega$  $R_F = 681 \Omega$  $V_S = \pm 5 V$ -0.5 **,**0 Falling Edge 10 12 14 16 18 20 22 24 26 6 t - Time - ns

Figure 45.



Figure 46.



#### APPLICATION INFORMATION

## MAXIMUM SLEW RATE FOR REPETITIVE SIGNALS

The THS3120 and THS3121 are recommended for high slew rate pulsed applications where the internal nodes of the amplifier have time to stabilize between pulses. It is recommended to have at least 20-ns delay between pulses.

The THS3120 and THS3121 are not recommended for applications with repetitive signals (sine, square, sawtooth, or other) that exceed 900 V/ $\mu$ s. Using the part in these applications results in excessive current draw from the power supply and possible device damage.

For applications with high slew rate, repetitive signals, the THS3091 and THS3095 (single), or THS3092 and THS3096 (dual) are recommended.

#### WIDEBAND, NONINVERTING OPERATION

The THS3120 and THS3121 are unity-gain stable 130-MHz current-feedback operational amplifiers, designed to operate from a ±5-V to ±15-V power supply.

Figure 47 shows the THS3121 in a noninverting gain of 2-V/V configuration typically used to generate the Typical Characteristics. Most of the curves were characterized using signal sources with  $50-\Omega$  source impedance, and with measurement equipment presenting a  $50-\Omega$  load impedance.



Figure 47. Wideband, Noninverting Gain Configuration

Current-feedback amplifiers are highly dependent on the feedback resistor  $R_{\text{F}}$  for maximum performance and stability. Table 1 shows the optimal gain setting resistors  $R_{\text{F}}$  and  $R_{\text{G}}$  at different gains to give maximum bandwidth with minimal peaking in the frequency response. Higher bandwidths can be achieved, at the expense of added peaking in the frequency response, by using even lower values for  $R_{\text{F}}$ . Conversely, increasing  $R_{\text{F}}$  decreases the bandwidth, but stability is improved.

Table 1. Recommended Resistor Values for Optimum Frequency Response

| THS3120 AND THS3121 $R_{\text{F}}$ AND $R_{\text{G}}$ VALUES FOR MINIMAL PEAKING WITH $R_{\text{L}}$ = 50 $\Omega$ |                       |                    |                    |  |  |  |
|--------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|--------------------|--|--|--|
| GAIN (V/V)                                                                                                         | SUPPLY VOLTAGE<br>(V) | R <sub>G</sub> (Ω) | R <sub>F</sub> (Ω) |  |  |  |
| 1                                                                                                                  | ±15                   | _                  | 806                |  |  |  |
| '                                                                                                                  | ±5                    | _                  | 909                |  |  |  |
| 0                                                                                                                  | ±15                   | 649                | 649                |  |  |  |
| 2                                                                                                                  | ±5                    | 750                | 750                |  |  |  |
| F                                                                                                                  | ±15                   | 124                | 499                |  |  |  |
| 5                                                                                                                  | ±5                    | 124                | 499                |  |  |  |
| 10                                                                                                                 | ±15                   | 33.2               | 301                |  |  |  |
| 10                                                                                                                 | ±5                    | 33.2               | 301                |  |  |  |
| 4                                                                                                                  | ±15                   | 681                | 681                |  |  |  |
| -1                                                                                                                 | ±5                    | 750                | 750                |  |  |  |
| -2                                                                                                                 | ±15 and ±5            | 340                | 681                |  |  |  |
| <b>-</b> 5                                                                                                         | ±15 and ±5            | 100                | 499                |  |  |  |
| -10                                                                                                                | ±15 and ±5            | 36.5               | 365                |  |  |  |



#### WIDEBAND, INVERTING OPERATION

Figure 48 shows the THS3121 in a typical inverting gain configuration where the input and output impedances and signal gain from Figure 47 are retained in an inverting circuit configuration.



Figure 48. Wideband, Inverting Gain Configuration

#### SINGLE-SUPPLY OPERATION

The THS3120 and THS3121 have the capability to operate from a single supply voltage ranging from 10 V to 30 V. When operating from a single power supply, biasing the input and output at mid-supply allows for the maximum output voltage swing. The circuits of Figure 49 show inverting and noninverting amplifiers configured for single-supply operation.



Figure 49. DC-Coupled, Single-Supply Operation

#### Video Distribution

The wide bandwidth, high slew rate, and high output drive current of the THS3120 and THS3121 matches the demands for video distribution for delivering video signals down multiple cables. To ensure high signal quality with minimal degradation of performance, a 0.1-dB gain flatness should be at least 7x the passband frequency to minimize group delay variations from the amplifier. A high slew rate minimizes distortion of the video signal, and supports component video and RGB video signals that require fast transition times and fast settling times for high signal quality.



Figure 50. Video Distribution Amplifier Application



#### **Driving Capacitive Loads**

Applications such as FET drivers and line drivers can be highly capacitive and cause stability problems for high-speed amplifiers.

Figure 51 through Figure 57 show recommended methods for driving capacitive loads. The basic idea is to use a resistor or ferrite chip to isolate the phase shift at high frequency caused by the capacitive load from the amplifier feedback path. See Figure 51 for recommended resistor values versus capacitive load.



Figure 51. Recommended R<sub>ISO</sub> vs Capacitive Load



Figure 52. Resistor to Isolate Capacitive Load



Figure 53. Ferrite Bead to Isolate Capacitive Load

Placing a small series resistor,  $R_{\rm ISO}$ , between the amplifier output and the capacitive load, as shown in Figure 52, is an easy way of isolating the load capacitance.

Using a ferrite chip in place of  $R_{\rm ISO},$  as shown in Figure 53, is another approach of isolating the output of the amplifier. The ferrite impedance characteristic versus frequency is useful to maintain the low frequency load independence of the amplifier while isolating the phase shift caused by the capacitance at high frequency. Use a ferrite chip with similar impedance to  $R_{\rm ISO},~20~\Omega$  to 50  $\Omega,$  at 100 MHz and low impedance at dc.

Figure 54 shows another method used to maintain the low frequency load independence of the amplifier while isolating the phase shift caused by the capacitance at high frequency. At low frequency, feedback is mainly from the load side of  $R_{\rm ISO}$ . At high frequency, the feedback is mainly via the 27-pF capacitor. The resistor  $R_{\rm IN}$  in series with the negative input is used to stabilize the amplifier and should be equal to the recommended value of  $R_{\rm F}$  at unity gain. Replacing  $R_{\rm IN}$  with a ferrite chip of similar impedance at about 100 MHz as illustrated in Figure 55 gives similar results with reduced dc offset and low frequency noise. (See the *Additional Reference Material* section for expanding the usability of current-feedback amplifiers.)



Figure 54. Feedback Technique with Input Resistor for Capacitive Load





Figure 55. Feedback Technique with Input Ferrite Bead for Capacitive Load

Figure 56 is shown using two amplifiers in parallel to double the output drive current to larger capacitive loads. This technique is used when more output current is needed to charge and discharge the load faster as when driving large FET transistors.



Figure 56. Parallel Amplifiers for Higher Output
Drive

Figure 57 shows a push-pull FET driver circuit typical of ultrasound applications with isolation resistors to isolate the gate capacitance from the amplifier.



Figure 57. PowerFET Drive Circuit

#### SAVING POWER WITH POWER-DOWN FUNCTIONALITY AND SETTING THRESHOLD LEVELS WITH THE REFERENCE PIN

The THS3120 features a power-down pin (PD) which lowers the quiescent current from 7 mA down to 300 µA, ideal for reducing system power.

The power-down pin of the amplifier defaults to the REF pin voltage in the absence of an applied voltage, putting the amplifier in the normal *on* mode of operation. To turn off the amplifier in an effort to conserve power, the power-down pin can be driven towards the positive rail. The threshold voltages for power-on and power-down are relative to the supply rails and are given in the specification tables. Below the *Enable Threshold Voltage*, the device is on. Above the *Disable Threshold Voltage*, the device is off. Behavior in between these threshold voltages is not specified.

Note that this power-down functionality is just that; the amplifier consumes less power in power-down mode. The power-down mode is not intended to provide a high-impedance output. In other words, the power-down functionality is not intended to allow use as a 3-state bus driver. When in power-down mode, the impedance looking back into the output of the amplifier is dominated by the feedback and gain setting resistors, but the output impedance of the device itself varies depending on the voltage applied to the outputs.



Figure 58 shows the total system output impedance which includes the amplifier output impedance in parallel with the feedback plus gain resistors, which cumulate to 1298  $\Omega$ . Figure 47 shows this circuit configuration for reference.



Figure 58. Power-down Output Impedance vs Frequency

As with most current-feedback amplifiers, the internal architecture places some limitations on the system when in power-down mode. Most notably is the fact that the amplifier actually turns ON if there is a  $\pm 0.7$  V or greater difference between the two input nodes (V+ and V-) of the amplifier. If this difference exceeds  $\pm 0.7$  V, the output of the amplifier creates an output voltage equal to approximately [(V+)-(V-)-0.7 V] × Gain. Also, if a voltage is applied to the output while in power-down mode, the V- node voltage is equal to  $V_{O(applied)} \times R_G/(R_F + R_G)$ . For low gain configurations and a large applied voltage at the output, the amplifier may actually turn ON due to the aforementioned behavior.

The time delays associated with turning the device on and off are specified as the time it takes for the amplifier to reach either 10% or 90% of the final output voltage. The time delays are in the order of microseconds because the amplifier moves in and out of the linear mode of operation in these transitions.

### POWER-DOWN REFERENCE PIN OPERATION

In addition to the power-down pin, the THS3120 features a reference pin (REF) which allows the user to control the enable or disable power-down voltage levels applied to the PD pin. In most split-supply applications, the reference pin is connected to ground. In either case, the user needs to be aware of voltage-level thresholds that apply to the power-down pin. Table 2 shows examples and illustrate the relationship between the reference voltage and the power-down thresholds. In the table, the threshold levels are derived by the following equations:

PD ≤ REF + 0.8 V for enable

PD ≥ REF + 2 V for disable where the usable range at the REF pin is

 $V_{S-} \le V_{REF} \le (V_{S+} - 4 \ V).$ 

The recommended mode of operation is to tie the REF pin to midrail, thus settings the enable/disable threshold to  $V_{(midrail)}$  + 0.8 V and  $V_{(midrail)}$  = 2 V respectively.

Table 2. Power-Down Threshold Voltage Levels

| SUPPLY<br>VOLTAGE (V) | REFERENCE<br>PIN<br>VOLTAGE (V) | ENABLE<br>LEVEL (V) | DISABLE<br>LEVEL (V) |
|-----------------------|---------------------------------|---------------------|----------------------|
| ±15, ±5               | 0                               | 0.8                 | 2                    |
| ±15                   | 2                               | 2.8                 | 4                    |
| ±15                   | -2                              | -1.2                | 0                    |
| ±5                    | 1                               | 1.8                 | 3                    |
| ±5                    | -1                              | -0.2                | 1                    |
| 30                    | 15                              | 15.8                | 17                   |
| 10                    | 5                               | 5.8                 | 7                    |

Note that if the REF pin is left unterminated, it floats to the positive rail and falls outside of the recommended operating range given above ( $V_{S-} \le V_{REF} \le V_{S+} - 4 V$ ). As a result, it no longer serves as a reliable reference for the PD pin, and the enable/disable thresholds given above no longer apply. If the PD pin is also left unterminated, it floats to the positive rail and the device is disabled. If balanced, split supplies are used ( $\pm V_S$ ) and the REF and PD pins are grounded, the device is enabled.



# PRINTED-CIRCUIT BOARD LAYOUT TECHNIQUES FOR OPTIMAL PERFORMANCE

Achieving optimum performance with high frequency amplifiers, like the THS3120 and THS3121, requires careful attention to board layout parasitic and external component types. Recommendations that optimize performance include:

- Minimize parasitic capacitance to any ac ground for all of the signal I/O pins. Parasitic capacitance on the output and input pins can cause instability. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board.
- Minimize the distance [< 0.25 inch, (6,4 mm)] from the power-supply pins to high frequency 0.1-µF and 100-pF decoupling capacitors. At the device pins, the ground and power-plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections should always be decoupled with these capacitors. Larger (6.8 µF or more) tantalum decoupling capacitors, effective at lower frequency, should also be used on the main supply pins. These may be placed somewhat farther from the device and may be shared among several devices in the same area of the PC board.
- Careful selection and placement of external components preserve the high-frequency performance of the THS3120 and THS3121. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Again, keep the leads and printed circuit board (PCB) trace length as short as possible. Never use wirewound type resistors in a high-frequency application. Because the output pin and inverting input pins are the most sensitive to parasitic capacitance, always position the feedback and series output resistors, if any, as close as possible to the inverting input pins and output pins. Other network components, such as input termination resistors, should be placed close to the gain-setting resistors. Even with a low parasitic capacitance shunting the external resistors, excessively high resistor values can create significant time constants that can degrade performance. Good axial metal-film surface-mount resistors have approximately 0.2 pF in shunt with the resistor. For resistor values greater than 2.0 k $\Omega$ , this parasitic capacitance can add a pole and/or a zero that can effect circuit operation. Keep resistor values as low as possible, consistent with load driving considerations.
- Connections to other wideband devices on the board may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces [0.05 inch (1,3 mm) to 0.1 inch (2,54 mm)] should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and determine if isolation resistors on the outputs are necessary. Low parasitic capacitive loads (less than 4 pF) may not need an R<sub>S</sub> because the THS3120 and THS3121 are nominally compensated to operate with a 2-pF parasitic load. Higher parasitic capacitive loads without an R<sub>S</sub> are allowed as the signal gain increases (increasing the unloaded phase margin). If a long trace is required, and the 6-dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A 50- $\Omega$ environment is not necessary onboard, and in fact, a higher impedance environment improves distortion as shown in the distortion versus load plots. With a characteristic board trace impedance based on board material and trace dimensions, a matching series resistor into the trace from the output of the THS3120/THS3121 is used as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance is the parallel combination of the shunt resistor and the input impedance of the destination device: this total effective impedance should be set to match the trace impedance. If the 6-dB attenuation of doubly-terminated transmission line is unacceptable. а long trace series-terminated at the source end only. Treat the trace as a capacitive load in this case. This does not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there is some signal attenuation due to the voltage divider formed by the series output into the terminating impedance.
- Socketing a high-speed part like the THS3120 and THS3121 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the THS3120/THS3121 parts directly onto the board.



#### **PowerPAD DESIGN CONSIDERATIONS**

The THS3120 and THS3121 are available in a thermally-enhanced PowerPAD family of packages. These packages are constructed using a downset leadframe upon which the die is mounted (see Figure 59a and Figure 59b). This arrangement results in the lead frame being exposed as a thermal pad on the underside of the package (see Figure 59c). Because this thermal pad has direct thermal contact with the die, excellent thermal performance can be achieved by providing a good thermal path away from the thermal pad. Note that devices such as the THS312x have no electrical connection between the PowerPAD and the die.

The PowerPAD package allows for both assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are being soldered), the thermal pad can also be soldered to a copper area underneath the package. Through the use of thermal paths within this copper area, heat can be conducted away from the package into either a ground plane or other heat dissipating device.

The PowerPAD package represents a breakthrough in combining the small area and ease of assembly of surface mount with the, heretofore, awkward mechanical methods of heatsinking.



Figure 59. Views of Thermally-Enhanced Package

Although there are many ways to properly heatsink the PowerPAD package, the following steps illustrate the recommended approach.

#### PowerPAD LAYOUT CONSIDERATIONS

- PCB with a top side etch pattern as shown in Figure 60. There should be etch for the leads as well as etch for the thermal pad.
- Place five holes in the area of the thermal pad.
   These holes should be 0.01 inch (0,254 mm) in diameter. Keep them small so that solder wicking through the holes is not a problem during reflow.



Dimensions are in inches (millimeters).

## Figure 60. DGN PowerPAD PCB Etch and Via Pattern

- 3. Additional vias may be placed anywhere along the thermal plane outside of the thermal pad area. This helps dissipate the heat generated by the THS3120/THS3121 IC. These additional vias may be larger than the 0.01-inch (0,254 mm) diameter vias directly under the thermal pad. They can be larger because they are not in the thermal pad area to be soldered so that wicking is not a problem.
- 4. Connect all holes to the internal ground plane. Note that the PowerPAD is electrically isolated from the silicon and all leads. Connecting the PowerPAD to any potential voltage such as V<sub>S-</sub>, is acceptable as there is no electrical connection to the silicon.
- 5. When connecting these holes to the ground plane, do not use the typical web or spoke via connection methodology. Web connections have a high thermal resistance connection that is useful for slowing the heat transfer during soldering operations. This makes the soldering of vias that have plane connections easier. In this application, however, low thermal resistance is desired for the most efficient heat transfer. Therefore. the holes under the THS3120/THS3121 PowerPAD package should make their connection to the internal ground plane with a complete connection around the entire circumference of the plated-through hole.
- 6. The top-side solder mask should leave the terminals of the package and the thermal pad area with its five holes exposed. The bottom-side solder mask should cover the five holes of the thermal pad area. This prevents solder from being pulled away from the thermal pad area during the reflow process.



- 7. Apply solder paste to the exposed thermal pad area and all of the IC terminals.
- 8. With these preparatory steps in place, the IC is simply placed in position and run through the solder reflow operation as any standard surface-mount component. This results in a part that is properly installed.

## POWER DISSIPATION AND THERMAL CONSIDERATIONS

The THS3120 and THS3121 incorporate automatic thermal shutoff protection. This protection circuitry shuts down the amplifier if the junction temperature exceeds approximately +160°C. When the junction temperature reduces to approximately +140°C, the amplifier turns on again. But, for maximum performance and reliability, the designer must take care to ensure that the design does not exceed a junction temperature of +125°C. Between +125°C and +150°C, damage does not occur, but the performance of the amplifier begins to degrade and long term reliability suffers. The characteristics of the device are dictated by the package and the PC board. Maximum power dissipation for a given package can be calculated using the following formula.

$$P_{\text{Dmax}} = \frac{T_{\text{max}} - T_{\text{A}}}{\theta_{\text{JA}}}$$

where:

P<sub>Dmax</sub> is the maximum power dissipation in the amplifier (W).

T<sub>max</sub> is the absolute maximum junction temperature (°C).

 $T_A$  is the ambient temperature (°C).

$$\theta_{JA} = \theta_{JC} + \theta_{CA}$$

 $\theta_{JC}$  is the thermal coefficeient from the silicon junctions to the case (°C/W).

 $\theta_{CA}$  is the thermal coefficcient from the case to ambient air (°C/W). (1)

For systems where heat dissipation is more critical, the THS3120 and THS3121 are offered in an MSOP-8 with PowerPAD package offering even better thermal performance. The thermal coefficient for the PowerPAD packages are substantially improved over the traditional SOIC. Maximum power dissipation levels are depicted in the graph for the available packages. The data for the PowerPAD packages assume a board layout that follows the PowerPAD layout guidelines referenced above and detailed in the PowerPAD application note (literature number SLMA002). also illustrates the effect of not soldering the PowerPAD to a PCB. The thermal impedance increases substantially which may cause serious heat and performance issues. Be sure to always solder the PowerPAD to the PCB for optimum performance.



Results are with no air flow and PCB size = 3 inches  $\times$  3 inches (76,2 mm  $\times$  76,2 mm);  $\theta_{JA}$  = 58.4°C/W for MSOP-8 with PowerPAD (DGN);  $\theta_{JA}$  = 95°C/W for SOIC-8 High-K test PCB (D);  $\theta_{JA}$  = 158°C/W for MSOP-8 with PowerPAD without solder.

Figure 61. Maximum Power Distribution vs Ambient Temperature

When determining whether or not the device satisfies the maximum power dissipation requirement, it is important to not only consider quiescent power dissipation, but also dynamic power dissipation. Often times, this is difficult to quantify because the signal pattern is inconsistent, but an estimate of the RMS power dissipation can provide visibility into a possible problem.

#### **DESIGN TOOLS**

## **Evaluation Fixtures, Spice Models, and Application Support**

Texas Instruments is committed to providing its customers with the highest quality of applications support. To support this goal an evaluation board has been developed for the THS3120 and THS3121 operational amplifier. The board is easy to use, allowing for straightforward evaluation of the device. The evaluation board can be ordered through the Texas Instruments web site, www.ti.com, or through your local Texas Instruments sales representative.

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. This is particularly true for video and RF-amplifier circuits where parasitic capacitance and inductance can have a major effect on circuit performance. A SPICE model for the THS3121 is available through the Texas Instruments web site (www.ti.com). The product information center (PIC) is also available for design assistance and detailed product information. These models do a good job of predicting small-signal ac and transient performance under a wide variety of operating conditions. They are not intended to model



the distortion characteristics of the amplifier, nor do they attempt to distinguish between the package types in the small-signal ac performance. Detailed information about what is and is not modeled is contained in the model file itself.



Figure 62. THS3120 EVM Circuit Configuration



Figure 63. THS3120 EVM Board Layout (Top Layer)

NOTE: The Edge number for the THS3121 is 6445589.



Figure 64. THS3120 EVM Board Layout (Bottom Layer)



#### Table 3. Bill of Materials

| THS3120DGN and THS3121DGN EVM |                                                                |          |                                             |                 |                                              |  |  |
|-------------------------------|----------------------------------------------------------------|----------|---------------------------------------------|-----------------|----------------------------------------------|--|--|
| ITEM                          | DESCRIPTION                                                    | SMD SIZE | REFERENCE<br>DESIGNATOR                     | PCB<br>QUANTITY | MANUFACTURER'S<br>PART NUMBER <sup>(1)</sup> |  |  |
| 1                             | Bead, ferrite, 3 A, 80 Ω                                       | 1206     | FB1, FB2                                    | 2               | (Steward) HI1206N800R-00                     |  |  |
| 2                             | Cap. 6.8 µF, tantalum, 35 V, 10%                               | D        | C1, C2                                      | 2               | (AVX) TAJD685K035R                           |  |  |
| 3                             | Open                                                           | 0805     | R5, Z1                                      | 2               |                                              |  |  |
| 4                             | Cap. 0.1 μF, ceramic, X7R, 50 V                                | 0805     | C3, C4                                      | 2               | (AVX) 08055C104KAT2A                         |  |  |
| 5                             | Cap. 100 pF, ceramic, NPO, 100 V                               | 0805     | C5, C6                                      | 2               | (AVX) 08051A101JAT2A                         |  |  |
| 6                             | Resistor, 0 Ω, 1/8 W, 1%                                       | 0805     | R6 <sup>(2)</sup>                           | 1               | (Phycomp) 9C08052A0R00JLHF                   |  |  |
| 7                             | Resistor, 124 Ω, 1/8 W, 1%                                     | 0805     | R3                                          | 1               | (Phycomp) 9C08052A1240FKHF                   |  |  |
| 8                             | Resistor, 499 Ω, 1/8 W, 1%                                     | 0806     | R4                                          | 1               | (Phycomp) 9C08052A4990FKHF                   |  |  |
| 9                             | Open                                                           | 1206     | R7A, Z2                                     | 2               |                                              |  |  |
| 10                            | Resistor, 49.9 Ω, 1/4 W, 1%                                    | 1206     | R2, R8A                                     | 2               | (Phycomp) 9C12063A49R9FKRF                   |  |  |
| 11                            | Resistor, 0 Ω, 1/4 W, 1%                                       | 1206     | R1                                          | 1               | (Phycomp) 9C12063A53R6FKRF                   |  |  |
| 12                            | Open                                                           | 2512     | R7B, R8B                                    | 2               |                                              |  |  |
| 13                            | Header, 0.1 inch (2,54 mm) CTRS, 0.025 inch (0,635 mm) sq pins | 3 pos.   | JP1 <sup>(2)</sup>                          | 1               | (Sullins) PZC36SAAN                          |  |  |
| 14                            | Shunts                                                         |          | JP1 <sup>(2)</sup>                          | 1               | (Sullins) SSC02SYAN                          |  |  |
| 15                            | Jack, banana receptance,<br>0.25 inch (6,35 mm) dia. hole      |          | J1, J2, J3                                  | 3               | (SPC) 813                                    |  |  |
| 16                            | Test point, red                                                |          | J7 <sup>(2)</sup> , J8 <sup>(2)</sup> , TP1 | 3               | (Keystone) 5000                              |  |  |
| 17                            | Test point, black                                              |          | TP2                                         | 1               | (Keystone) 5001                              |  |  |
| 18                            | Connector, SMA PCB jack                                        |          | J4, J5, J6                                  | 3               | (Amphenol) 901-144-8RFX                      |  |  |
| 19                            | Standoff, 4-40 hex, 0.625 inch<br>(15,88 mm) length            |          |                                             | 4               | (Keystone) 1808                              |  |  |
| 20                            | Screw, Phillips, 4-40,<br>0.250 inch (6,35 mm)                 |          |                                             | 4               | SHR-0440-016-SN                              |  |  |
| 21                            | IC, THS3120                                                    |          | U1 <sup>(2)</sup>                           | 1               | (TI) THS3120DGN                              |  |  |
| 22                            | Board, printed-circuit (THS3120)                               |          | (2)                                         | 1               | (TI) EDGE # 6445588                          |  |  |
| 23                            | IC, THS3121                                                    |          | U1                                          | 1               | (TI) THS3121DGN                              |  |  |
| 24                            | Board, printed-circuit (THS3121)                               |          |                                             | 1               | (TI) EDGE # 6445589                          |  |  |

<sup>(1)</sup> The manufacturer's part numbers were used for test purposes only.

#### ADDITIONAL REFERENCE MATERIAL

- PowerPAD Made Easy, application brief (SLMA004)
- PowerPAD Thermally-Enhanced Package, technical brief (SLMA002)
- Voltage Feedback versus Current-Feedback Amplifiers, (SLVA051)
- Current Feedback Analysis and Compensation (SLOA021)
- Current Feedback Amplifiers: Review, Stability, and Application (SBOA081)
- Effect of Parasitic Capacitance in Op Amp Circuits (SLOA013)
- Expanding the Usability of Current-Feedback Amplifiers, by Randy Stephens, 3Q 2003 Analog Applications Journal www.ti.com/sc/analogapps).

Submit Documentation Feedback

<sup>(2)</sup> Applies to the THS3120DGN EVM only.



#### **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | hanges from Revision D (January 2009) to Revision E                                                         | Page     |
|----|-------------------------------------------------------------------------------------------------------------|----------|
| •  | Changed Power-Down Characteristics, <i>Power-down quiescent current</i> test conditions of ±15 V Electrical |          |
|    | Characteristics                                                                                             | 5        |
| •  | Changed Power-Down Characteristics, PD pin bias current parameter of ±15 V Electrical Characteristics       | 5        |
| •  | Changed Power-Down Characteristics, <i>Power-down quiescent current</i> test conditions of ±5 V Electrical  |          |
|    | Characteristics                                                                                             | <b>7</b> |
| •  | Changed Power-Down Characteristics, PD pin bias current parameter of ±5 V Electrical Characteristics        | 7        |
| •  | Updated format of Application Information section                                                           | 15       |
| •  | Added caption title to Figure 52                                                                            | 17       |
| •  | Added caption title to Figure 53                                                                            | 17       |
| •  | Added caption title to Figure 54                                                                            | 17       |
| •  | Added caption title to Figure 55                                                                            | 18       |
| •  | Added caption title to Figure 56                                                                            | 18       |
| •  | Changed first sentence of second paragraph of the Saving Power with Power-Down Functionality section        | 18       |
| •  | Changed last sentence of Power-Down Reference Pin Operation section                                         | 19       |
| CI | hanges from Revision C (February 2007) to Revision D                                                        | Page     |
| •  | Changed input offset voltage values                                                                         | 4        |
| •  | Changed input common-mode voltage range values                                                              | 4        |
| •  | Changed power-supply rejection ratio values                                                                 | 5        |
| •  | Changed input offset voltage values                                                                         | 6        |
| •  | Changed input common-mode voltage range values                                                              | 6        |
| •  | Changed power-supply rejection ratio values                                                                 | 7        |





17-Jul-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| THS3120CDGN      | ACTIVE | HVSSOP       | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | NIPDAU   NIPDAUAG             | Level-1-260C-UNLIM | -40 to 85    | AQA                     | Samples |
| THS3120CDGNG4    | ACTIVE | HVSSOP       | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | AQA                     | Samples |
| THS3120CDGNR     | ACTIVE | HVSSOP       | DGN                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU   NIPDAUAG             | Level-1-260C-UNLIM | -40 to 85    | AQA                     | Samples |
| THS3120ID        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 31201                   | Samples |
| THS3120IDGN      | ACTIVE | HVSSOP       | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | NIPDAU   NIPDAUAG             | Level-1-260C-UNLIM | -40 to 85    | APN                     | Samples |
| THS3121CD        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 3121C                   | Samples |
| THS3121ID        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 31211                   | Samples |
| THS3121IDGN      | ACTIVE | HVSSOP       | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | NIPDAU   NIPDAUAG             | Level-1-260C-UNLIM | -40 to 85    | APO                     | Samples |
| THS3121IDGNG4    | ACTIVE | HVSSOP       | DGN                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | APO                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



#### PACKAGE OPTION ADDENDUM

17-Jul-2020

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### **PACKAGE MATERIALS INFORMATION**

www.ti.com 17-Jul-2020

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| THS3120CDGNR | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 17-Jul-2020



#### \*All dimensions are nominal

| Device       | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|---------------------|-----|------|------|-------------|------------|-------------|--|
| THS3120CDGNR | HVSSOP              | DGN | 8    | 2500 | 364.0       | 364.0      | 27.0        |  |



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



DGN (S-PDSO-G8)

### PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-187 variation AA-T

#### PowerPAD is a trademark of Texas Instruments.



# $\textbf{PowerPAD}^{^{\text{\tiny{TM}}}}\,\textbf{VSSOP - 1.1 mm max height}$

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



#### NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



# $\textbf{PowerPAD}^{^{\text{\tiny{TM}}}}\,\textbf{VSSOP - 1.1 mm max height}$

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated