

**www.ti.com** SLVS866–MARCH 2009

# **TRIPLE SYNCHRONOUS BUCK CONTROLLER WITH NMOS LDO CONTROLLER**

# **<sup>1</sup>FEATURES**

- •**Qualified for Automotive Applications** • **High-Speed Error Amplifier**
- 
- •
	- **–**
	- **–**
- **Output Voltage Range Programmable Delay Time**
	-
	- **– LDO: 0.9 V to 2.5 V**
- •**Synchronous for High Efficiency**
- •**Precision Vref (±1.5%)**
- •**PWM Mode Control : 500-kHz Operation (Max)**
- **Auto PWM/SKIP Mode Available**
- 
- **Three Independent Step-Down DC/DC Overcurrent Protection With Temperature Controllers and One LDO Controller Compensation Circuit for Each Channel**
- **Input Voltage Range Overvoltage and Undervoltage Protection**
	- **Switcher: 4.5 V to 28 V Programmable Short-Circuit Protection**
	- **LDO: 1.1 V to 3.6 V Power Good Output (PGOUT) With**
- **– Switcher: 0.9 V to 8.5 V 5-V and 3.3-V Linear Regulators**

### **APPLICATIONS**

- •**Notebook PCs, PDAs**
- •**Consumer Game Systems**
- •**DSP Applications**

# **DESCRIPTION**

The TPS5130 is composed of three independent synchronous buck regulator controllers (SBRC) and one low dropout (LDO) regulator controller. On-chip high-side and low-side synchronous rectifier drivers are integrated to drive less expensive N-channel MOSFETs. The LDO controller can also drive an external N-channel MOSFET. Because the input current ripple is minimized by operating 180° out of phase, it allows <sup>a</sup> smaller input capacitance, resulting in reduced power supply cost. The SBRC of the TPS5130 automatically adjusts from PWM mode to SKIP mode to maintain high efficiency under light-load conditions. Resistorless current protection for the synchronous buck controller and the fixed high-side driver voltage simplifies the system design and reduces the external parts count. The LDO controller has <sup>a</sup> current-limit protection and overshoot protection to suppress output voltage spikes at load transient. To further extend battery life, the TPS5130 features dead-time control and very low quiescent current.



- A. See the *Application Information* section for more details.
- B. To determine input voltage, see Duty Control in Electrical [Characteristics](#page-2-0).

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

4

# **[TPS5130-Q1](http://focus.ti.com/docs/prod/folders/print/tps5130-q1.html)**



SLVS866-MARCH 2009 www.ti.com www.ti



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION(1)**



(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at [www.ti.com](http://www.ti.com).

(2) Package drawings, thermal data, and symbolization are available at [www.ti.com/packaging](http://www.ti.com/packaging).

# **ABSOLUTE MAXIMUM RATINGS(1)(2)**

over junction temperature range (unless otherwise noted)



(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to the network ground terminal.

# **PACKAGE DISSIPATION RATINGS**



<span id="page-2-0"></span>www.ti.com SLVS866-MARCH 2009

## **RECOMMENDED OPERATING CONDITIONS**



# **ELECTRICAL CHARACTERISTICS**

over junction temperature range,  $V_{(VIN)} = V_{(VIN\_SENSE12)} = V_{(VIN\_SENSE3)} = 12$  V (unless otherwise noted)



Copyright © 2009, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVS866&partnum=TPS5130-Q1) Feedback* 3

ĪEXAS<br>INSTRUMENTS

#### SLVS866-MARCH 2009 www.ti.com

# **ELECTRICAL CHARACTERISTICS (continued)**

over junction temperature range,  $V_{(VIN)} = V_{(VIN\_SENSE12)} = V_{(VIN\_SENSE3)} = 12 \text{ V}$  (unless otherwise noted)





#### www.ti.com SLVS866-MARCH 2009

# **ELECTRICAL CHARACTERISTICS (continued)**

over junction temperature range,  $V_{(VIN)} = V_{(VIN\_SENSE12)} = V_{(VIN\_SENES3)} = 12 \text{ V}$  (unless otherwise noted)



SLVS866-MARCH 2009 www.ti.com







# **[TPS5130-Q1](http://focus.ti.com/docs/prod/folders/print/tps5130-q1.html)**

www.ti.com SLVS866-MARCH 2009

## **TERMINAL FUNCTIONS**



#### SLVS866-MARCH 2009 www.ti.com

# **TERMINAL FUNCTIONS (continued)**







# **[TPS5130-Q1](http://focus.ti.com/docs/prod/folders/print/tps5130-q1.html)**

www.ti.com SLVS866-MARCH 2009



## **FUNCTIONAL BLOCK DIAGRAM**



SLVS866-MARCH 2009 www.ti.com



# **DETAILED DESCRIPTION**

## **PWM Operation**

The SBRC block has <sup>a</sup> high-speed error amplifier to regulate the output voltage of the synchronous buck converter. The output voltage of the SBRC is fed back to the inverting input  $[INVx (x=1,2,3)]$  of the error amplifier. The noninverting input is internally connected to <sup>a</sup> 0.85-V precise band gap reference circuit. The unity gain bandwidth of the amplifier is 2.5 MHz. This decreases the amplifier delay during fast load transients and contributes to <sup>a</sup> fast response. Loop gain and phase compensation is programmable by an external C, R network between the FBx and INVx pins. The output signal of the error amplifier is compared with <sup>a</sup> triangular wave to achieve the PWM control signal. The oscillation frequency of this triangular wave sets the switching frequency of the SBRC and is determined by the capacitor connected between the CT and GND pins. The PWM mode is used for the entire load range if the PWM\_SEL pin is set LOW, or used in high output current condition if auto PWM/SKIP mode is selected by setting the same pin to HIGH.

#### **Skip Mode Operation**

The PWM\_SEL pin selects either the auto PWM/SKIP mode or fixed PWM mode. If this pin is lower than 0.3-V, the SBRC operates in the fixed PWM mode. If 2.5 V (minimum) or higher is applied, it operates in auto PWM/SKIP mode. In the auto PWM/SKIP mode, the operation changes from constant frequency PWM mode to an energy-saving SKIP mode automatically in accordance with load conditions. Using <sup>a</sup> MOSFET with ultra-low  $r_{DS(on)}$  when the auto SKIP function is implemented is not recommended. The SBRC block has a hysteretic comparator to regulate the output voltage of the synchronous buck converter during SKIP mode. The delay from the comparator input to the driver output is typically 1.2 µs. In the SKIP mode, the frequency varies with load current and input voltage.

#### **High-Side Driver**

The high-side driver is designed to drive high current and low  $r_{DS(on)}$  N-channel MOSFET(s). The current rating of the driver is 1.2 A at source and sink. When configured as <sup>a</sup> floating driver, <sup>a</sup> 5-V bias voltage is delivered from VREF5 pin. The instantaneous drive current is supplied by the flying capacitor between the LHx and LLx pins since <sup>a</sup> 5-V power supply does not usually have low impedance. It is recommended to add <sup>a</sup> 5-Ω to 10-Ω resistor between the gate of the high-side MOSFET(s) and the OUTx\_u pin to suppress noise. The maximum voltage that can be applied between the LHx and OUTGNDx pins is 33 V.

When selecting the high-current rating MOSFET(s), it is important to pay attention to both gate drive power dissipation and the rise/fall time against the dead-time between high-side and low-side drivers. The gate drive power is dissipated from the controller IC and it is proportional to the gate charge at  $V_{GS} = 5 V$ , PWM switching frequency, and the numbers of all MOSFETs used for low-side and high-side switches. This gate drive loss should not exceed the maximum power dissipation of the device.

#### **Low-Side Driver**

The low-side driver is designed to drive high current and low rDS(on) N-channel MOSFET(s). The maximum drive voltage is 5 V from the internal regulator or REG5V\_IN pin. The current rating of the driver is typically 1.5 A at source and sink. Gate resistance is not necessary for the low-side MOSFET for switching noise suppression since it turns on after the parallel diode is turned on (ZVS). It needs the same dissipation consideration when using high current rating MOSFET(s). Another issue that needs precaution is the gate threshold voltage. Even though the OUTx\_d pin is shorted to the OUTGNDx pin with low resistance when the low-side MOSFET(s) is OFF, high dv/dt of the LLx pin during turnon of the high-side arm generates <sup>a</sup> voltage peak at the OUTx\_d pin through the drain to gate capacitance,  $C_{dq}$ , of the low-side MOSFET(s). To prevent a short period shoot-through during this switching event, the application designer should select MOSFET(s) with adequate threshold voltage.

### **Dead Time**

The internally defined dead-time prevents shoot-through-current flowing through the main power MOSFETs during switching transitions. Typical value of the dead-time is 100 ns.



### **Standby**

The SBRC controller, the LDO controller, and the internal regulators can be switched into standby mode separately as shown in Table 1. The standby mode current, when both controllers and regulators are off, can be as low as 1 nA.



**Table 1. Standby Logic**

(1)  $x = True$  or False

(2) This functional mode is not recommended.

## **Soft Start**

Soft start ramp up of the SBRC is controlled by the SS\_STBYx pin voltage, which is controlled by an internal current source and an external capacitor connected between the SS\_STBYx and GND pins. When the STBY VREF5 and/or SS STBYx pin voltages are forced to LOW, the SBRCx is disabled. When the STBY\_VREF5 pin voltage is set to HIGH and the SS\_STBYx pin floats, the internal current source starts to charge the external capacitor. The output voltage ramps up as the SS\_STBYx pin voltage increases from 0 V to 0.85 V. The soft start time is easily calculated from the supply current and the capacitance value (see application information). The soft start timing circuit for the LDO is integrated into the device. The soft start time is fixed and can be as short as 600 ms. This is observed when the LDO is turned on separately from the SBRC. Simultaneous start-up of one of the SBRC and the LDO, is also possible. Tie the LDO input to the SBRCx output, let both the STBY\_VREF5 and STBY\_LDO voltages rise to the HIGH level, and invoke soft start on the SS STBYx pin; the LDO output follows the ramp of the SBRCx output.

## **Overcurrent Protection (OCP)**

Overcurrent protection (OCP) is achieved by comparing the drain-to-source voltage of the high-side and low-side MOSFET to a set-point voltage, which is defined by both the internal current source,  $I_{(TRIP)}$ , and the external resistor connected between the VIN\_SENSEx and the TRIPx pins. I<sub>(TRIP)</sub> has a typical value of 13 µA at 25°C. When the drain-to-source voltage exceeds the set-point voltage during low-side conduction, the high-side current comparator becomes active, and the low-side pulse is extended until this voltage comes back below the threshold. If the set-point voltage is exceeded during high-side conduction in the following cycle, the current limit circuit terminates the high-side driver pulse. Together this action has the effect of decreasing the output voltage until the under voltage protection circuit is activated to latch both the high-side and low-side drivers OFF. In the TPS5130, trip current I<sub>(TRIP)</sub> has a temperature coefficient of 3400 ppm/°C to compensate for temperature drift of the MOSFET on-resistance.

#### SLVS866-MARCH 2009 www.ti.com www.ti



## **OCP for the LDO**

To achieve the LDO current limit, <sup>a</sup> sense resistor must be placed in series with the N-channel MOSFET drain, connected between the LDO\_IN and LDO\_CUR pins (see reference schematic). If the voltage drop across this sense resistor exceeds 50 mV, the output voltage is reduced to approximately 22% of the nominal value, thus it activates the UVP to start the FLT latch timer. When the time is up, the LDO\_GATE pin is pulled LOW to makes the LDO regulator shut down. Note that all of the SBRCs are latched OFF at the same time since the LDO and the SBRCs share the same FLT capacitor.

## **Overvoltage Protection (OVP)**

For OVP, the TPS5130 monitors the INVx and INV\_LDO pin voltages. When the INVx or INV\_LDO pin voltage is higher than 0.95 V (0.85 V + 12%), the OVP comparator output goes low and the FLT timer starts to charge an external capacitor connected to FLT pin. After <sup>a</sup> set time, the FLT circuit latches the high-side MOSFET driver, the low-side MOSFET drivers, and the LDO. The latched state of each block is summarized in Table 2. The timer source current for the OVP latch is 125 mA(typ.), and the time-up voltage is 1.185 V (typ.). The OVP timer is designed to be 50 times faster than the under voltage protection timer described in Table 2.

#### **Table 2. OVP Logic**



## **Undervoltage Protection (UVP)**

For UVP, the TPS5130 monitors the INVx and INV\_LDO pin voltages. When the INVx or INV\_LDO pin voltage is lower than 0.55 V (0.85 V – 35%), the UVP comparator output goes low, and the FLT timer starts to charge the external capacitor connected to FLT pin. Also, when the current comparator triggers the OCP, the UVP comparator detects the under voltage output and starts the FLT capacitor charge, too. After <sup>a</sup> set time, the FLT circuit latches all of the MOSFET drivers to the OFF state. The timer latch source current for UVP is 2.3 µA (typ), and the time-up voltage is also 1.185 V (typ). The UVP function of the LDO controller is disabled when voltage across the pass transistor is less than 0.23 V (typ).

## **Fault Latch Timer (FLT)**

When an OVP or UVP comparator output goes low, the FLT circuit starts to charge the FLT capacitor. If the FLT pin voltage goes beyond <sup>a</sup> constant level, the TPS5130 latches the MOSFET drivers. At this time, the state of MOSFET is different depending on the OVP alert and the UVP alert (see Table 2). The enable time used to latch the MOSFET drivers is decided by the value of the FLT capacitor. The charging constant current value depends on whether it is an OVP alert or <sup>a</sup> UVP alert as shown in the following equation:

FLT source current (OVP) = FLT source current (UVP)  $\times$  50

### **Undervoltage Lockout (UVLO)**

When the output voltage of the internal 5-V regulator or the REG5V\_IN voltage decreases below about 4 V, the output stages of all the SBRCs and the LDO are turned off. This state is not latched, and the operation recovers immediately after the input voltage becomes higher than the turnon value again. The typical hysteresis voltage is 100 mV.

## **UVLO for LDO**

The LDO IN voltage is monitored with a hysteretic comparator. When this voltage is less than 1 V, the UVLO circuit disables the UVP/OVP comparators that monitor the INV\_LDO voltage. In case the SBRC overcurrent protection is activated prior to that of the LDO's, this protection function may also be observed.



## **LDO Control**

The LDO controller can drive an external N-channel MOSFET. This realizes <sup>a</sup> fast response as well as an ultralow dropout voltage regulator. For example, it is easy to configure both <sup>a</sup> 1.8-V and <sup>a</sup> 1.5-V high current power supply for core and I/O of modern digital processors, one from the SBRC and the other from the LDO. The LDO\_IN voltage range is from 1.1 V to 3.6 V, and the output voltage is adjustable from 0.9 V to 2.5 V by an external resistor divider. Gain and phase of the high-speed error amplifier for this LDO control is internally compensated and is connected to the 0.85-V band gap reference circuit. The gate driver buffer is supplied by VIN\_SENSE voltage. In the relatively high output voltage applications, make sure that output voltage plus threshold voltage of the pass transistor is less than the minimum VIN. More precisely,

 $VIN - 0.7 \geq V_{\text{thin}} + V_{\text{(LDO OUT)}}$ 

where  $V_{\text{thn}}$  is the threshold voltage of the  $N_{\text{ch}}$  MOSFET.

The LDO controller is also equipped with OVP, UVP, overcurrent limit, and overshoot protection functions.

### **Overshoot Protection**

If the load current changes from high to low very quickly, the LDO regulator output voltage may start to overshoot. To resist this phenomenon, the LDO controller has an overshoot protection function. If the LDO regulator output overshoots, the controller draws electrical charge out from the LDO\_OUT pin to hold it stable.

#### **Power Good**

A single power good circuit monitors the SBRCx output voltages and the LDO output voltage. The PGOUT pin is an open-drain output. When the INV or INV\_LDO voltage goes beyond ±7% of 0.85 V, the PGOUT pin is pulled down to the low level. PGOUT propagation delay is programmable by controlling rising time using an external capacitor connected to the PG\_DELAY pin. During the soft-start period, PGOUT indicates low, in other words, power bad.



#### **Table 3. PGOUT Logic**

### **5-V Regulator**

An internal linear voltage regulator is used for the high-side driver bootstrap. Since the input voltage ranges from 4.5 V to 28 V, this feature offers <sup>a</sup> fixed bootstrap voltage to simplify the drive design. It is active if the STBY\_VREF5 is HIGH and has <sup>a</sup> tolerance of 4%. The 5-V regulator is used for powering the low-side driver and the VREF. When this regulator is disconnected from the MOSFET drivers, it is used only for the source of VREF.

### **3.3-V Regulator**

The TPS5130 has <sup>a</sup> 3.3-V linear regulator. The output is made from the internal 5-V regulator or an external 5 V from the REG5V\_IN pin. The maximum output current of this regulator is limited to 30 mA by an output current limit control. A ceramic capacitor of 4.7  $\mu$ F should be connected between the VREF3.3 and GND pins to stabilize the output voltage.

SLVS866-MARCH 2009 www.ti.com www.ti



#### **External 5-V Input and 5-V Switch**

If the internal 5-V switch detects 5-V input from the REG5V\_IN pin, the internal 5-V regulator is disconnected from the MOSFET drivers. The external 5 V is used for both the high-side bootstrap and the low-side driver, thus increasing the efficiency. When an excess voltage is applied to the REG5V\_IN pin, the OVP timer starts to charge the FLT capacitor and latches all the MOSFET drivers and the LDO at OFF state after <sup>a</sup> set time.

#### **Phase Inverter**

The SBRC3 of the TPS5130 operates in the same phase as the internal triangular oscillator output while the SBRC1 and the SBRC2 operate 180° out of phase. When the SBRC1 and the SBRC3 (or the SBRC2 and the SBRC3) share the same input power supply, the TPS5130 realizes 180° out of phase operation that reduces input current ripple and enables the input capacitor value smaller.

# **[TPS5130-Q1](http://focus.ti.com/docs/prod/folders/print/tps5130-q1.html)**







Texas

**INSTRUMENTS** 



**TEXAS INSTRUMENTS** 

SLVS866-MARCH 2009 www.ti.com



# **[TPS5130-Q1](http://focus.ti.com/docs/prod/folders/print/tps5130-q1.html)**



www.ti.com SLVS866-MARCH 2009

**vs**

 $V_{(LDO_IN)} = 3.3 V$  $V_{(INV\_LDO)} = 0.5 V$ 

 $\Box$ 

 $111$ 

**vs**



### **TYPICAL CHARACTERISTICS (continued)**

SLVS866-MARCH 2009 www.ti.com



# **APPLICATION INFORMATION**

The design shown is <sup>a</sup> reference design for <sup>a</sup> notebook PC application. An evaluation module (EVM) is available for customer testing and evaluation.

The following key design procedures aid in the design of the notebook PC power supply using TPS5130.



**Figure 17. EVM Schematic**

An optional circuit composed of Q08, Q09, Q10, R26, R27, R28, R29, R30, R31, R32, R33, and R34 can be used to increase temperature coefficient of the trip current.

Copyright © 2009, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVS866&partnum=TPS5130-Q1) Feedback* 19

**[TPS5130-Q1](http://focus.ti.com/docs/prod/folders/print/tps5130-q1.html)**

**Output Voltage Setpoint Calculation**

**INSTRUMENTS** 

In Equation 1, assume the output voltage of SBRC1 (V<sub>O</sub>1), SBRC2 (V<sub>O</sub>2), SBRC3 (V<sub>O</sub>3), and LDO (V<sub>O</sub>4) are 3.3 V, 5 V, 1.8 V, and 1.5 V respectively. The reference voltage and the voltage divider set the output voltage. In the TPS5130, the reference voltage is 0.85 V, and the divider is composed of three resistors in the EVM design:

- •R01A, R01B, and R05 for the first SBRC output
- R03A, R03B, and R07 for the second SBRC output
- R14A, R14B, and R11 for the third SBRC output
- •R18 and R19 for LDO regulator output

$$
V_{\text{o}} = \frac{R1 \times V_{\text{ref}}}{R2} + V_{\text{ref}} \text{ or } R2 = \frac{R1 \times V_{\text{ref}}}{V_{\text{o}} - V_{\text{ref}}}
$$
\n(1)

where

R1 is the top resistor (k $\Omega$ ) (R01A + R01B or R03A + R03B or R14A + R14B or R18)

R2 is the bottom resistor (kΩ) (R05 or R07 or R11 or R19)

 $V_{\Omega}$  is the required output voltage (V)

 $\rm V_{ref}$  is the reference voltage (0.85 V in TPS5130).

The value for R1 is set as <sup>a</sup> part of the compensation circuit and the value of R2 may be calculated to achieve the desired output voltage. In the EVM design, the value of R1 is determined as R01A <sup>=</sup> 27 kΩ and R01B = 1.8 kΩ for V<sub>0</sub>1, R03A = 47 kΩ and R03B = 1.8 kΩ for V<sub>0</sub>2, R14A = 10 kΩ and R14B = 1.2 kΩ for V<sub>0</sub>3, and R18 = 6.8 k $\Omega$  + 820  $\Omega$  for V<sub>O</sub>4 considering stability. For V<sub>O</sub>1, see Equation 2.

$$
R05 = \frac{(27 k + 1.8 k) \times 0.85}{3.3 - 0.85} = 9.99 k\Omega
$$
\n(2)

Therefore, use 10 kΩ.

In a same manner,  $RO7 = R11 = R19 = 10 kΩ$  as shown in Equation 3.

$$
RO7 = \frac{(47 k + 1.8 k) \times 0.85}{5 - 0.85} = 10.00 k\Omega
$$
  
R11 = 
$$
\frac{(10 k + 1.2 k) \times 0.85}{1.8 - 0.85} = 10.02 k\Omega
$$

$$
R19 = \frac{(6.8 \text{ k} + 820) \times 0.85}{1.5 - 0.85} = 9.96 \text{ k}\Omega
$$

The values of R01B, R03B, R14B and R19 are chosen so that the calculated values of R05, R07, R11, and R19 are standard value resistors and the  $V<sub>O</sub>$  setpoint maintains the highest precision. This is best accomplished by combining two resistor values. If <sup>a</sup> standard value resistor cannot be applied, use <sup>a</sup> value for R01A, R03A, R14A, and R18 that is just slightly less than the desired total. A small resistor value in the range of tens or hundreds of ohms for R01B, R03B, R14B and R18 can then be added to generate the desired final value.

## **Output Inductor Selection**

The required value for the output filter inductor can be calculated by using Equation 4, assuming the magnitude of the ripple current is 20% of the maximum output current:

$$
L_{(out)} = \frac{VIN - V_O}{0.2 \times I_O} \times \frac{V_O}{VIN} \times \frac{1}{f_S}
$$

where

 $I_{(ripole)}$  is the peak-to-peak ripple current (A) through the inductor

 $I_{\Omega}$  is the output current

r<sub>DS(on)</sub> is the on-time resistance of MOSFET (Ω)

 $R_L$  is the inductor dc resistance (W).

From the equation, it can be seen that the current ripple can be adjusted by changing the output inductor value.

$$
f_{\rm{max}}
$$

(4)

$$
(\overline{\phantom{a}})
$$

(3)

# **Output Capacitor Selection**

For example,

Selection of the output capacitor is basically dependent on the amount of peak-to-peak ripple voltage allowed on the output and the ability of the capacitor to dissipate the RMS ripple current. Assuming that the ESR of the output filter sees the entire inductor ripple current then  $V_{\text{pp}}$  can be calculated as shown in Equation 5:

If VIN = 8 V, V<sub>O</sub> = 3.3 V, I<sub>O</sub> = 4 A, r<sub>DS(on)</sub> = 25 mΩ, R<sub>L</sub> = 10 mΩ, f<sub>s</sub> = 300 kHz, L<sub>(out)</sub> = 4 μH

$$
V_{pp} = I_{(ripple)} \times R_{(esr)}
$$

A suitable capacitor must be chosen so that the peak-to-peak output ripple is within the limits allowable for the application.

# **Output Capacitor RMS Current**

Then, the ripple current l $_{\sf (ripple)}$  = 1.57 A

Assuming the inductor ripple current totally goes through the output capacitor to ground, the RMS current in the output capacitor can be calculated as shown in Equation 6:

$$
I_{\mathcal{O}}(rms) = \frac{I_{\text{(riiple)}}}{\sqrt{12}}\tag{6}
$$

where

I<sub>O(rms)</sub> is maximum RMS current in the output capacitor (A)

 $I_{(ripole)}$  is the peak-to-peak inductor ripple current (A)

For example, if I $_{\sf (ripple)}$  = 1.57 A, then I $_{\sf O(rms)}$  = 0.45 A.

## **Input Capacitor RMS Current**

Because the SBRC3 of the TPS5130 operates 180° off phase against the SBRC1 and SBRC2, total RMS current in the input capacitor  $(I_{I(rms)})$  is calculated as follows, assuming the input current totally goes into the input capacitor to the power ground, and ignoring ripple current in the inductor.

When the duty cycle of the SBRC2 (D2) is over 50%,  $I_{\scriptscriptstyle\rm{l(rms)}}$  is calculated as shown in Equation 7.

$$
I_0(rms) = \sqrt{(D1 \times I_0 1^2) + (D2 \times I_0 2^2) + (D3 \times I_0 3^2) + (2D1 \times I_0 1 \times I_0 2) + (2D2 - 1) \times I_0 2 \times I_0 3 - I_0 x^2}
$$
  
\n
$$
I_0x = (D1 \times I_0 1) + (D2 \times I_0 2) + (D3 \times I_0 3) \qquad D2 \ge 0.5 \ge D1 \ge D3
$$
 (7)

where

I

 $I_{I(rms)}$  is the input RMS current in the input capacitor

Dx is duty cycles, defined in this case as  $V_0/V_1$  of the SBRCx

When D2 is less than 50%,  $\bm{\mathsf{I}}_{\mathsf{l(rms)}}$  is calculated as shown in Equation 8.

$$
I_1(rms) = \sqrt{(D1 \times I_0^2)^2 + (D2 \times I_0^2)^2 + (D3 \times I_0^3)^2 + (2D1 \times I_0^1 \times I_0^2)^2 - I_0^2}
$$
\n(8)

For example,

If VIN = 12 V, V<sub>O</sub>1 = 3.3 V, V<sub>O</sub>2 = 5 V (D2 = 0.42), V<sub>O</sub>3 = 1.8 V, I<sub>O</sub>1 = I<sub>O</sub>2 = 4 A, I<sub>O</sub>3 = 6 A Then, I<sub>l(rms)</sub> = 3.44 A

On the contrary, if three SBRCs operate in <sup>a</sup> same phase the RMS current is calculated as shown in Equation 9.

 $I_1$ (rms) =  $\sqrt{(D1 \times I_0 1^2) + (D2 \times I_0 2^2) + (D3 \times I_0 3^2) + (2D1 \times I_0 1 \times I_0 2) + (2D3 \times I_0 3) \times (I_0 1 + I_0 2) - I_0 x^2}$ (9)

(5)



The soft start timing can be adjusted by selecting the soft-start capacitor value (see Equation 10).

$$
C(\text{soft}) = 2.3 \times 10^{-6} \times \frac{\text{t}(\text{soft})}{0.85}
$$

where

 $\mathsf{C}_{(\mathsf{soft})}$  is the soft-start capacitor ( $\mathsf{\mu}\mathsf{F}$ ) (C05, C07, and C10 in EVM design)  $t_{(soft)}$  is the start-up time (seconds)

For example

If  $t_{\text{(soft)}} = 5 \text{ ms}$ Then,  $C_{(soft)} = 0.0135 \mu F$ 

## **Current Protection**

The current limit in TPS5130 is set using an internal current source and an external resistor (R17, R23, and R24). The current limit protection circuit compares the drain to source voltage of the high-side and low-side MOSFET(s) with respect to the set-point voltage. If the voltage up exceeds the limit during high-side conduction, the current limit circuit terminates the high-side driver pulse. If the set point voltage is exceeded during low-side conduction, the low side pulse is extended through the next cycle. Together this action has the effect of decreasing the output voltage until the under voltage protection circuit is activated and the fault latch is set and both the high-side and low-side MOSFET drivers are shut off. Equation 11 should be used for calculating the external resistor value for current protection set point.

$$
R(cl) = \frac{r_{DS(on)} \times \left(1_{(trip)} + \frac{1_{(ripple)}}{2}\right)}{13 \times 10^{-6}}
$$

where

 $\mathsf{R}_{\mathsf{(cl)}}$  is the external current limit resistor (R17, R23 and R24) r<sub>DS(on)</sub> is the low-side MOSFET(Q02, Q04, and Q06) on-time resistance  $I_{(trip)}$  is the required current limit

For example

If  $r_{DS(on)} = 25$  mΩ,  $I_{(trip)} = 4$  A,  $I_{(ripole)} = 1.57$  A

Then,  $R_{(cl)} = 9.2$  kΩ

It should be noted that  $r_{DS(on)}$  of a FET is highly dependent on temperature, so to ensure full output at maximum operating temperature, the value of r<sub>DS(on)</sub> in Equation 11 should be adjusted. For maximum stability, it is recommended that the high-side MOSFET(s) has the same, or slightly higher  $r_{DS(0n)}$  than the low-side MOSFET(s). If the low-side MOSFET(s) has a higher  $r_{DS(on)}$ , in certain low duty cycle applications it may be possible for the device to regulate at an output current higher than that set by Equation 11 by increasing the high-side conduction time to compensate for the missed conduction cycle caused by the extension of the previous low-side pulse.

(10)

(11)

#### SLVS866-MARCH 2009 www.ti.com www.ti

## **Timer Latch**

The TPS5130 includes fault-latch function with <sup>a</sup> user-adjustable timer to latch the MOSFET drivers in case of <sup>a</sup> fault condition. When either the OVP or UVP comparator detect <sup>a</sup> fault condition, the timer starts to charge FLT capacitor (C42), which is connected with FLT pin. The circuit is designed so that, for any value of FLT capacitor, the undervoltage latch time t<sub>(uvplatch)</sub> is approximately 50 times larger than the overvoltage latch time t<sub>(ovplatch)</sub>. Equation 12 shows the equations needed to calculate the required value of the FLT capacitor for the desired overvoltage and undervoltage latch delay times are:

$$
C_{\text{(lat)}} = 2.3 \times 10^{-6} \times \frac{t_{\text{(uvplatch)}}}{1.185} \quad \text{and}
$$

$$
C_{(lat)} = 125 \times 10^{-6} \times \frac{t_{(ovplatch)}}{1.185}
$$

where

 $\mathsf{C}_{\mathsf{(lat)}}$  is the external capacitor

t (uvplatch) is the time from UVP detection to latch

t (ovplatch) is the time from OVP detection to latch

For the EVM, t<sub>(uvplatch)</sub> = 5 ms and t<sub>(ovplatch)</sub> = 0.1 ms, so C<sub>(lat)</sub> = 0.01 µF. If the voltage on the FLT pin reaches 1.185 V, the fault latch is set, and the MOSFET drivers are set as described in the following sections.

### **Undervoltage Protection**

The undervoltage comparator circuit continually monitors the voltage at the INV and INV\_LDO pins. If the voltage at either pin falls below 65% of the 0.85 V reference, the timer begins to charge the FLT capacitor. if the fault condition persists beyond the time t<sub>(uvplatch)</sub>, the fault latch is set and both the high-side and low-side drivers, and LDO regulator drivers are forced OFF.

### **Short-Circuit Protection**

The short-circuit protection circuitry uses the UVP circuit to latch the MOSFET drivers. When the current limit circuit limits the output current, then the output voltage goes below the target output voltage and UVP comparator detects a fault condition as described above.

### **Overvoltage Protection**

The overvoltage comparator circuit continually monitors the voltage at the INV and INV\_LDO pins. If the voltage at either pin rises above 112% of the 0.85 V reference, the timer begins to charge the FLT capacitor. If the fault condition persists beyond the time t<sub>(ovplatch)</sub>, the fault latch is set and the high-side drivers are forced OFF, while the low-side drivers are forced ON, and LDO regulator drivers are forced OFF

### **CAUTION:**

**Do not set the FLT terminal to <sup>a</sup> lower voltage (or GND) while the device is timing out an OVP or UVP event. If the FLT terminal is manually set to <sup>a</sup> lower voltage during this time, output overshoot may occur. The TPS5130 must be reset by grounding SS\_STBYx and STBY\_LDO, or dropping down REG5V\_IN.**

### **Disablement of the Protection Function**

If it is necessary to inhibit the protection functions of the TPS5130 for troubleshooting or other purposes, the OCP, OVP, and UVP circuits may be disabled.

- •OCP(SBRC): Remove the current limit resistors R17, R23 and R24 to disable the current limit function.
- •OCP(LDO): Short-circuit R21 to disable the current limit function.
- •OVP, UVP: Grounding the FLT terminal can disable OVP and UVP.



#### **LDO Regulator Application Information**

#### **Output Capacitor Selection**

To keep stable operation of the LDO, capacitance of more than 33  $\mu$ F and R<sub>(esr)</sub> of more than 30 mΩ are recommended for the output capacitor.

#### **Power MOSFET Selection**

Also, to keep stable operation of LDO, lower input capacitance is recommended for the external power MOSFET. However, input capacitance that is too small may lead the feedback loop into an unstable region. In this case, the gate resistor of several hundreds ohms keeps the LDO operation in the stable state.

#### **Current Protection**

If excess output current flows through sense resistor (R21) and the voltage drop exceeds 50 mV, the output voltage is reduced to approximately 22% of the nominal value, thus activates UVP to start the FLT latch timer.

When the set current is 3 A, the value of R21 is 16.7 <sup>m</sup>Ω.

#### **Layout Guidelines**

Good power supply results occur only when care is given to proper design and layout. Layout affects noise pickup and generation and can cause <sup>a</sup> good design to perform with less than expected results. With <sup>a</sup> range of currents from milliamps to tens amps, good power supply layout is much more difficult than most general PCB designs. The general design should proceed from the switching node to the output, then back to the driver section and, finally, parallel the low-level components. Below are specific points to consider before the layout of <sup>a</sup> TPS5130 design begins.

- A four-layer PCB design is recommended for design using the TPS5130. For the EVM design, the top layer contains the interconnection to the TPS5130, plus some additional signal traces. Layer2 is fully devoted to the ground plane. Layer3 has some signal traces. The bottom layer is almost devoted to ANAGND, and the rest is to other signal trace.
- All sensitive analog components such as INV, REF, CT, GND, FLT, and SS\_STBY should be referenced to ANAGND.
- •Ideally, all of the area directly under the TPS5130 chip should also be ANAGND.
- • ANAGND and DRVGND should be isolated as much as possible, with <sup>a</sup> single point connection between them.

INSTRUMENTS

Texas

SLVS866-MARCH 2009 www.ti.com www.ti



**Figure 18. PCB Diagram**

### **Low-Side MOSFET(s)**

- • The source of low-side MOSFET(s) should be referenced to DRVGND, otherwise ANAGND is subject to the noise of the outputs.
- DRVGND should be connected to the main ground plane close to the source of the low-side MOSFET.
- OUTGND should be placed close to the source of low side MOSFET(s).
- • The Schottky diode anode, the returns for the high frequency bypass capacitor for the MOSFETs, and the source of the low-side MOSFET(s) traces should be routed as close together as possible.

### **Connections**

- • Connections from the drivers to the gate of the power MOSFETs should be as short and wide as possible to reduce stray inductance. This becomes more critical if external gate resistors are not being used. In addition, as for the current limit noise issue, use of <sup>a</sup> gate resistor on the high-side MOSFET(s) considerably reduces the noise at the LL node, improving the performance of the current limit function.
- The connection from LL to the power MOSFETs should be as short and wide as possible.

### **Bypass Capacitor**

- •The bypass capacitor for VIN\_SENSE should be placed close to the TPS5130.
- • The bulk storage capacitors across VIN should be placed close to the power MOSFETs. High-frequency bypass capacitors should be placed in parallel with the bulk capacitors and connected close to the drain of the high-side MOSFET(s) and to the source of the low-side MOSFET(s).
- • For aligning phase between the drain of high-side MOSFET(s) and the trip-pin, and for noise reduction, <sup>a</sup> 0.1  $\mu$ F capacitor C<sub>(TRIP)</sub> should be placed in parallel with the trip resistor.

#### **Bootstrap Capacitor**

- •The bootstrap capacitor  $C_{(BS)}$  (connected from LH to LL) should be placed close to the TPS5130.
- •LH and LL should be routed close to each other to minimize noise coupling to these traces.
- •LH and LL should not be routed near the control pin area (INV, FB, REF, etc.).



#### **Output Voltage**

- •The output voltage sensing trace should be isolated by either ground plane.
- •The output voltage sensing trace should not be placed under the inductors on same layer.
- • The feedback components should be isolated from output components, such as, MOSFETs, inductors, and output capacitors. Otherwise the feedback signal line is susceptible to output noise.
- •The resistors for setup output voltage should be referenced to ANAGND.
- The INV trace should be as short as possible.

### **Output Characteristics**



Texas **INSTRUMENTS** 

#### SLVS866-MARCH 2009 www.ti.com www.ti





# **[TPS5130-Q1](http://focus.ti.com/docs/prod/folders/print/tps5130-q1.html)**

#### **www.ti.com** SLVS866–MARCH 2009



### SLVS866-MARCH 2009 www.ti.com







www.ti.com 11-Apr-2013

# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**(2)** Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check<http://www.ti.com/productcontent>for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

**(3)** MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **OTHER QUALIFIED VERSIONS OF TPS5130-Q1 :**

<sub>●</sub> Catalog: [TPS5130](http://focus.ti.com/docs/prod/folders/print/tps5130.html)



#### NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# **PACKAGE OPTION ADDENDUM**

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

# **TAPE AND REEL INFORMATION**





## **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





TEXAS<br>INSTRUMENTS

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 12-Feb-2019



\*All dimensions are nominal



# **MECHANICAL DATA**

MTQF003A – OCTOBER 1994 – REVISED DECEMBER 1996

#### **PT (S-PQFP-G48) PLASTIC QUAD FLATPACK**



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
	- C. Falls within JEDEC MS-026
	- D. This may also be a thermally enhanced plastic package with leads conected to the die pads.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale ([www.ti.com/legal/termsofsale.html\)](http://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](http://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated