- Function and Pinout Compatible With FCT and F Logic
- 25-Ω Output Series Resistors to Reduce Transmission-Line Reflection Noise
- Edge-Rate Control Circuitry for Significantly Improved Noise Characteristics
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation
- Fully Compatible With TTL Input and Output Logic Levels
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)
- 12-mA Output Sink Current
   15-mA Output Source Current
- 3-State Outputs

#### (TOP VIEW) 20 🛮 V<sub>CC</sub> T/R [ 19 N OE A<sub>0</sub> **[**]2 18 ∏ B<sub>0</sub> A<sub>1</sub> []3 17 🛮 B<sub>1</sub> A<sub>2</sub> 🛮 4 A<sub>3</sub> 🛮 5 16 **∏** B<sub>2</sub> A<sub>4</sub> [ 15 🛮 B<sub>3</sub> A<sub>5</sub> [ 14 ∏ B<sub>4</sub> A<sub>6</sub> 🛮 8 13 B<sub>5</sub> 12 🛮 B<sub>6</sub> A<sub>7</sub> **[]** 9 GND **1**10 11 B<sub>7</sub>

P, Q, OR SO PACKAGE

#### description

The CY74FCT2245T contains eight noninverting, bidirectional buffers with 3-state outputs intended for bus-oriented applications. On-chip termination resistors at the outputs reduce system noise caused by reflections. For this reason, the CY74FCT2245T can replace the CY74FCT245T in an existing design. The CY74FCT2245T current-sinking capability is 12 mA at the A and B ports.

The transmit/receive (T/R) input determines the direction of data flow through the bidirectional transceiver. Transmit (active high) enables data from A ports to B ports; receive (active low) enables data from B ports to A ports. The output-enable  $(\overline{OE})$  input, when high, disables both the A and B ports by putting them in the high-impedance state.

This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

#### ORDERING INFORMATION

| T <sub>A</sub> PACE |                         | KAGE <sup>†</sup> | SPEED<br>(ns) | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|---------------------|-------------------------|-------------------|---------------|--------------------------|---------------------|
|                     | QSOP - Q                | Tape and reel     | 4.1           | CY74FCT2245CTQCT         | FCT2245             |
|                     | SOIC - SO               | Tube              | 4.1           | CY74FCT2245CTSOC         | FCT2245             |
|                     | 3010 = 30               | Tape and reel     | 4.1           | CY74FCT2245CTSOCT        | FC12245             |
|                     | DIP – P                 | Tube              | 4.6           | CY74FCT2245ATPC          | 74FCT2245ATPC       |
| -40°C to 85°C       | QSOP - Q                | Tape and reel     | 4.6           | CY74FCT2245ATQCT         | FCT2245A            |
| -40 C to 65 C       | SOIC - SO               | Tube              | 4.6           | CY74FCT2245ATSOC         | FCT2245A            |
|                     | 3010 - 30               | Tape and reel     | 4.6           | CY74FCT2245ATSOCT        | FG12245A            |
|                     | QSOP - Q                | Tape and reel     | 7.0           | CY74FCT2245TQCT          | FCT2245             |
|                     | soic so                 | Tube              | 7.0           | CY74FCT2245TSOC          | FCT2245             |
|                     | SOIC – SO Tape and reel |                   | 7.0           | CY74FCT2245TSOCT         | FG12240             |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **FUNCTION TABLE**

| INP | UTS | OUTPUT              |  |  |  |  |  |
|-----|-----|---------------------|--|--|--|--|--|
| OE  | T/R | OUTPUT              |  |  |  |  |  |
| L   | L   | Bus B data to bus A |  |  |  |  |  |
| L   | Н   | Bus A data to bus B |  |  |  |  |  |
| Н   | Χ   | Z                   |  |  |  |  |  |

H = High logic level, L = Low logic level, X = Don't care, Z = High-impedance state

#### logic diagram (positive logic)



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range to ground potential                 |                                         | 0.5 V to 7 V     |
|----------------------------------------------------------|-----------------------------------------|------------------|
| DC input voltage range                                   |                                         | 0.5 V to 7 V     |
| DC output voltage range                                  |                                         | 0.5 V to 7 V     |
| DC output current (maximum sink current/pin)             |                                         | 120 mA           |
| Package thermal impedance, θ <sub>JA</sub> (see Note 1): | : P package                             | 69°C/W           |
|                                                          | Q package                               | 68°C/W           |
|                                                          | SO package                              | 58°C/W           |
| Ambient temperature range with power applied             | i, T <sub>A</sub>                       | . −65°C to 135°C |
| Storage temperature range, T <sub>stg</sub>              | • • • • • • • • • • • • • • • • • • • • | . −65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: The package thermal impedance is calculated in accordance with JESD 51-7.

#### recommended operating conditions (see Note 2)

|                 |                                | MIN  | NOM | MAX  | UNIT |
|-----------------|--------------------------------|------|-----|------|------|
| VCC             | Supply voltage                 | 4.75 | 5   | 5.25 | V    |
| ٧ıH             | High-level input voltage       | 2    |     |      | V    |
| $V_{IL}$        | Low-level input voltage        |      |     | 0.8  | V    |
| loh             | High-level output current      |      |     | -15  | mA   |
| l <sub>OL</sub> | Low-level output current       |      |     | 12   | mA   |
| TA              | Operating free-air temperature | -40  |     | 85   | °C   |

NOTE 2: All unused inputs of the device must be held at  $V_{\hbox{\footnotesize{CC}}}$  or GND to ensure proper device operation.



# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER          |                                                                                                 | TEST CONDITION                                                                          | s                                                                    | MIN | TYP†                                              | MAX  | UNIT       |
|--------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----|---------------------------------------------------|------|------------|
| VIK                | $V_{CC} = 4.75,$                                                                                | $I_{IN} = -18 \text{ mA}$                                                               |                                                                      |     | -0.7                                              | -1.2 | V          |
| VOH                | $V_{CC} = 4.75,$                                                                                | I <sub>OH</sub> = -15 mA                                                                |                                                                      | 2.4 | 3.3                                               |      | V          |
| V <sub>OL</sub>    | V <sub>CC</sub> = 4.75,                                                                         | I <sub>OL</sub> = 12 mA                                                                 |                                                                      |     | 0.3                                               | 0.55 | V          |
| R <sub>out</sub>   | $V_{CC} = 4.75,$                                                                                | $I_{OL}$ = 12 mA                                                                        |                                                                      | 20  | 25                                                | 40   | Ω          |
| V <sub>hys</sub>   | All inputs                                                                                      |                                                                                         |                                                                      |     | 0.2                                               |      | V          |
| lį                 | V <sub>CC</sub> = 5.25 V,                                                                       | $V_{IN} = V_{CC}$                                                                       |                                                                      |     |                                                   | 5    | μΑ         |
| lн                 | $V_{CC} = 5.25 \text{ V},$                                                                      | $V_{IN} = 2.7 \text{ V}$                                                                |                                                                      |     |                                                   | ±1   | μΑ         |
| IΙL                | $V_{CC} = 5.25 \text{ V},$                                                                      | $V_{IN} = 0.5 V$                                                                        |                                                                      |     |                                                   | ±1   | μΑ         |
| lozh               | $V_{CC} = 5.25 \text{ V},$                                                                      | V <sub>OUT</sub> = 2.7 V                                                                |                                                                      |     |                                                   | 10   | μΑ         |
| lozL               | $V_{CC} = 5.25 \text{ V},$                                                                      | V <sub>OUT</sub> = 0.5 V                                                                |                                                                      |     |                                                   | -10  | μΑ         |
| los <sup>‡</sup>   | $V_{CC} = 5.25 \text{ V},$                                                                      | VOUT = 0 V                                                                              |                                                                      | -60 | -120                                              | -225 | mA         |
| l <sub>off</sub>   | $V_{CC} = 0 V$ ,                                                                                | V <sub>OUT</sub> = 4.5 V                                                                |                                                                      |     |                                                   | ±1   | μΑ         |
| Icc                | $V_{CC} = 5.25 \text{ V},$                                                                      | $V_{IN} \le 0.2 V$                                                                      | $V_{IN} \ge V_{CC} - 0.2 \text{ V}$                                  |     | 0.1                                               | 0.2  | mA         |
| ΔlCC               | V <sub>CC</sub> = 5.25 V, V <sub>IN</sub> =                                                     | 3.4 V $\S$ , $f_1 = 0$ , Outputs op                                                     | oen                                                                  |     | 0.5                                               | 2    | mA         |
| I <sub>CCD</sub> ¶ | $V_{\underline{CC}} = 5.25 \text{ V, One in}$<br>$T/R = \overline{OE} = GND, V_{\underline{I}}$ | nput switching at 50% duty $N \le 0.2 \text{ V or V}_{10} \ge V_{CC} - 100 \text{ Jpc}$ | y cycle, Outputs open,<br>0.2 V                                      |     | 0.06                                              | 0.12 | mA/<br>MHz |
|                    |                                                                                                 | One input switching at f <sub>1</sub> = 10 MHz                                          | $V_{IN} \le 0.2 \text{ V or}$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V}$ |     | 0.7                                               | 1.4  |            |
| I <sub>C</sub> #   | V <sub>CC</sub> = 5.25 V,                                                                       | at 50% duty cycle                                                                       | $V_{IN} = 3.4 \text{ V or GND}$                                      |     | 0.2  0.2  -120 -2  0.1  0.5  0.06  0.7  1  1.3  2 | 2.4  | mΑ         |
| IC.,               | O <u>utputs open,</u><br>T/R = OE = GND                                                         | Eight bits switching at f <sub>1</sub> = 2.5 MHz                                        | $V_{IN} \le 0.2 \text{ V or}$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V}$ |     | 1.3                                               | 2.6  | IIIA       |
|                    |                                                                                                 | at 50% duty cycle                                                                       | V <sub>IN</sub> = 3.4 V or GND                                       |     | 3.3                                               | 10.6 |            |
| C <sub>i</sub>     |                                                                                                 |                                                                                         |                                                                      |     | 5                                                 | 10   | pF         |
| Co                 |                                                                                                 |                                                                                         |                                                                      |     | 9                                                 | 12   | pF         |

<sup>†</sup> Typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

I<sub>C</sub> = Total supply current

ICC = Power-supply current with CMOS input levels

 $\Delta I_{CC}$  = Power-supply current for a TTL high input ( $V_{IN} = 3.4 \text{ V}$ )

D<sub>H</sub> = Duty cycle for TTL inputs high N<sub>T</sub> = Number of TTL inputs at D<sub>H</sub>

I<sub>CCD</sub> = Dynamic current caused by an input transition pair (HLH or LHL)

f<sub>0</sub> = Clock frequency for registered devices, otherwise zero

f<sub>1</sub> = Input signal frequency

N<sub>1</sub> = Number of inputs changing at f<sub>1</sub>

All currents are in milliamperes and all frequencies are in megahertz.

Values for these conditions are examples of the I<sub>CC</sub> formula.



Not more than one output should be shorted at a time. Duration of short should not exceed one second. The use of high-speed test apparatus and/or sample-and-hold techniques are preferable to minimize internal chip heating and more accurately reflect operational values. Otherwise, prolonged shorting of a high output can raise the chip temperature well above normal and cause invalid readings in other parametric tests. In any sequence of parameter tests, I<sub>OS</sub> tests should be performed last.

 $<sup>\</sup>$  Per TTL-driven input ( $V_{IN} = 3.4 \text{ V}$ ); all other inputs at  $V_{CC}$  or GND

 $<sup>\</sup>P$  This parameter is derived for use in total power-supply calculations.

<sup>#</sup>  $I_{C}$  =  $I_{CC}$  +  $\Delta I_{CC}$  ×  $D_H$  ×  $N_T$  +  $I_{CCD}$  ( $f_0/2 + f_1$  ×  $N_1$ )
Where:

## CY74FCT2245T **8-BIT TRANSCEIVER** WITH 3-STATE OUTPUTS SCCS037B – JULY 1994 – REVISED NOVEMBER 2001

### switching characteristics over operating free-air temperature range (see Figure 1)

| PARAMETER        | FROM                             | FROM TO                          |     | FROM TO CY74FCT2245T |     | Г2245Т | CY74FCT | 2245AT | CY74FCT | UNIT |
|------------------|----------------------------------|----------------------------------|-----|----------------------|-----|--------|---------|--------|---------|------|
| PARAMETER        | (INPUT)                          | (OUTPUT)                         | MIN | MAX                  | MIN | MAX    | MIN     | MAX    | UNII    |      |
| t <sub>PLH</sub> | A <sub>n</sub> or B <sub>n</sub> | B <sub>n</sub> or A <sub>n</sub> | 1.5 | 7                    | 1.5 | 4.6    | 1.5     | 4.1    | ns      |      |
| <sup>t</sup> PHL | An or Bn                         | DN OI AN                         | 1.5 | 7                    | 1.5 | 4.6    | 1.5     | 4.1    | 115     |      |
| <sup>t</sup> PZH | ŌĒ                               | A or B                           | 1.5 | 9.5                  | 1.5 | 6.2    | 1.5     | 5.8    | ns      |      |
| t <sub>PZL</sub> | OE                               |                                  | 1.5 | 9.5                  | 1.5 | 6.2    | 1.5     | 5.8    | 115     |      |
| <sup>t</sup> PHZ | ŌĒ                               | A or B                           | 1.5 | 7.5                  | 1.5 | 5      | 1.5     | 4.5    | no      |      |
| t <sub>PLZ</sub> | OE                               | AUIB                             | 1.5 | 7.5                  | 1.5 | 5      | 1.5     | 4.5    | ns      |      |



#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms





6-Feb-2020

#### **PACKAGING INFORMATION**

| Orderable Device   | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|--------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                    | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| CY74FCT2245ATPC    | ACTIVE | PDIP         | N       | 20   | 20   | Pb-Free<br>(RoHS)          | NIPDAU           | N / A for Pkg Type  | -40 to 85    | 74FCT2245ATPC  | Samples |
| CY74FCT2245ATPWR   | ACTIVE | TSSOP        | PW      | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 85    | FR245AT        | Samples |
| CY74FCT2245ATPWRG4 | ACTIVE | TSSOP        | PW      | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 85    | FR245AT        | Samples |
| CY74FCT2245ATQCT   | ACTIVE | SSOP         | DBQ     | 20   | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | FCT2245A       | Samples |
| CY74FCT2245ATQCTE4 | ACTIVE | SSOP         | DBQ     | 20   | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | FCT2245A       | Samples |
| CY74FCT2245ATSOC   | ACTIVE | SOIC         | DW      | 20   | 25   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 85    | FCT2245A       | Samples |
| CY74FCT2245ATSOCT  | ACTIVE | SOIC         | DW      | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 85    | FCT2245A       | Samples |
| CY74FCT2245CTQCT   | ACTIVE | SSOP         | DBQ     | 20   | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | FCT2245C       | Samples |
| CY74FCT2245CTSOCT  | ACTIVE | SOIC         | DW      | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 85    | FCT2245C       | Samples |
| CY74FCT2245TQCT    | ACTIVE | SSOP         | DBQ     | 20   | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | FCT2245        | Samples |
| CY74FCT2245TSOC    | ACTIVE | SOIC         | DW      | 20   | 25   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 85    | FCT2245        | Samples |
| CY74FCT2245TSOCT   | ACTIVE | SOIC         | DW      | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 85    | FCT2245        | Samples |
| CY74FCT2245TSOCTE4 | ACTIVE | SOIC         | DW      | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 85    | FCT2245        | Samples |
| CY74FCT2245TSOCTG4 | ACTIVE | SOIC         | DW      | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 85    | FCT2245        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



#### PACKAGE OPTION ADDENDUM

6-Feb-2020

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com 2-Oct-2019

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CY74FCT2245ATPWR  | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| CY74FCT2245ATQCT  | SSOP            | DBQ                | 20 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| CY74FCT2245ATSOCT | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| CY74FCT2245CTQCT  | SSOP            | DBQ                | 20 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| CY74FCT2245CTSOCT | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| CY74FCT2245TQCT   | SSOP            | DBQ                | 20 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| CY74FCT2245TSOCT  | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |

www.ti.com 2-Oct-2019



\*All dimensions are nomina

| "All dimensions are nominal |              |                 |      |      |             |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| CY74FCT2245ATPWR            | TSSOP        | PW              | 20   | 2000 | 367.0       | 367.0      | 38.0        |
| CY74FCT2245ATQCT            | SSOP         | DBQ             | 20   | 2500 | 367.0       | 367.0      | 38.0        |
| CY74FCT2245ATSOCT           | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| CY74FCT2245CTQCT            | SSOP         | DBQ             | 20   | 2500 | 367.0       | 367.0      | 38.0        |
| CY74FCT2245CTSOCT           | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| CY74FCT2245TQCT             | SSOP         | DBQ             | 20   | 2500 | 367.0       | 367.0      | 38.0        |
| CY74FCT2245TSOCT            | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |

DBQ (R-PDSO-G20)

### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.
- D. Falls within JEDEC MO-137 variation AD.



DBQ (R-PDSO-G20)

# PLASTIC SMALL OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



PW (R-PDSO-G20)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G20)

### PLASTIC SMALL OUTLINE



- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
  C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### N (R-PDIP-T\*\*)

### PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOIC



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated