

# Fully Integrated Switch-Mode One-Cell Li-Ion Charger with Full USB Compliance and Accessory Power Connection

Check for Samples: bq24180

## FEATURES

- Charge Faster than Linear Chargers From Current Limited Input Sources
- High-Accuracy Voltage and Current Regulation
  - Input Current Regulation Accuracy: ±5% (100mA, 500mA)
  - Charge Voltage Regulation Accuracy: ±0.5% (25°C), ±1% (0–125°C)
  - Charge Current Regulation Accuracy: ±5%
- Accessory Power Output (DCOUT)
- Input Voltage Based Dynamic Power Management
- Safety Limit Register for Maximum Charge Voltage and Current Limiting
- High-Efficiency Mini-USB/AC Battery Charger for Single-Cell Li-Ion and Li-Polymer Battery Packs
- 20-V Absolute Maximum and 16.5V Operation Input Voltage Rating
- Built-in Input Current Sensing and Limiting

- Integrated Power FETs for Up to 1.5-A Charge Rate
- Programmable Charge Parameters through l<sup>2</sup>C<sup>™</sup> compatible Interface (up to 3.4 Mbps)
- Synchronous Fixed-Frequency PWM Controller Operating at 3 MHz With 0% to 99.5% Duty Cycle
- Safety Timer and Software Watchdog
- Reverse Leakage Protection Prevents Battery Drainage
- Thermal Regulation and Protection
- Status Outputs for Charging and Faults
- 25-Pin WCSP Package

## **APPLICATIONS**

- Mobile Phones and Smart Phones
- Portable Media Players
- Handheld Devices

## DESCRIPTION

The bq24180 is a compact, flexible, high-efficiency, USB-friendly switch-mode charge management device for single-cell Li-ion and Li-polymer batteries used in a wide range of portable applications. The charge parameters is programmable using an I<sup>2</sup>C compatible interface. The bq24180 integrates a synchronous PWM controller, power MOSFETs, input current sensing and overvoltage protection, high-accuracy current and voltage regulation, and charge termination, into a small WCSP package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. I<sup>2</sup>C is a trademark of Phillips Electronics. SLUSA02 A - FEBRUARY 2010-REVISED FEBRUARY 2010





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# **DESCRIPTION (CONTINUED)**

The bq24180 charges the battery in three phases: conditioning, constant current and constant voltage. Charge current is programmable using the  $I^2C$  interface. Additionally, the input current can be limited to a host programmable threshold to maintain maximum charge current from current-limited sources, such as USB ports. Charge is terminated based on user-selectable minimum current level. A software watchdog provides a safety backup for  $I^2C$  interface while a safety timer prevents overcharging the battery. During normal operation, bq24180 automatically restarts the charge cycle if the battery voltage falls below an internal threshold and automatically enters sleep mode or high impedance mode when the input supply is removed. The charge status is reported to the host using the  $I^2C$  interface. During the charging process, the bq24180 monitors its junction temperature (T<sub>J</sub>) and reduces the charge current if T<sub>J</sub> increases to 125°C. The bq24180 is available in 25-pin WCSP package.

#### ORDERING INFORMATION

| PART NUMBER <sup>(1)(2)</sup> | V <sub>OVP</sub> | I <sup>2</sup> C ADDRESS |
|-------------------------------|------------------|--------------------------|
| bq24180YFFR                   | 16.5 V           | 6B                       |
| bq24180YFFT                   | 16.5 V           | 6B                       |

(1) The YFF package is available in the following options:

R - taped and reeled in quantities of 3,000 devices per reel.

T - taped and reeled in quantities of 250 devices per reel.

(2) This product is RoHS compatible, including a lead concentration that does not exceed 0.1% of total product weight, and is suitable for use in specified lead-free soldering processes. In addition, this product uses package materials that do not contain halogens, including bromine (Br) or antimony (Sb) above 0.1% of total product weight.

## ABSOLUTE MAXIMUM RATINGS<sup>(1)(2)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                                   |                                              | LIMITS      | UNIT |  |
|---------------------------------------------------|----------------------------------------------|-------------|------|--|
| Supply voltage range (with respect to PGND)       | VBUS                                         | -2 to 20    | V    |  |
| Input voltage range (with respect to and PGND)    | SCL, SDA, PSEL, CSIN, CSOUT, DRV, DCOUT, INT | -0.3 to 7   | V    |  |
| Output valence range (with respect to and DCND)   | PMID, STAT                                   | -0.3 to 20  | V    |  |
| Output voltage range (with respect to and PGND)   | SW, BOOT                                     | -0.7 to 20  | v    |  |
| Voltage difference between CSIN and CSOUT inputs  | s (VCSIN –VCSOUT)                            | ±7          | V    |  |
| Voltage difference between BOOT and SW inputs (V  | -0.3 to 7                                    | V           |      |  |
| Output sink                                       | INT                                          | 5           | ~    |  |
| Output sink                                       | STAT                                         | 10          | mA   |  |
| Output current                                    | DCOUT                                        | 1.5         | А    |  |
|                                                   | DRV                                          | 10          | mA   |  |
| Output current (average)                          | SW                                           | 2           | А    |  |
| T <sub>A</sub> Operating free-air temperature rar | nge                                          | -30 to +85  | °C   |  |
| T <sub>J</sub> Junction temperature range         |                                              | -40 to +125 | °C   |  |
| T <sub>stg</sub> Storage temperature              |                                              | -45 to +150 | °C   |  |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to GND if not specified. Currents are positive into, negative out of the specified terminal. Consult Packaging Section of the data book for thermal limitations and considerations of packages.



SLUSA02 A - FEBRUARY 2010-REVISED FEBRUARY 2010

www.ti.com

#### **DISSIPATION RATINGS**

| PACKAGE | $R_{	heta JA}$        | $R_{	ext{	heta}JC}$ | T <sub>A</sub> < 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C |
|---------|-----------------------|---------------------|---------------------------------------|------------------------------------------------|
| WCSP-25 | 60°C/W <sup>(1)</sup> | 1.57°C/W            | 540 mW                                | 5.4 mW/°C                                      |

(1) Using JEDEC 2s2p PCB standard.

## **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                                                      | MIN | NOM MAX           | UNIT |
|------------------------------------------------------|-----|-------------------|------|
| Supply voltage, VBUS                                 | 4.0 | 16 <sup>(1)</sup> | V    |
| Operating junction temperature range, T <sub>J</sub> | 0   | 125               | °C   |

(1) The inherent switching noise voltage spikes should not exceed the absolute maximum rating on either the BOOT or SW pins. A tight layout minimizes switching noise.

## **ELECTRICAL CHARACTERISTICS**

Circuit of Figure 2,  $V_{VBUS}$  = 5V, HZ\_MODE=0, CD=0,  $T_J$  = -40°C to 125°C and  $T_J$  = 25°C for typical values (unless otherwise noted)

|                        | PARAMETER                                                                                 | TEST CONDITIONS                                                                                                                            | MIN   | TYP  | MAX  | UNIT |
|------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------|------|------|------|
| INPUT CURF             | RENTS                                                                                     |                                                                                                                                            |       |      |      |      |
|                        |                                                                                           | V <sub>VBUS</sub> > V <sub>VBUS(min)</sub> , PWM switching                                                                                 |       | 10   |      | mA   |
| I <sub>VBUS</sub>      | V <sub>VBUS</sub> supply current for control                                              | V <sub>VBUS</sub> > V <sub>VBUS(min)</sub> , PWM NOT switching                                                                             |       |      | 5    | mA   |
|                        |                                                                                           | 0°C< T <sub>J</sub> < 85°C, EN=0 or HZ_MODE=1                                                                                              |       |      | 650  | μA   |
| I <sub>VBUS_LEAK</sub> | Leakage current from battery to VBUS pin                                                  | $0^{\circ}$ C< T <sub>J</sub> < 85°C, V <sub>CSOUT</sub> = 4.2 V, No input connected                                                       |       |      | 5    | μA   |
| I <sub>BAT_DCOUT</sub> | Battery Current when using DCOUT                                                          | DCOUT = enabled, $V_{BAT}$ = 4.2V, DCOUT_ILIM=1A, $I_{DCOUT}$ =750mA                                                                       |       |      | 800  | μA   |
|                        | Dattern, discharge gurrent in Lligh Impedance                                             | $0^{\circ}\text{C}<\text{T}_{J}<85^{\circ}\text{C},\text{V}_{\text{CSOUT}}$ = 4.2 V, No Input connected, DCOUT disabled SCL,SDA=0V or 1.8V |       |      | 30   | μA   |
| I <sub>BAT_HIZ</sub>   | Battery discharge current in High Impedance<br>mode, (CSIN, CSOUT, SW pins)               | $0^{\circ}C<$ TJ $<85^{\circ}C,$ VCSOUT = 4.2 V, High Impedance mode, DCOUT disabled, V <sub>VBUS</sub> = 5V, SCL,SDA=0V or 1.8V           |       |      | 60   | μA   |
| VOLTAGE R              | EGULATION                                                                                 | ·                                                                                                                                          |       |      |      |      |
| V <sub>OREG</sub>      | Output charge voltage programmable range                                                  | Operating in voltage regulation, programmable                                                                                              | 3.5   |      | 4.44 | V    |
|                        |                                                                                           | T <sub>A</sub> = 25°C                                                                                                                      | -0.5% |      | 0.5% |      |
|                        | Voltage regulation accuracy                                                               |                                                                                                                                            | -1%   |      | 1%   |      |
| CURRENT R              | EGULATION - FAST CHARGE                                                                   |                                                                                                                                            |       |      |      | -    |
| I <sub>OCHARGE</sub>   | Output charge current programmable range                                                  | $V_{PRECHG} \le V_{CSOUT} < V_{OREG}, V_{VBUS} > V_{SLP}, R_{SNS} = 68 m\Omega, Programmable$                                              | 550   |      | 1550 | mA   |
|                        | Regulation accuracy for charge current                                                    | V <sub>ICHRG</sub> = 37.4 mV to 44.2 mV                                                                                                    | -3.5% |      | 3.5% |      |
|                        | across RSNS<br>V <sub>IREG</sub> = I <sub>OCHARGE</sub> × R <sub>SNS</sub>                | V <sub>ICHRG</sub> > 44.2 mV                                                                                                               | -3.0% |      | 3.0% |      |
| PSEL, CD LC            |                                                                                           |                                                                                                                                            |       |      |      |      |
| V <sub>IL</sub>        | Input low threshold level                                                                 | PSEL, CD falling                                                                                                                           |       |      | 0.4  | V    |
| VIL                    | Input high threshold level                                                                | PSEL, CD rising                                                                                                                            | 1.2   |      | 0.4  | V    |
|                        |                                                                                           |                                                                                                                                            | 1.2   |      |      | V    |
|                        | Termination charge current                                                                | $V_{CSOUT} > V_{OREG} - V_{RCH}$ , $V_{VBUS} > V_{SLP}$ ,<br>R <sub>SNS</sub> = 68 MΩ, Programmable                                        | 25    |      | 200  | mA   |
| I <sub>TERM_dgl</sub>  | Deglitch time for charge termination                                                      | Both rising and falling, 2-mV over- drive,<br>$t_{RISE}$ , $t_{FALL} = 100 \text{ ns}$                                                     |       | 30   |      | ms   |
|                        |                                                                                           | V <sub>TERM</sub> = 1.7 mV                                                                                                                 | -40%  |      | 40%  |      |
|                        | Regulation accuracy for termination current                                               | V <sub>TERM</sub> = 3.4 mV to 6.8 mV                                                                                                       | -16%  |      | 16%  |      |
|                        | across R <sub>SNS</sub><br>V <sub>IREG TERM</sub> = I <sub>OTERM</sub> × R <sub>SNS</sub> | V <sub>TERM</sub> = 6.8 mV to 13.6 mV                                                                                                      | -11%  |      | 11%  |      |
|                        | INEQ_IERM UIERM                                                                           | V <sub>TERM</sub> ≥ 13.6 mV                                                                                                                | -5.5% |      | 5.5% |      |
|                        | Battery Detection sink current before charge done                                         |                                                                                                                                            |       | -550 |      | μA   |
| INPUT BASE             | D DYNAMIC POWER MANAGEMENT                                                                | 1                                                                                                                                          |       |      |      |      |

SLUSA02 A - FEBRUARY 2010 - REVISED FEBRUARY 2010



www.ti.com

## **ELECTRICAL CHARACTERISTICS (continued)**

Circuit of Figure 2,  $V_{VBUS}$  = 5V, HZ\_MODE=0, CD=0,  $T_J$  = -40°C to 125°C and  $T_J$  = 25°C for typical values (unless otherwise noted)

| noted)                   | PARAMETER                                                                      | TEST CON                                                                                        |                                                  | MIN   | ТҮР  | MAX   | UNIT |
|--------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------|-------|------|-------|------|
|                          |                                                                                | TEST CONDITIONS                                                                                 |                                                  | IMIIN | ITP  | MAA   | UNIT |
| V <sub>IN_DPM</sub>      | The threshold when input based DPM loop kicks in                               | Charge mode, programmable                                                                       | 1                                                | 4.15  |      | 4.71  | V    |
|                          | DPM loop kick-in threshold tolerance                                           |                                                                                                 |                                                  | -2%   |      | 2%    |      |
|                          | PTER PROTECTION                                                                |                                                                                                 |                                                  |       |      |       |      |
| V <sub>VBUS (MIN)</sub>  | Faulty adapter threshold                                                       |                                                                                                 |                                                  | 3.6   | 3.8  | 4.0   | V    |
|                          | Deglitch time for Faulty adapter                                               |                                                                                                 |                                                  |       | 30   |       | ms   |
|                          | Hysteresis for faulty adapter protection                                       | V <sub>VBUS</sub> Rising                                                                        |                                                  | 100   |      | 200   | mV   |
|                          | Current source for faulty adapter protection                                   |                                                                                                 |                                                  | 20    | 30   | 40    | mA   |
| t <sub>INT</sub>         | Detection Interval                                                             |                                                                                                 |                                                  |       | 2    |       | S    |
| INPUT CURR               | ENT LIMITING                                                                   | Γ                                                                                               |                                                  | 1     |      |       |      |
|                          |                                                                                |                                                                                                 | $I_{IN\_LIMIT} = 100 \text{ mA}$                 | 90    | 95   | 100   |      |
| I <sub>IN_LIMIT</sub>    | Input current limiting threshold                                               | USB charge mode, current<br>pulled from PMID                                                    | $I_{IN\_LIMIT} = 500 \text{ mA}$                 | 450   | 475  | 500   | mA   |
| DCOUT                    |                                                                                | •                                                                                               | $I_{IN\_LIMIT} = 800 \text{ mA}$                 | 700   | 755  | 800   |      |
| R <sub>DCOUT</sub>       | DCOUT Pass FET on-resistance                                                   | I <sub>DCOUT</sub> = 500 mA                                                                     |                                                  |       |      | 300   | mΩ   |
|                          | DCOUT current limit programmable range                                         | Programmable via I <sup>2</sup> C                                                               |                                                  | 350   |      | 1400  | mA   |
| t <sub>DGL_DCOUT</sub>   | Deglitch time from DCOUT current-limit event                                   |                                                                                                 |                                                  | 550   | 14.5 | 1-100 | ms   |
| *DGL_DCOUT               | to DCOUT latch-off                                                             |                                                                                                 |                                                  |       |      |       |      |
|                          |                                                                                |                                                                                                 | $I_{\text{LIM}_{\text{DCOUT}}} = 350 \text{mA}$  | 270   | 350  |       |      |
| I <sub>LIM_DCOUT</sub>   | DCOUT current limit range                                                      | Programmable via I <sup>2</sup> C                                                               | $I_{\text{LIM}_{\text{DCOUT}}} = 750 \text{mA}$  | 650   | 750  |       | mA   |
|                          |                                                                                |                                                                                                 | $I_{\text{LIM}_{\text{DCOUT}}} = 1050 \text{mA}$ | 800   | 1050 |       |      |
|                          |                                                                                |                                                                                                 | $I_{\text{LIM}_{\text{DCOUT}}} = 1400 \text{mA}$ | 1050  | 1400 |       |      |
| V <sub>RCH</sub>         | CHARGE THRESHOLD Recharge threshold voltage                                    | Below VOREG                                                                                     |                                                  | 100   | 120  | 150   | mV   |
| - KCH                    |                                                                                | V <sub>CSOUT</sub> decreasing below three                                                       | eshold                                           |       | -    |       |      |
|                          | Deglitch time                                                                  | $t_{FALL} = 100 \text{ ns}, 10 \text{-mV} \text{ overdriver}$                                   |                                                  |       | 130  |       | ms   |
| STAT OUTPU               | ITS                                                                            | -                                                                                               |                                                  |       |      |       |      |
| V <sub>OL(STAT)</sub>    | Low-level output saturation voltage, STAT                                      | I <sub>O</sub> = 10 mA, sink current                                                            |                                                  |       |      | 0.5   | V    |
|                          | High-level leakage current                                                     | Voltage on STAT pin is 5V                                                                       |                                                  |       |      | 1     | μA   |
| V <sub>OL(INT)</sub>     | Low-level output saturation voltage, INT                                       | I <sub>O</sub> = 1 mA, sink current                                                             |                                                  |       |      | 0.4   | V    |
|                          | High-level leakage current                                                     | Voltage on INT pin is 5V                                                                        |                                                  |       |      | 1     | μA   |
| I <sup>2</sup> C BUS LOG | IC LEVELS AND TIMING CHARACTERISTICS                                           |                                                                                                 |                                                  |       |      |       |      |
| V <sub>OL</sub>          | Output low threshold level                                                     | I <sub>O</sub> = 10 mA, sink current                                                            |                                                  |       |      | 0.4   | V    |
|                          | Input low threshold level                                                      | V <sub>(pull-up)</sub> = 1.8 V, SDA and SC                                                      | L                                                |       |      | 0.4   | V    |
|                          | Input high threshold level                                                     | $V_{(pull-up)} = 1.8 \text{ V}, \text{ SDA and SC}$                                             |                                                  | 1.2   |      |       | V    |
| I <sub>(bias)</sub>      | Input bias current                                                             | $V_{(pull-up)} = 1.8 V$ , SDA and SC                                                            |                                                  |       |      | 1     | μA   |
| f <sub>SCL</sub>         | SCL clock frequency                                                            | (F=====F)                                                                                       |                                                  |       |      | 3.4   | MHz  |
| SLEEP COMP               |                                                                                |                                                                                                 |                                                  |       |      |       |      |
| V <sub>SLP</sub>         | Sleep-mode entry threshold,<br>V <sub>BUS</sub> -V <sub>CSOUT</sub>            | $2.3 \text{ V} \leq \text{V}_{\text{CSOUT}} \leq \text{V}_{\text{OREG}}, \text{V}_{\text{VBL}}$ | <sub>JS</sub> falling                            | 0     | 40   | 100   | mV   |
| V <sub>SLP-EXIT</sub>    | Sleep-mode exit hysteresis                                                     | 2.3 V ≤ V <sub>CSOUT</sub> < V <sub>OREG</sub>                                                  |                                                  | 140   | 200  | 260   | mV   |
|                          | Deglitch time for VBUS rising above<br>V <sub>SLP</sub> +V <sub>SLP EXIT</sub> | Rising voltage, 2-mV over drive, t <sub>RISE</sub> = 100 ns                                     |                                                  |       | 30   |       | ms   |
| UVLO                     | SLF · · SLF_EAN                                                                |                                                                                                 |                                                  | 1     |      |       |      |
| V <sub>UVLO</sub>        | IC active threshold voltage                                                    | V <sub>VBUS</sub> rising                                                                        |                                                  |       | 3.3  | 3.55  | V    |
| V <sub>UVLO_HYS</sub>    | IC active hysteresis                                                           | $V_{VBUS}$ falling from above $V_{UVL}$                                                         | .0                                               | 120   | 150  |       | mV   |
|                          | Internal top reverse blocking MOSFET<br>on-resistance                          | $I_{IN\_LIMIT}$ = 500 mA, Measured                                                              | from $V_{\text{VBUS}}$ to PMID                   |       | 110  | 210   | mΩ   |
|                          | Internal top N-channel Switching MOSFET<br>on-resistance                       | Measured from PMID to SW                                                                        |                                                  |       | 130  | 250   | mΩ   |



## ELECTRICAL CHARACTERISTICS (continued)

Circuit of Figure 2,  $V_{VBUS}$  = 5V, HZ\_MODE=0, CD=0,  $T_J$  = -40°C to 125°C and  $T_J$  = 25°C for typical values (unless otherwise noted)

|                       | PARAMETER                                                                            | TEST CONDITIONS                                                           | MIN   | TYP   | MAX   | UNIT |
|-----------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------|-------|-------|------|
|                       | Internal bottom N-channel MOSFET<br>on-resistance                                    | Measured from SW to PGND                                                  |       | 125   | 210   | mΩ   |
| f <sub>OSC</sub>      | Oscillator frequency                                                                 |                                                                           |       | 3.0   |       | MHz  |
|                       | Frequency accuracy                                                                   |                                                                           | -10%  |       | 10%   |      |
| D <sub>MAX</sub>      | Maximum duty cycle                                                                   |                                                                           |       | 99.5% |       |      |
| D <sub>MIN</sub>      | Minimum duty cycle                                                                   |                                                                           | 0     |       |       |      |
|                       | Synchronous mode to non-synchronous mode transition current threshold <sup>(1)</sup> | Low-side MOSFET cycle-by-cycle current sensing                            |       | 100   |       | mA   |
| V <sub>DRV</sub>      | Internal bias voltage regulator                                                      | I <sub>DRV</sub> = 10 mA                                                  | 5     | 5.2   | 5.45  | V    |
| I <sub>DRV</sub>      | DRV Output Current                                                                   | External load on DRV                                                      | 10    |       |       | mA   |
| V                     |                                                                                      | $I_{VBUS}$ = 1A, $V_{VBUS}$ = 5 V, $I_{DRV}$ = 10 mA                      |       |       | 340   |      |
| V <sub>DO_DRV</sub>   | DRV Dropout Voltage (V <sub>VBUS</sub> – V <sub>DRV</sub> )                          | $V_{UVLO} < V_{VBUS} < V_{SLP}$                                           |       | 750   |       | mV   |
| PROTECTIO             | N                                                                                    |                                                                           |       |       |       |      |
|                       | Input OVP threshold voltage                                                          | Threshold over $V_{\text{VBUS}}$ to turn off converter during charge      | 16    | 16.5  | 17    | V    |
| V <sub>OVP</sub>      | V <sub>OVP</sub> hysteresis                                                          | V <sub>VBUS</sub> falling from above V <sub>OVP</sub>                     |       | 185   |       | mV   |
|                       | Input High threshold                                                                 | $V_{\text{VBUS}}$ Rising, Threshold where $I_{\text{BAT}}$ falls to 50 mA | 9.5   | 9.8   | 10.1  | V    |
| V <sub>IN_HIGH</sub>  | VIN_HIGH_USB hysteresis V <sub>VBUS</sub> falling from above V <sub>IN_HIGH</sub>    |                                                                           |       | 150   |       | mV   |
| t <sub>OVP-dgl</sub>  | OVP deglitch time                                                                    | V <sub>VBUS</sub> rising or falling                                       |       | 32    |       | ms   |
| I <sub>LIMIT</sub>    | Cycle-by-cycle current limit for charge                                              | Charge mode operation                                                     | 1.8   | 2.4   | 3.0   | А    |
|                       | Precharge to fast charge threshold                                                   | V <sub>CSOUT</sub> rising                                                 | 1.9   | 2.0   | 2.1   | V    |
| V <sub>PRECHG</sub>   | VPRECHG hysteresis                                                                   | V <sub>CSOUT</sub> falling from above V <sub>PRECHG</sub>                 |       | 100   |       | mV   |
| IPRECHG               | Precharge charge charging current                                                    | $V_{CSOUT} \le V_{SHORT}$ and $V_{IN\_HIGH} < V_{VBUS} < V_{OVP}$         | 33.5  | 50.0  | 66.5  | mA   |
| Ŧ                     | Thermal trip                                                                         |                                                                           |       | 165   |       | °C   |
| T <sub>SHTDWN</sub>   | Thermal hysteresis                                                                   |                                                                           |       | 10    |       | °C   |
| T <sub>CF</sub>       | Thermal regulation threshold                                                         | Charge current begins to taper down                                       |       | 120   |       | °C   |
|                       | Timeout for the watchdog timer                                                       | Watchdog timer                                                            | 12    |       |       | s    |
| t <sub>WATCHDOG</sub> | Safety timer accuracy                                                                |                                                                           | -20%  |       | 20%   |      |
|                       | TS Hot Threshold                                                                     | Corresponds to 55°C, V <sub>TS</sub> Falling                              | 0.153 | 0.160 | 0.169 | V    |
| V <sub>HOT</sub>      | TS Hot Threshold Hysteresis                                                          | VTS Rising                                                                |       | 12.5  |       | mV   |
| N/                    | TS Warm Threshold                                                                    | Corresponds to 45°C V <sub>TS</sub> Falling                               | 0.210 | 0.225 | 0.240 | V    |
| V <sub>WARM</sub>     | TS Warm Threshold Hysteresis                                                         | V <sub>TS</sub> Rising                                                    |       | 12.5  |       | mV   |
|                       | TS Cold Threshold                                                                    | Corresponds to 5°C, V <sub>TS</sub> Rising                                | 1.06  | 1.10  | 1.14  | V    |
| V <sub>COLD</sub>     | TS Cold Threshold Hysteresis                                                         | V <sub>TS</sub> Falling                                                   |       | 75    |       | mV   |
|                       | TS Bias Current                                                                      |                                                                           | 95    | 100   | 105   | μA   |
| I <sub>TS</sub>       | TS Open Resistance                                                                   | Resistance on TS that translates to open circuit on TS                    | 200   |       |       | kΩ   |

(1) Bottom N-channel MOSFET always turns on for ~60 ns and then turns off if current is too low.



### SIMPLIFIED BLOCK DIAGRAM







#### SLUSA02 A - FEBRUARY 2010-REVISED FEBRUARY 2010

#### **DEVICE INFORMATION**

## **PIN CONFIGURATION**



2.2 mm x 2.4 mm 25-pin WCSP

#### **PIN FUNCTIONS**

| NAME  | PIN NO.       | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------|---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VBUS  | A1, A2        | I/O | Charger Input Voltage. Connect to an input supply up to 16V. Bypass VBUS to PGND with a 1µF ceramic capacitor.                                                                                                                                                                                                                                                                                                                                                                                     |
| BOOT  | A3            | 0   | High-Side MOSFET Gate Driver Supply. Connect a 10nF ceramic capacitor (voltage rating above 10V) from BOOT pin to SW pin to supply the gate drive for the high side MOSFET.                                                                                                                                                                                                                                                                                                                        |
| SCL   | A4            | Ι   | $I^2C$ interface clock. Connect SCL to the logic rail through a $10k\Omega$ resistor.                                                                                                                                                                                                                                                                                                                                                                                                              |
| SDA   | A5            | I/O | $I^2C$ interface data. Connect SCL to the logic rail through a $10k\Omega$ resistor.                                                                                                                                                                                                                                                                                                                                                                                                               |
| PMID  | B1, B2, B3    | 0   | Connection Point Between Reverse Blocking MOSFET and High-Side Switching MOSFET. Bypass PMID to PGND with a minimum of $3.3\mu$ F ceramic capacitor. Use caution when connecting an external load to PMID. The PMID output is not current limited. Any short on PMID will result in damage to the IC.                                                                                                                                                                                              |
| INT   | B4            | 0   | Host Interface Status Output. INT is a low voltage open drain output used to signal charge status to the host processor. INT is pulled low during charging. When charging is complete or when charging is disabled, INT is high impedance. When a fault occurs, a 128µs pulse is sent out as an interrupt for the host. INT is enabled/disabled using the EN_STAT bit in the control register. Connect INT to a logic rail through a 10k $\Omega$ resistor to communicate with the host processor. |
| CD    | B5            | 0   | Hardware Disable Input. Connect CD to GND to enable charge. Drive CD high to disable charge and place the bq24180 into high impedance mode. Toggling CD resets the safety timer when in DEFAULT mode, but does not reset the timer when in host mode. CD is pulled to PGND through a $100k\Omega$ internal resistor.                                                                                                                                                                               |
| SW    | C1, C2,<br>C3 | 0   | Inductor Connection. Connect the switched side of the inductor to SW.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| PSEL  | C4            | Ι   | USB Source Detection Input. Drive PSEL high to indicate a USB source is connected to the input and the PC mode default values should be used. When PSEL is high, the IC starts up with a 100mA input current limit. Drive PSEL low to indicate that an AC Adapter is connected to the input. When PSEL is low, the IC starts up with no input current limit and a 1A charge current. PSEL has an internal 100k $\Omega$ pullup resistor.                                                           |
| STAT  | C5            | 0   | Status Output. STAT is an open drain output that is pulled low during charging. When charging is complete or when charging is disabled, STAT is high impedance. When a fault occurs, a 128 $\mu$ s pulse is sent out as an interrupt for the host. STAT is enabled/disabled using the EN_STAT bit in the control register. Connect STAT to a logic rail using an LED for visual indication or through a 10k $\Omega$ resistor to communicate with the host processor.                              |
| PGND  | D1, D2,<br>D3 |     | Power ground. Connect to the ground plane for the circuit.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DCOUT | D4, D5        | 0   | Accessory Power Output. DCOUT is connected to the battery through an internal pass FET. When enabled through I2C, DCOUT is connected to the battery. When disabled, DCOUT is high-impedance. Bypass DCOUT to PGND with at least a 1µF ceramic capacitor.                                                                                                                                                                                                                                           |
| CSIN  | E1            | Ι   | Charge Current-Sense Input. Battery current is sensed via the voltage drop across an external sense resistor. Bypass CSIN to PGND with a 0.1µF ceramic capacitor.                                                                                                                                                                                                                                                                                                                                  |

7

SLUSA02 A - FEBRUARY 2010 - REVISED FEBRUARY 2010



www.ti.com

| NAME  | PIN NO. | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TS    | E2      | I   | Battery Pack NTC Monitor. Connect TS to a 4.7k $\Omega$ NTC thermistor. During DEFAULT mode, when V <sub>TS</sub> > V <sub>COLD</sub> or V <sub>TS</sub> <v<sub>HOT charging is suspended. If V<sub>HOT</sub> &lt; V<sub>TS</sub> &lt; V<sub>WARM</sub> charging current is reduced. The faults are reported by the I<sup>2</sup>C interface. During host mode, the TS function is active, but does not affect charging. The faults are only reported by the I<sup>2</sup>C interface.</v<sub> |
| DRV   | E3      | 0   | Gate Drive Supply. DRV is the supply for the gate drive of the internal MOSFETs. Bypass DRV to PGND with a $1\mu$ F ceramic capacitor. DRV may be used to drive external loads up to 10mA. DRV is active whenever the input is connected.                                                                                                                                                                                                                                                      |
| CSOUT | E4, E5  | Ι   | Battery voltage and Current Sense Input. Connect to the positive terminal of the battery pack. CSOUT is also the supply for the DCOUT output. Bypass CSOUT to PGND with 1µF ceramic capacitor.                                                                                                                                                                                                                                                                                                 |

## PIN FUNCTIONS (continued)



SLUSA02 A - FEBRUARY 2010-REVISED FEBRUARY 2010

www.ti.com

## **TYPICAL APPLICATION CIRCUITS**

VBUS = 5V,  $I_{IN\_LIMIT}$  = 500mA,  $I_{CHARGE}$  = 1A,  $V_{BAT}$  = 3.5--4.44V (Adjustable), Safety Timer = 27 minute default w/ 12 seconds watchdog



Figure 2. I<sup>2</sup>C Controlled 1-Cell USB Charger Application Circuit

Texas Instruments

www.ti.com







Figure 7. Faulty Adapter Detection

(Showing Continuous Detection)



Texas

INSTRUMENTS

#### SLUSA02 A - FEBRUARY 2010-REVISED FEBRUARY 2010

## **TYPICAL CHARACTERISTICS (continued)**













### SLUSA02 A - FEBRUARY 2010-REVISED FEBRUARY 2010



www.ti.com



5.15

5.13

> <sup>5.11</sup> 2 5.09

5.07

5.05 L

V<sub>BUS</sub> = 5.5 V

2 3

1

# TYPICAL CHARACTERISTICS (continued)







SLUSA02 A - FEBRUARY 2010-REVISED FEBRUARY 2010





Figure 23. DRV Load Regulation



Figure 24. Charger Efficiency

SLUSA02 A - FEBRUARY 2010 - REVISED FEBRUARY 2010



www.ti.com

## DETAILED DESCRIPTION

The bq24180 is a highly integrated synchronous switch-mode charger featuring integrated MOSFETs and small external components, targeted at extremely space-limited portable applications powered by 1-cell Li-lon or Li-polymer battery pack. For current limited power source, such as a USB host or hub, the high efficiency converter is critical in fully utilizing the input power capacity and quickly charging the battery. Due to the high efficiency in a wide range of the input voltage and battery voltage, the switching mode charger is a good choice for high speed charging with less power loss and better thermal management.

The bq24180 has two operation modes: charge mode and high impedance mode. In charge mode, the bq24180 supports a precision Li-ion or Li-polymer charging system for single-cell applications. In high impedance mode, the bq24180 stops charging and operates in a mode with very low current from IN and battery, to effectively reduce the power consumption when the portable device in standby mode. Through proper control, bq24180 achieves the smooth transition among different operation modes.

## **Charge Mode Operation**



Figure 25. Startup on Adapter Plug-In in DEFAULT Mode

Texas

INSTRUMENTS



Figure 26. Startup on Adapter Plug-In in Host-Controlled Mode

## **Charge Profile**

In charge mode, bq24180 has five control loops to regulate input voltage, input current, charge current, charge voltage and device junction temperature. During the charging process, all five loops are enabled and the one that is dominant will take over the control. The bq24180 supports a precision Li-ion or Li-polymer charging system for single-cell applications. Figure 27 indicates a typical charge profile without input current regulation loop and it is similar to the traditional CC/CV charge curve, while Figure 27 shows a typical charge profile when input current limiting loop is dominant during the constant current mode, and in this case the charge current is higher than the input current so the charge process is faster than the linear chargers. For bq24180, the input current limits, the charge current, termination current, and charge voltage are all programmable using I<sup>2</sup>C interface.

SLUSA02 A - FEBRUARY 2010 - REVISED FEBRUARY 2010



www.ti.com



Figure 27. Typical Charging Profile of bq24180

## **PWM Controller in Charge Mode**

The bq24180 provides an integrated, fixed 3 MHz frequency voltage-mode controller with Feed-Forward function to regulate charge current or voltage. This type of controller is used to help improve line transient response, thereby simplifying the compensation network used for both continuous and discontinuous current conduction operation. The voltage and current loops are internally compensated using a Type-III compensation scheme that provides enough phase margin for stable operation, allowing the use of small ceramic capacitors with very low ESR. There is a 0.5V offset on the bottom of the PWM ramp to allow the device to operate between 0% to 99.5% duty cycles.

The bq24180 has two back to back common-drain N-channel MOSFETs at the high side and one N-channel MOSFET at low side. An input N-MOSFET (Q1) prevents battery discharge when VBUS is lower than  $V_{VBUS (MIN)}$ . The second high-side N-MOSFET (Q2) behaves as the switching control switch (see Figure 1). A charge pump circuit is used to provide gate drive for Q1, while a boot strap circuit with external boot-strap capacitor is used to boost up the gate drive voltage for Q2.



Cycle-by-cycle current limit is sensed through the internal sense MOSFETs for Q2 and Q3. The threshold for Q2 is set to a nominal 2.5-A peak current. The low-side MOSFET (Q3) also has a current limit that decides if the PWM Controller will operate in synchronous or non-synchronous mode. This threshold is set to 100mA and it turns off the low-side N-channel MOSFET (Q3) before the current reverses, preventing the battery from discharging. Synchronous operation is used when the current of the low-side MOSFET is greater than 100mA to minimize power losses.

### **Battery Charging Process**

At the beginning of precharge, while battery voltage is below the  $V_{PRECHARGE}$  threshold, the bq24180 applies the 50mA precharge current,  $I_{PRECHARGE}$ , to the battery.

When the battery voltage is above  $V_{PRECHARGE}$  and below  $V_{OREG}$ , the charge current ramps up to fast charge current,  $I_{OCHARGE}$ , or a charge current that corresponds to the input current of  $I_{IN\_LIMIT}$ . The slew rate for fast charge current is controlled to minimize the current and voltage over-shoot during transient. The input current limit,  $I_{IN\_LIMIT}$ , and fast charge current,  $I_{OCHARGE}$ , are programmable by the host. Once the battery voltage is close to the regulation voltage,  $V_{OREG}$ , the charge current is tapered down as shown in Figure 27. The voltage regulation feedback occurs by monitoring the battery-pack voltage between the CSOUT and PGND pins. The bq24180 is a fixed single-cell voltage version, with adjustable regulation voltage (3.5V to 4.44V) programmed using the  $I^2C$  interface.

The bq24180 monitors the charging current during the voltage regulation phase. Once the termination threshold,  $I_{\text{TERM}}$ , is detected and the battery voltage is above the recharge threshold, the bq24180 terminates charge. The termination current level is programmable. To disable the charge current termination, the host sets the charge termination bit (TE) of charge control register to 0, refer to  $I^2C$  section for details.

A new charge cycle is initiated when one of the following conditions is detected:

- 1. The battery voltage falls below the  $V_{OREG-VRCH}$  threshold.
- 2. VBUS Power-on reset (POR), if battery voltage is below the V<sub>PRECHARGE</sub> threshold
- 3. CE bit toggle or RESET bit is set (Host controlled)





Figure 28. Host Mode Charging Process

## **DEFAULT Mode**

DEFAULT mode is used when I<sup>2</sup>C communication is not available. DEFAULT mode is entered in the following situations:

- 1. When the charger is enabled and  $V_{\text{BAT}}{>}3.6V$  before  $I^2C$  communication is established
- 2. When the watchdog timer expires without a reset from the  $I^2C$  interface and the safety timer has not expired.
- 3. When the device comes out of any fault condition (sleep mode, OVP, faulty adapter mode, etc.) before I<sup>2</sup>C communication is established

In default mode, the I<sup>2</sup>C registers are reset to the default values. The 27 min safety timer is reset and starts when DEFAULT mode is entered. The default value for  $V_{OREG}$  is 3.6V, and the default value for  $I_{CHARGE}$  is 1A. The input current limit is determined by the PSEL input. If PSEL selects adapter mode, there is no input current limit. If PSEL selects PC mode, the input current limit is set to 100mA. Default mode is exited by programming the I<sup>2</sup>C interface. Startup into DEFAULT mode is shown in Figure 29. Note that if termination is enabled and charging has terminated, a new charge cycle is NOT initiated when entering DEFAULT mode.

18 Submit Documentation Feedback

SLUSA02 A - FEBRUARY 2010-REVISED FEBRUARY 2010



www.ti.com



Figure 29. DEFAULT Mode Charging Process

### Safety Timer and Watchdog Timer in Charge Mode

At the beginning of charging process, the bq24180 starts the safety timer. This timer is active during the entire charging process. If charging has not terminated before the safety timer expires, the IC enters suspend mode where charging is halted. The safety timer time is selectable using the I<sup>2</sup>C interface. A single 128µs pulse is sent on the STAT and INT outputs and the STATx bits of the status registers are updated in the I<sup>2</sup>C. The EN bit or power must be toggled in order to clear the safety timer fault. The safety timer duration is selectable using the TMR\_X bits in the V<sub>IN-DPM</sub> Voltage/ Safety Timer Register. Changing the safety timer duration resets the safety timer.

In addition to the safety timer, the bq24180 contains a watchdog timer that monitors the host through the  $I^2C$  interface. Once a read/write is performed on the  $I^2C$  interface, a 12-second timer (t<sub>WATCHDOG</sub>) is started. The 12-second timer is reset by the host using the  $I^2C$  interface. This is done by writing a "1" to the reset bit (TMR\_RST) in the control register. The TMR\_RST bit is automatically set to "0" when the 12-second timer is reset. This process continues until battery is fully charged or the safety timer expires. If the 12-second timer restarts at 27 minutes and charging continues. The  $I^2C$  may be accessed again to reinitialize the desired values and restart the watchdog timer as long as the 27 minute safety timer has not expired. Once the safety timer expires, charging is disabled. This function prevents continuous charging of a defective battery if the host fails to reset the safety timer. The watchdog timer flow chart is shown in Figure 30.

Copyright © 2010, Texas Instruments Incorporated

SLUSA02 A - FEBRUARY 2010 - REVISED FEBRUARY 2010



www.ti.com



Figure 30. The Watchdog Timer Flow Chart for bq24180

## **Power Source Selector Input (PSEL)**

The bq24180 contains a PSEL input that is used to program the input current limit during DEFAULT mode. Drive PSEL high to indicate a USB source is connected to the input and the PC mode default values should be used. When PSEL is high, the IC starts up with a 100mA input current limit and a 1A charge current. Drive PSEL low to indicate that an AC Adapter is connected to the input. When PSEL is high, the IC starts up with no input current limit and a 1A charge current. PSEL limit and a 1A charge current. PSEL is internally pulled up to the DRV supply with a 100k $\Omega$  resistor.



### Hardware Disable Input (CD)

The bq24180 contains a CD input that is used to disable the charger and place the bq24180 into high-impedance mode. Drive CD low to enable charge and enter normal operation. Drive CD high to disable charge and place the bq24180 into high-impedance mode. Driving CD high during DEFAULT mode resets the safety timer. Driving CD high during HOST mode suspends, but does NOT reset the safety timer. CD is internally pulled down to GND with a 100k $\Omega$  resistor.

## LDO Output (DRV)

The bq24180 contains a linear regulator (DRV) that is used to supply the internal MOSFET drivers and other circuitry. Additionally, DRV supplies up to 10mA external loads to power the STAT LED or the USB transceiver circuitry. The maximum value of the DRV output is 5.5V so it ideal to protect voltage sensitive USB circuits. The LDO is on whenever a VBUS supply is connected to the bq24180. The DRV is disabled under the following conditions:

- 1. Faulty adapter detected or VBUS < UVLO
- 2. Thermal Shutdown

### AC Adapter Mode, Charge Current Limiting

After power is connected and startup is initiated, the PSEL input is read to determine the default startup values. If PSEL is 0, AC Adapter mode is selected. In AC Adapter mode, the charge current is regulated to maximize the charging time. The default parameters in AC Adapter mode are  $I_{CHARGE}=1A$  and  $V_{OUTREG}=3.6V$ . These values may be changed at any time using the  $I^2C$  interface. Additionally, if input current monitoring is required, this may be used during AC Adapter mode as well, but is disabled in DEFAULT mode.

#### PC Mode, Input Current Limiting

After power is connected and startup is initiated, the PSEL input is read to determine the default startup values. In PC mode, the input current is limited to maximize the charge rate of bq24180 without overloading the USB port. The input current for bq24180 can be limited to 100mA, 500mA or 800mA and is programmed in the control register. Once the input current reaches the input current limiting threshold, the charge current is reduced to prevent the input current from exceeding the programmed threshold. The input current sensing resistor and control loop are integrated into bq24180. The input current limit is disabled using I<sup>2</sup>C control; refer to the definition of control register (01H) for detail. The default parameters in USB mode are  $I_{INLIM}$ =100mA and  $V_{OUTREG}$ =3.6V. Charge current may be monitored in PC mode as well, but by default it is set to a maximum such that the input current limit loop is active.

### **DCOUT Functionality**

The bq24180 contains a DCOUT function that is used to connect a load to the battery through a switch. DCOUT is implemented using back to back MOSFETs (Q4 and Q5 in Figure 1) to connect DCOUT to the battery. This prevents reverse feeding the battery from DCOUT when DCOUT is disabled. DCOUT is a current limited source and can provide up to 1A to power additional accessories. The current limit is programmable from 370mA to 1.5A in 4 steps using the l<sup>2</sup>C interface. Additionally, the DCOUT output is enabled or disabled using the l<sup>2</sup>C interface. If the load on DCOUT reaches the current limit, the FET that connects DCOUT to the battery is turned off after the deglitch time ( $t_{dgl_DCOUT}$ ), a single 128µs pulse is sent on the STAT and INT outputs and the FAULT\_x bits of the status register are updated in the l<sup>2</sup>C. The DCOUT may be enabled after the fault using the l<sup>2</sup>C interface.

## External NTC Monitoring (TS)

The bq24180 provides a TS input for monitoring an external NTC thermistor. A current is sourced to the NTC from the TS input and the voltage is monitored. There are 3 temperature thresholds that are monitored; the cold battery threshold ( $T_{NTC} < 5^{\circ}$ C), the warm battery threshold ( $45^{\circ}$ C <  $T_{NTC} < 55^{\circ}$ C) and the hot battery threshold ( $T_{NTC} > 55^{\circ}$ C). These temperatures correspond to the V<sub>HOT</sub>, V<sub>WARM</sub>, and V<sub>COLD</sub> thresholds when using a 4.7kΩ NTC thermistor ( $\beta$ =3500). The TS input is monitored at all times, however, it only affects charging during default mode. During default mode, charging is suspended and timers are suspended when T<sub>NTC</sub> < 5°C or T<sub>NTC</sub> > 55°C. When 45°C < T<sub>NTC</sub> < 55°C, the charging current is reduced to 400mA (max). In PC mode, the charge current remains at 100mA in this mode.





Figure 31. Charge Current During TS Conditions in Default Mode

When the bq24180 is not in default mode, the TS input is monitored and faults are displayed in the  $I^2C$  registers. If any of the 3 TS fault conditions occur, a single 128µs pulse is sent on the STAT and INT outputs and the STATx and FAULT\_x bits of the status registers are updated in the  $I^2C$ . The FAULT\_x bits signal a general temperature fault. The TS\_FAULTX bits in the NTC Monitor Register show the exact TS fault that has occurred.



Figure 32. TS Circuit

## Thermal Regulation and Protection

During the charging process, to prevent overheat of the chip, bq24180 monitors the junction temperature,  $T_J$ , of the die and begins to taper down the charge current once  $T_J$  reaches the thermal regulation threshold,  $T_{CF}$ . The charge current is reduced to zero when the junction temperature increases about 10°C above  $T_{CF}$ . At any state, if  $T_J$  exceeds  $T_{SHTDWN}$ , bq24180 terminates charging and disables DCOUT in the I<sup>2</sup>C register. During thermal shutdown mode, PWM is turned off, all timers are terminated and reset, and a single 128µs pulse is sent on the STAT and INT outputs and the STATx and FAULT\_x bits of the status registers are updated in the I<sup>2</sup>C. A new charging cycle begins when  $T_J$  falls below  $T_{SHTDWN}$  by approximately 10°C. DCOUT must be enabled by the host after a thermal shutdown fault.



#### Input Voltage Protection in Charge Mode

#### Sleep Mode

The bq24180 enters the low-power sleep mode if the voltage on  $V_{VBUS}$  falls below sleep-mode entry threshold,  $V_{CSOUT}+V_{SLP}$ , and  $V_{VBUS}$  is higher than the undervoltage lockout threshold,  $V_{UVLO}$ . This feature prevents draining the battery during the absence of  $V_{VBUS}$ . During sleep mode, both the reverse blocking switch Q1 and PWM are turned off. Once the input rises above the sleep threshold, the device returns to normal operation.

#### Input Voltage Based DPM

During normal charging process, if the input power source is not able to support the programmed or default charging current, VBUS voltage will decease. Once the VBUS drops to  $V_{VBUS\_LOW}$  (default 4.76V), the charge current is tapered down to prevent the further drop of VBUS. When the IC enters this mode, the charge current is lower than the set value and the DPM\_STATUS bit is set (B4 in Register 05H). This feature ensures IC compatibility with adapters with different current capabilities.

#### **Faulty Adapter Detection**

When an input source is connected to the bq24180, the device enter faulty adapter detection mode. In this mode, the IC sources 30mA to the battery for  $t_{INT}$ . After  $t_{INT}$ , the input voltage is monitored. If  $V_{VBUS}$ > $V_{IN(MIN)}$ , the device continues the startup sequence. If  $V_{VBUS}$ < $V_{IN(MIN)}$ , a single 128µs pulse is sent on the STAT and INT outputs and the STATx and FAULT\_x bits of the status registers are updated in the I<sup>2</sup>C and the process repeats until a good adapter is detected.

#### High-Input and Input Over-Voltage Protection

The bq24180 provides two levels over-voltage protection on the input. A high-input comparator disables the PWM operation and sources the 50mA precharge current to the battery when  $V_{HIGH} < V_{VBUS} < V_{OVP}$ . This allows for unregulated adapters to be used. The 50mA pulls the adapter voltage down to the usable voltage and then normal operation begins.

The built-in input over-voltage protection to protect the device and other components against damage from overvoltage on the input supply (Voltage from  $V_{VBUS}$  to PGND). When  $V_{VBUS} > V_{OVP}$ , the bq24180 latches off the PWM converter, a single 128µs pulse is sent on the STAT and INT outputs and the STATx and FAULT\_x bits of the status registers are updated in the I<sup>2</sup>C. Once the OVP fault is removed, the STATx and FAULT\_x bits are cleared and the device returns to normal operation.

### Charge Status Outputs (STAT, INT)

The STAT and INT outputs are used to indicate operation conditions for bq24180. STAT and INT are pulled low during charging when EN\_STAT bit in the control register (00H) is set to "1". When charge is complete or disabled, INT and STAT are high impedance. When a fault occurs, a 128-µs pulse (interrupt) is sent out to notify the host. The status of STAT and INT during different operation conditions is summarized in Table 1. STAT drives an LED for visual indication. INT is available for connecting to the logic rail for host communication.

| CHARGE STATE                                                                                      | STAT and INT BEHAVIOR         |
|---------------------------------------------------------------------------------------------------|-------------------------------|
| Charge in progress and EN_STAT=1                                                                  | Low                           |
| Other normal conditions                                                                           | Open-drain                    |
| Charge mode faults: Timer fault, sleep mode,<br>VBUS over voltage, VBUS UVLO, thermal<br>shutdown | 128-µs pulse, then open-drain |

Table 1. STAT Pin Summary

### Control Bits in Charge Mode

#### **CE** Bit (Charge Enable)

The bit of  $\overline{CE}$  in control register is used to disable or enable the charge process. A low logic level (0) on this bit enables the charge and a high logic level (1) disables the charge.

#### **RESET Bit**

SLUSA02 A - FEBRUARY 2010-REVISED FEBRUARY 2010

The bit of RESET in control register is used to reset all the charge parameters. Write '1" to RESET bit to reset all the charge parameters to default values and RESET bit is automatically cleared to zero once the charge parameters get reset. It is designed for charge parameter reset before charge starts and it is not recommended to set RESET bit when charging or boosting in progress.

## **Output Inductor and Capacitor Selection Guidelines**

The bq24180 provides internal loop compensation. With this scheme, best stability occurs when LC resonant frequency, of, is approximately 40 kHz (20 kHz to 80 kHz). Equation 1 can be used to calculate the value of the output inductor,  $L_{OUT}$ , and output capacitor,  $C_{OUT}$ .

$$f_{o} = \frac{I}{2\pi \times \sqrt{L_{OUT} \times C_{OUT}}}$$

To reduce the output voltage ripple, a ceramic capacitor with the capacitance between  $4.7\mu$ F and  $47\mu$ F is recommended for C<sub>OUT</sub>, refer to the application section for components selection.

## Selecting Current Sense Resistor

Both the termination current range and charge current range are depending on the sensing resistor ( $R_{SNS}$ ). The termination current step ( $I_{OTERM\_STEP}$ ) can be calculated using Equation 2:

$$I_{\text{OTERM}_{\text{STEP}}} = \frac{V_{\text{ITERM0}}}{R_{\text{SNS}}}$$

Table 2 shows the termination current settings with two sensing resistors.

| Table 2. Termination Current Setting | s for $68m\Omega$ and $100m\Omega$ Sense Resistors |
|--------------------------------------|----------------------------------------------------|
|                                      |                                                    |

| BIT                 | V <sub>ITERM</sub> (mV) | I <sub>TERM</sub> (mA)<br>R <sub>SNS</sub> = 68 mΩ | I <sub>TERM</sub> (mA)<br>R <sub>SNS</sub> = 100 mΩ |
|---------------------|-------------------------|----------------------------------------------------|-----------------------------------------------------|
| V <sub>ITERM2</sub> | 6.8                     | 100                                                | 68                                                  |
| V <sub>ITERM1</sub> | 3.4                     | 50                                                 | 43                                                  |
| VITERMO             | 1.7                     | 25                                                 | 17                                                  |
| Offset              | 1.7                     | 25                                                 | 17                                                  |

The charge current step (I<sub>OCHARGE\_STEP</sub>) can be calculated using Equation 3:

$$I_{OCHARGE\_STEP} = \frac{V_{ICHRG0}}{R_{SNS}}$$

(3)

Table 3 shows the charge current settings with two sensing resistors.

### Table 3. Charge Current Settings for 68 m $\Omega$ and 100 m $\Omega$ Sense Resistors

| BIT                 | V <sub>IREG</sub> (mV) | I <sub>OCHARGE</sub> (mA)<br>R <sub>SNS</sub> = 68 mΩ | I <sub>OCHARGE</sub> (mA)<br>R <sub>SNS</sub> = 100 mΩ |
|---------------------|------------------------|-------------------------------------------------------|--------------------------------------------------------|
| V <sub>ICHRG3</sub> | 54.4                   | 800                                                   | 544                                                    |
| V <sub>ICHRG2</sub> | 27.2                   | 400                                                   | 272                                                    |
| V <sub>ICHRG1</sub> | 13.6                   | 200                                                   | 136                                                    |
| VICHRG0             | 6.8                    | 100                                                   | 68                                                     |
| Offset              | 37.4                   | 550                                                   | 374                                                    |

(1)

(2)



SLUSA02 A - FEBRUARY 2010-REVISED FEBRUARY 2010

24180

#### www.ti.com

### SERIAL INTERFACE DESCRIPTION

I<sup>2</sup>C is a 2-wire serial interface developed by Philips Semiconductor (see I<sup>2</sup>C-Bus Specification, Version 2.1, January 2000). The bus consists of a data line (SDA) and a clock line (SCL) with pull-up structures. When the bus is idle, both SDA and SCL lines are pulled high. All the I<sup>2</sup>C compatible devices connect to the I<sup>2</sup>C bus through open drain I/O pins, SDA and SCL. A master device, usually a microcontroller or a digital signal processor, controls the bus. The master is responsible for generating the SCL signal and device addresses. The master also generates specific conditions that indicate the START and STOP of data transfer. A slave device receives and/or transmits data on the bus under control of the master device.

The bq24180 device works as a slave and is compatible with the following data transfer modes, as defined in the  $I^2C$  Bus<sup>TM</sup> Specification: standard mode (100 kbps), fast mode (400 kbps), and high-speed mode (up to 3.4 Mbps in write mode). The interface adds flexibility to the battery charge solution, enabling most functions to be programmed to new values depending on the instantaneous application requirements. Register contents remain intact as long as battery voltage remains above 2.5 V (typical). The  $I^2C$  circuitry is powered from VBUS when a supply is connected. If the VBUS supply is not connected, the  $I^2C$  circuitry is powered from the battery through CSOUT. The battery voltage must stay above 2.5V with no input connected in order to maintain proper operation.

The data transfer protocol for standard and fast modes is exactly the same; therefore, they are referred to as the F/S-mode in this document. The protocol for high-speed mode is different from the F/S-mode, and it is referred to as the HS-mode. The bq24150/1 device only supports 7-bit addressing. The device 7-bit address is defined as '1101011' (6BH).

### F/S Mode Protocol

The master initiates data transfer by generating a start condition. The start condition is when a high-to-low transition occurs on the SDA line while SCL is high, as shown in Figure 33. All I2C -compatible devices should recognize a start condition.



Figure 33. START and STOP Condition

The master then generates the SCL pulses, and transmits the 8-bit address and the read/write direction bit R/W on the SDA line. During all transmissions, the master ensures that data is valid. A valid data condition requires the SDA line to be stable during the entire high period of the clock pulse (see Figure 34). All devices recognize the address sent by the master and compare it to their internal fixed addresses. Only the slave device with a matching address generates an acknowledge (see Figure 34) by pulling the SDA line low during the entire high period of the ninth SCL cycle. Upon detecting this acknowledge, the master knows that communication link with a slave has been established.



Figure 34. Bit Transfer on the Serial Interface

The master generates further SCL cycles to either transmit data to the slave (R/W bit 1) or receive data from the slave (R/W bit 0). In either case, the receiver needs to acknowledge the data sent by the transmitter. So an acknowledge signal can either be generated by the master or by the slave, depending on which one is the



#### SLUSA02 A - FEBRUARY 2010-REVISED FEBRUARY 2010

receiver. the 9-bit valid data sequences consisting of 8-bit data and 1-bit acknowledge can continue as long as necessary. To signal the end of the data transfer, the master generates a stop condition by pulling the SDA line from low to high while the SCL line is high (see Figure 35). This releases the bus and stops the communication link with the addressed slave. All I2C compatible devices must recognize the stop condition. Upon the receipt of a stop condition, all devices know that the bus is released, and wait for a start condition followed by a matching address. If a transaction is terminated prematurely, the master needs sending a STOP condition to prevent the slave I2C logic from remaining in a incorrect state. Attempting to read data from register addresses not listed in this section will result in FFh being read out.



Figure 35. Acknowledge on the I2C Bus



Figure 36. Bus Protocol

### **F/S Mode Protocol**

When the bus is idle, both SDA and SCL lines are pulled high by the pull-up devices.

The master generates a start condition followed by a valid serial byte containing HS master code '00001XXX'. This transmission is made in F/S mode at no more than 400 Kbps. No device is allowed to acknowledge the HS master code, but all devices must recognize it and switch their internal setting to support 3.4-Mbps operation.

Texas

INSTRUMENTS

The master then generates a repeated start condition (a repeated start condition has the same timing as the start condition). After this repeated start condition, the protocol is the same as F/S mode, except that transmission speeds up to 3.4 Mbps are allowed. A stop condition ends the HS mode and switches all the internal settings of the slave devices to support the F/S mode. Instead of using a stop condition, repeated start conditions should be used to secure the bus in HS mode. If a transaction is terminated prematurely, the master needs sending a STOP condition to prevent the slave I2C logic from remaining in a incorrect state.

Attempting to read data from register addresses not listed in this section results in FFh being read out.



## **REGISTER DESCRIPTION**

|         | Status/Contr | of Register | (READ/WRITE) - Memory location. 00, Reset State. XTXX 0XXX                                                                          |
|---------|--------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------|
| BIT     | NAME         | Read/Write  | FUNCTION                                                                                                                            |
| B7(MSB) | TMR_RST      | Read/Write  | Write: TMR_RST function, write "1" to reset the watchdog timer (auto clear)<br>Read: 0 – PSEL indicates low, 1- PSEL indicates high |
| B6      | EN_STAT      | Read/Write  | 1-Enable STAT function, 0-Disable STAT function (default 1)                                                                         |
| B5      | STAT2        | Read only   | 00 Beach, 01 Charge in prograde 10 Charge dans 11 Foult                                                                             |
| B4      | STAT1        | Read only   | 00-Ready, 01-Charge in progress, 10-Charge done, 11-Fault                                                                           |
| B3      | NA           | Read only   | NA                                                                                                                                  |
| B2      | FAULT_3      | Read only   | Charge mode: 000-Normal, 001-VBUS OVP, 010-Sleep mode, 011- Faulty Adapter or                                                       |
| B1      | FAULT_2      | Read only   | VBUŠ <v<sub>UVLO, 100-DCOUT Current Limit tripped, 101-Thermal shutdown or TS Fault,</v<sub>                                        |
| B0(LSB) | FAULT_1      | Read only   | 110-Timer fault, 111-No battery                                                                                                     |

#### Status/Control Register (READ/WRITE) - Memory location: 00, Reset state: x1xx 0xxx

#### Control Register (READ/WRITE) - Memory location: 01, Reset state: 0011 0000

| BIT         | NAME          | Read/Write       | FUNCTION                                                                                      |  |  |  |  |
|-------------|---------------|------------------|-----------------------------------------------------------------------------------------------|--|--|--|--|
| B7(MSB)     | lin_Limit_2   | Read/Write       | 00-USB host with 100-mA current limit, 01-USB host with 500-mA current limit, 10-USB          |  |  |  |  |
| B6          | lin_Limit_1   | Read/Write       | ost/charger with 800-mA current limit, 11-No input current limit (default 00 <sup>(1)</sup> ) |  |  |  |  |
| B5          | DCOUT_ILIM1   | Read/Write       | 00-DCOUT 350mA current limit, 01- DCOUT 750mA current limit, 10- DCOUT 1050mA                 |  |  |  |  |
| B4          | DCOUT_ILIM2   | Read/Write       | current limit, 11- DCOUT 1400mA current limit (default 11)                                    |  |  |  |  |
| B3          | TE            | Read/Write       | 1-Enable charge current termination, 0-Disable charge current termination (default 0)         |  |  |  |  |
| B2          | CE            | Read/Write       | 1-Charger is disabled, 0-Charger enabled (default 0)                                          |  |  |  |  |
| B1          | HZ_MODE       | Read/Write       | 1-High impedance mode, 0-Not high impedance mode (default 0)                                  |  |  |  |  |
| B0 (LSB)    | DCOUT_EN      | Read/Write       | 1-DCOUT Enabled, 0-DCOUT Disabled. (default 0)                                                |  |  |  |  |
| (1) When in | DEFAULT mode, | the PSEL input c | letermines the input current limit.                                                           |  |  |  |  |

#### Control/Battery Voltage Register (READ/WRITE) - Memory location: 02, Reset state: 0001 01XX

| BIT     | NAME               | Read/Write | FUNCTION                                      |  |  |  |
|---------|--------------------|------------|-----------------------------------------------|--|--|--|
| B7(MSB) | V <sub>OREG5</sub> | Read/Write | Battery Regulation Voltage: 640mV (default 0) |  |  |  |
| B6      | V <sub>OREG4</sub> | Read/Write | Battery Regulation Voltage: 320mV (default 0) |  |  |  |
| B5      | V <sub>OREG3</sub> | Read/Write | attery Regulation Voltage: 160mV (default 0)  |  |  |  |
| B4      | V <sub>OREG2</sub> | Read/Write | Battery Regulation Voltage: 80mV (default 1)  |  |  |  |
| B3      | V <sub>OREG1</sub> | Read/Write | Battery Regulation Voltage: 40mV (default 0)  |  |  |  |
| B2      | V <sub>OREG0</sub> | Read/Write | Battery Regulation Voltage: 20mV (default 1)  |  |  |  |
| B1      | NA                 | Read/Write | NA                                            |  |  |  |
| B0(LSB) | NA                 | Read/Write | NA                                            |  |  |  |

• Charge voltage range is 3.5V-4.44V with the offset of 3.5V and step of 20mV (default 3.6V).



#### SLUSA02 A - FEBRUARY 2010-REVISED FEBRUARY 2010

#### Vender/Part/Revision Register (READ only) - Memory location: 03, Reset state: 0100 0000

| BIT     | NAME      | Read/Write | FUNCTION                                                          |
|---------|-----------|------------|-------------------------------------------------------------------|
| B7(MSB) | Vender2   | Read only  | Vender Code: bit 2 (default 0)                                    |
| B6      | Vender1   | Read only  | Vender Code: bit 1 (default 1)                                    |
| B5      | Vender0   | Read only  | Vender Code: bit 0 (default 0)                                    |
| B4      | PN1       | Read only  | For I <sup>2</sup> C Address 6BH: 00 – ba24180                    |
| B3      | PN0       | Read only  | -FOT FC Address 6BH. 00 - Dqz4180                                 |
| B2      | Revision2 | Read only  |                                                                   |
| B1      | Revision1 | Read only  | 000: Revision 1.0; 001: Revision 1.1<br>010-111: Future Revisions |
| B0(LSB) | Revision0 | Read only  |                                                                   |

#### Battery Termination/Fast Charge Current Register (READ/WRITE) Memory location: 04, Reset state: 1010 1011

| BIT     | NAME                | Read/Write | FUNCTION                                                            |  |  |  |  |
|---------|---------------------|------------|---------------------------------------------------------------------|--|--|--|--|
| B7(MSB) | Reset               | Write only | Write: 1-Charger in reset mode, 0-No effect<br>Read: always get "1" |  |  |  |  |
| B6      | V <sub>ICHRG3</sub> | Read/Write | Charge current sense voltage: 54.4mV— (default 0)                   |  |  |  |  |
| B5      | V <sub>ICHRG2</sub> | Read/Write | harge current sense voltage: 27.2mV—(default 1)                     |  |  |  |  |
| B4      | VICHRG1             | Read/Write | Charge current sense voltage: 13.6mV— (default 0)                   |  |  |  |  |
| B3      | V <sub>ICHRG0</sub> | Read/Write | Charge current sense voltage: 6.8mV (default 1)                     |  |  |  |  |
| B2      | VITERM2             | Read/Write | Termination current sense voltage: 6.8mV (default 0)                |  |  |  |  |
| B1      | V <sub>ITERM1</sub> | Read/Write | Termination current sense voltage: 3.4mV (default 1)                |  |  |  |  |
| B0(LSB) | V <sub>ITERM0</sub> | Read/Write | Termination current sense voltage: 1.7mV (default 1)                |  |  |  |  |

- Charge current sense voltage offset is 37.4mV and default charge current is 1050mA, if 68mΩ sense resistor is used.
- Termination threshold voltage offset is 1.7mV and default termination current is 100mA if a 68mΩ sense resistor is used.

| BIT     | NAME                | Read/Write | FUNCTION                                                                                                                                |
|---------|---------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| B7(MSB) | NA                  | Read/Write | NA                                                                                                                                      |
| B6      | NA                  | Read/Write | NA                                                                                                                                      |
| B5      | LOW_CHG             | Read/Write | <ul> <li>1 – Low charge current sense voltage of 23.8mV,</li> <li>0 – Normal charge current sense voltage at 04H (default 0)</li> </ul> |
| B4      | DPM_STATUS          | Read Only  | $1 - V_{IN}$ -DPM mode is active,<br>$0 - V_{IN}$ -DPM mode is not active                                                               |
| B3      | CD_STATUS           | Read Only  | 1 – CD high, Charger disabled,<br>0 – CD low, Charger enabled                                                                           |
| B2      | V <sub>INDPM2</sub> | Read/Write | V <sub>IN-DPM</sub> voltage: 320 mV (default 1)                                                                                         |
| B1      | V <sub>INDPM1</sub> | Read/Write | V <sub>IN-DPM</sub> voltage: 160 mV (default 1)                                                                                         |
| B0(LSB) | V <sub>INDPM0</sub> | Read/Write | V <sub>IN-DPM</sub> voltage: 80 mV (default 1)                                                                                          |

## V<sub>IN-DPM</sub> Voltage/ Safety Timer Register – Memory location: 05, Reset state: XX0X X111

• V<sub>IN-DPM</sub> voltage offset is 4.15V and default V<sub>IN-DPM</sub> threshold is 4.71V.

SLUSA02 A - FEBRUARY 2010-REVISED FEBRUARY 2010

#### Safety Limit Register (READ/WRITE, Write only once after reset!) Memory location: 06, Reset state: 0101 0000

| BIT     | NAME                | Read/Write | FUNCTION                                                 |  |  |  |
|---------|---------------------|------------|----------------------------------------------------------|--|--|--|
| B7(MSB) | V <sub>MCHRG3</sub> | Read/Write | Maximum charge current sense voltage: 54.4mV (default 0) |  |  |  |
| B6      | V <sub>MCHRG2</sub> | Read/Write | Maximum charge current sense voltage: 27.2mV (default 1) |  |  |  |
| B5      | V <sub>MCHRG1</sub> | Read/Write | Maximum charge current sense voltage: 13.6mV (default 0) |  |  |  |
| B4      | V <sub>MCHRG0</sub> | Read/Write | Aaximum charge current sense voltage: 6.8mV (default 1)  |  |  |  |
| B3      | V <sub>MREG3</sub>  | Read/Write | Maximum battery regulation voltage: 160mV (default 0)    |  |  |  |
| B2      | V <sub>MREG2</sub>  | Read/Write | Maximum battery regulation voltage: 80mV (default 0)     |  |  |  |
| B1      | V <sub>MREG1</sub>  | Read/Write | Maximum battery regulation voltage: 40mV (default 0)     |  |  |  |
| B0(LSB) | V <sub>MREG0</sub>  | Read/Write | Maximum battery regulation voltage: 20mV (default 0)     |  |  |  |

- Maximum charge current sense voltage offset is 550mA (default at 950mA) and the maximum charge current option is 1.55A, if 68-mΩ sensing resistor is used.
- Maximum battery regulation voltage offset is 4.2V (default at 4.2V) and maximum battery regulation voltage option is 4.44V.
- Memory location 06 resets only when V<sub>BAT</sub> voltage drops below V<sub>SHORT</sub> threshold (typ. 2.0V) goes to logic '0'. During reset, the maximum values in 06H keep the default value regardless of the write action to this register. After reset (V<sub>BAT</sub>>V<sub>SHORT</sub>), the maximum values for battery regulation voltage and charge current can be programmed many times until any writing to other register locks the safety limits. Programmed values exclude higher values from memory locations 02 (battery regulation voltage), and from memory location 04 (Fast charge current).

If host accesses (write command) to some other register before Safety limit register, the default values hold!

| BIT     | NAME      | Read/Write | FUNCTION                                                                                                                                                             |
|---------|-----------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B7(MSB) | 2XTMR_EN  | Read/Write | <ul> <li>1 – Timer slowed by 2x when in thermal regulation or VIN_HIGH protection,</li> <li>0 – Timer not slowed at any time (default 1)</li> </ul>                  |
| B6      | TMR_1     | Read/Write | Safety Timer Time Limit                                                                                                                                              |
| B5      | TMR_2     | Read/Write | <ul> <li>00 – 27 minute fast charge,</li> <li>01 – 3 hour fast charge,</li> <li>10 – 6 hour fast charge,</li> <li>11 – Disable safety timers (default 00)</li> </ul> |
| B4      | NA        | Read/Write | NA                                                                                                                                                                   |
| B3      | TS_/EN    | Read/Write | 1 – TS function disabled,<br>0 – TS function enabled (default 0)                                                                                                     |
| B2      | TS_FAULT2 | Read only  | TS Fault Mode:                                                                                                                                                       |
| B1      | TS_FAULT1 | Read only  | $000 - TS temp < 5^{\circ}C \text{ or } TS temp > 55^{\circ}C,$                                                                                                      |
| B0(LSB) | TS_FAULT0 | Read only  | 010 – Normal, No TS fault,<br>011 – 45°C < TS temp < 55°C,<br>100–111 – TS Open                                                                                      |

#### NTC Monitor Register (READ/WRITE) – Memory location: 07, Reset state: 100X 0000

**EXAS** 



## **POWER TOPOLOGIES**

### System Load After Sensing Resistor

One of the simple high-efficiency topologies connects the system load directly across the battery pack, as shown in Figure 37. The input voltage has been converted to a usable system voltage with good efficiency from the input. When the input power is on, it supplies the system load and charges the battery pack at the same time. When the input power is off, the battery pack powers the system directly.



Figure 37. System Load After Sensing Resistor

The advantages:

- When the AC adapter is disconnected, the battery pack powers the system load with minimum power dissipations. Consequently, the time that the system runs on the battery pack can be maximized.
- It saves the external path selection components and offers a low-cost solution.
- Dynamic power management (DPM) can be achieved. The total of the charge current and the system current can be limited to a desired value by adjusting charge current. When the system current increases, the charge current drops by the same amount. As a result, no potential over-current or over-heating issues are caused by excessive system load demand.
- The total of the input current can be limited to a desired value by setting input current limit value. So USB specifications can be met easily.
- The supply voltage variation range for the system can be minimized.
- The input current soft-start can be achieved by the generic soft-start feature of the IC.

Design considerations and potential issues:

- If the system always demands a high current (but lower than the regulation current), the charging never terminates. Thus, the battery is always charged, and the lifetime may be reduced.
- Because the total current regulation threshold is fixed and the system always demands some current, the battery may not be charged with a full-charge rate and thus may lead to a longer charge time.
- If the system load current is large after the charger has been terminated, the voltage drop across the battery impedance may cause the battery voltage to drop below the refresh threshold and start a new charge. The charger would then terminate due to low charge current. Therefore, the charger would cycle between charging and terminating. If the load is smaller, the battery has to discharge down to the refresh threshold, resulting in a much slower cycling.
- In a charger system, the charge current is typically limited to about 10mA, if the sensed battery voltage is below 2V short circuit protection threshold. This results in low power availability at the system bus. If an external supply is connected and the battery is deeply discharged, below the short circuit protection threshold, the charge current is clamped to the short circuit current limit. This then is the current available to the system during the power-up phase. Most systems cannot function with such limited supply current, and the battery supplements the additional power required by the system. Note that the battery pack is already at the depleted condition, and it discharges further until the battery protector opens, resulting in a system shutdown.
- If the battery is below the short circuit threshold and the system requires a bias current budget lower than the short circuit current limit, the end-equipment will be operational, but the charging process can be affected depending on the current left to charge the battery pack. Under extreme conditions, the system current is

SLUSA02 A – FEBRUARY 2010 – REVISED FEBRUARY 2010



close to the short circuit current levels and the battery may not reach the fast-charge region in a timely manner. As a result, the safety timers flag the battery pack as defective, terminating the charging process. Because the safety timer cannot be disabled, the inserted battery pack must not be depleted to make the application possible.

• For instance, if the battery pack voltage is too low, highly depleted, or totally dead or even shorted, the system voltage is clamped by the battery and it cannot operate even if the input power is on.

### System Load Before Sensing Resistor

The second circuit is very similar to first one; the difference is that the system load is connected before the sense resistor, as shown in Figure 38.



Figure 38. System Load Before Sensing Resistor

The advantages of system load before sensing resistor to system load after sensing resistor:

- The charger controller is based only on the current goes through the current-sense resistor. So, the constant
  current fast charge and termination functions work well, and are not affected by the system load. This is the
  major advantage of it.
- A depleted battery pack can be connected to the charger without the risk of the safety timer expiration caused by high system load.
- The host charger can disable termination and keep the converter running to keep battery fully charged, or let the switcher terminate when the battery is full and then run off of the battery via the sense resistor.

Design considerations and potential issues:

- The total current is limited by the IC input current limit, or peak current protection, or the thermal regulation but not the charge current setting. The charge current does not drop when the system current load increases until the input current limit is reached. This solution is not applicable if the system requires a high current.
- Efficiency declines when discharging through the sense resistor to the system.

## DESIGN EXAMPLE FOR TYPICAL APPLICATION CIRCUITS

Systems Design Specifications:

- VBUS = 5 V
- V<sub>(BAT)</sub> = 4.2 V (1-Cell)
- I<sub>(charge)</sub> = 1.25 A
- Inductor ripple current = 30% of fast charge current
- 1. Determine the inductor value  $(L_{OUT})$  for the specified charge current ripple:

$$L_{OUT} = \frac{VBAT \times (VBUS - VBAT)}{VBUS \times f \times \Delta I_{L}}$$

, the worst case is when battery voltage is as close as to half of the input

voltage.

•

SLUSA02 A - FEBRUARY 2010-REVISED FEBRUARY 2010

bq24180

www.ti.com

$$L_{OUT} = \frac{2.5 \times (5 - 2.5)}{5 \times (3 \times 10^6) \times 1.25 \times 0.3}$$
(4)

 $L_{OUT} = 1.11 \ \mu H$ 

Select the output inductor to standard 1  $\mu$ H. Calculate the total ripple current with using the 1- $\mu$ H inductor:

$$\Delta I_{L} = \frac{VBAT \times (VBUS - VBAT)}{VBUS \times f \times L_{OUT}}$$

$$\Delta I_{L} = \frac{2.5 \times (5 - 2.5)}{2.5 \times (5 - 2.5)}$$
(5)

$$5 \times (3 \times 10^{6}) \times (1 \times 10^{-6})$$
(6)

 $\Delta I_L = 0.42 \text{ A}$ 

Calculate the maximum output current:

$$l_{LPK} = l_{OUT} + \frac{\Delta l_{L}}{2}$$
  
 $l_{LPK} = 1.25 + \frac{0.42}{2}$ 
(8)

 $I_{LPK} = 1.46 \text{ A}$ 

Select 2.5mm by 2.0mm 1- $\mu$ H 1.5-A surface mount multi-layer inductor. The suggested inductor part numbers are shown as following.

#### Table 4. Inductor Part Numbers

| PART NUMBER    | INDUCTANCE | SIZE         | MANUFACTURER    |
|----------------|------------|--------------|-----------------|
| LQM2HPN1R0MJ0  | 1 μΗ       | 2.5 x 2.0 mm | muRata          |
| MIPS2520D1R0   | 1 μΗ       | 2.5 x 2.0 mm | FDK             |
| MDT2520-CN1R0M | 1 μΗ       | 2.5 x 2.0 mm | ТОКО            |
| CP1008         | 1 μΗ       | 2.5 x 2.0 mm | Inter-Technical |

2. Determine the output capacitor value  $C_{OUT}$  using 40 kHz as the resonant frequency:

$$f_{\rm O} = \frac{1}{2\pi \times \sqrt{L_{\rm OUT} \times C_{\rm OUT}}} \tag{9}$$

$$C_{OUT} = \frac{1}{4\pi^2 \times f_0^2 \times L_{OUT}}$$
(10)

$$C_{OUT} = \frac{1}{4\pi^2 \times (40 \times 10^3)^2 \times (1 \times 10^{-6})}$$
(11)

 $C_{OUT} = 15.8 \ \mu F$ 

Select two 0603 X5R 6.3V 10-µF ceramic capacitors in parallel i.e., muRata GRM188R60J106M.

3. Determine the sense resistor using the following equation:

$$R_{(SNS)} = \frac{V_{(RSNS)}}{I_{(CHARGE)}}$$
(12)

The maximum sense voltage across sense resistor is 85 mV. In order to get a better current regulation accuracy,  $V_{(RSNS)}$  should equal 100mV, and calculate the value for the sense resistor.

$$\mathsf{R}_{(\mathsf{SNS})} = \frac{85\mathrm{mV}}{1.25\mathrm{A}} \tag{13}$$

$$R_{(SNS)} = 68 \text{ m}\Omega$$

Copyright © 2010, Texas Instruments Incorporated



This is a standard value. If it is not a standard value, then choose the next close value and calculate the real charge current. Calculate the power dissipation on the sense resistor:

 $P_{(RSNS)} = I_{(CHARGE)}^2 \times R_{(SNS)}$ 

 $P_{(RSNS)} = 125^2 \times 0.068$ 

 $P_{(RSNS)} = 0.106 W$ 

Select 0805 0.25-W 68-m $\Omega$  2% sense resistor, i.e. Sosomu RL122OT-R068-G or RL0816T-R068-F 68-m $\Omega$ , 0.125W, 0603, 1%.

### PCB LAYOUT CONSIDERATION

It is important to pay special attention to the PCB layout. The following provides some guidelines:

- To obtain optimal performance, the power input capacitors, connected from input to PGND, should be placed as close as possible to the bq24180. The output inductor should be placed close to the IC and the output capacitor connected between the inductor and PGND of the IC. The intent is to minimize the current path loop area from the SW pin through the LC filter and back to the PGND pin. To prevent high frequency oscillation problems, proper layout to minimize high frequency current path loop is critical (see Figure 39). The sense resistor should be adjacent to the junction of the inductor and output capacitor. Route the sense leads connected across the RSNS(R1) back to the IC, close to each other (minimize loop area) or on top of each other on adjacent layers (do not route the sense leads through a high-current path, see Figure 40).
- Place all decoupling capacitor close to their respective IC pin and as close as to PGND (do not place components such that routing interrupts power stage currents). All small control signals should be routed away from the high current paths.
- The PCB should have a ground plane (return) connected directly to the return of all components through vias (two vias per capacitor for power-stage capacitors, two vias for the IC PGND, one via per capacitor for small-signal components). A star ground design approach is typically used to keep circuit block currents isolated (high-power/low-power small-signal) which reduces noise-coupling and ground-bounce issues. A single ground plane for this design gives good results. With this small layout and a single ground plane, there is no ground-bounce issue, and having the components segregated minimizes coupling between signals.
- The high-current charge paths into VBUS, PMID and from the SW pins must be sized appropriately for the maximum charge current in order to avoid voltage drops in these traces. The PGND pins should be connected to the ground plane to return current through the internal low-side FET.
- Place 4.7µF input capacitor as close to PMID pin and PGND pin as possible to make high frequency current loop area as small as possible. Place 1µF input capacitor as close to VBUS pin and PGND pin as possible to make high frequency current loop area as small as possible (see Figure 41).



Figure 39. High Frequency Current Path



#### SLUSA02 A - FEBRUARY 2010-REVISED FEBRUARY 2010











### PACKAGE SUMMARY



0-Pin A1 Marker, TI-TI Letters, YM- Year Month Date Code, LLLL-Lot Trace Code, S-Assembly Site Code

#### CHIP SCALE PACKAGING DIMENSIONS

The bq24180 devices are available in a 20-bump chip scale package (YFF, NanoFree<sup>™</sup>). The package dimensions are:

• D = 2.2 ± 0.05 mm • E = 2.4 ± 0.05 mm SLUSA02 A - FEBRUARY 2010 - REVISED FEBRUARY 2010

## **REVISION HISTORY**

# Changes from Original (February 2010) to Revision A

| • | Changed ±7 to "-0.3 to 7 V" for "Voltage difference between BOOT and SW inputs (VBOOT –VSW)" parameter of |   |
|---|-----------------------------------------------------------------------------------------------------------|---|
|   | the Absolute Maximum Ratings table.                                                                       | 2 |



www.ti.com

Page



25-Sep-2019

# **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| BQ24180YFFR      | ACTIVE | DSBGA        | YFF     | 25   | 3000    | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM |              | BQ24180        | Samples |
| BQ24180YFFT      | ACTIVE | DSBGA        | YFF     | 25   | 250     | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM |              | BQ24180        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



PACKAGE OPTION ADDENDUM

25-Sep-2019

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| BQ24180YFFR                 | DSBGA           | YFF                | 25 | 3000 | 180.0                    | 8.4                      | 2.38       | 2.4        | 0.8        | 4.0        | 8.0       | Q1               |
| BQ24180YFFT                 | DSBGA           | YFF                | 25 | 250  | 180.0                    | 8.4                      | 2.38       | 2.4        | 0.8        | 4.0        | 8.0       | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

17-Jun-2015



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ24180YFFR | DSBGA        | YFF             | 25   | 3000 | 182.0       | 182.0      | 20.0        |
| BQ24180YFFT | DSBGA        | YFF             | 25   | 250  | 182.0       | 182.0      | 20.0        |

# YFF0025



# PACKAGE OUTLINE

DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

2. This drawing is subject to change without notice.



# YFF0025

# EXAMPLE BOARD LAYOUT

DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



# YFF0025

# EXAMPLE STENCIL DESIGN

DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated