# RENESAS FemtoClocks<sup>™</sup> Crystal-TO-LVDS Frequency Synthesizer

# 844004-104

# DATA SHEET

# **General Description**

The 844004-104 is a 4 output LVDS Synthesizer optimized to generate Fibre Channel reference clock frequencies. Using a 26.5625MHz 18pF parallel resonant crystal, the following frequencies can be generated based on the 2 frequency select pins (F\_SEL[1:0]): 212.5MHz, 187.5MHz, 159.375MHz, 106.25MHz and 53.125MHz. The 844004-104 uses IDT's 3<sup>rd</sup> generation low phase noise VCO technology and can achieve <1ps typical rms phase jitter, easily meeting Fibre Channel jitter requirements. The 844004-104 is packaged in a 32-pin VFQFN package.

## **Features**

- Four differential LVDS outputs
- Selectable crystal oscillator interface or LVCMOS/LVTTL single-ended input
- Supports the following output frequencies: 212.5MHz, 187.5MHz, 159.375MHz, 106.25MHz and 53.125MHz
- VCO range: 560MHz 680MHz
- RMS phase jitter at 212.5MHz (637kHz 10MHz), using a 26.5625MHz crystal: <1ps (typical)</li>
- Full 3.3V or 2.5V output supply modes
- 0°C to 70°C ambient operating temperature
- Available in lead-free (RoHS 6) packages

#### Table 1. Frequency Table

|                             |        | Inputs |                       |                       |                         |                              |
|-----------------------------|--------|--------|-----------------------|-----------------------|-------------------------|------------------------------|
| Input<br>Frequency<br>(MHz) | F_SEL1 | F_SEL0 | M<br>Divider<br>Value | N<br>Divider<br>Value | M/N<br>Divider<br>Value | Output<br>Frequency<br>(MHz) |
| 26.5625                     | 0      | 0      | 24                    | 3                     | 8                       | 212.5<br>(default)           |
| 26.5625                     | 0      | 1      | 24                    | 4                     | 6                       | 159.375                      |
| 26.5625                     | 1      | 0      | 24                    | 6                     | 4                       | 106.25                       |
| 26.5625                     | 1      | 1      | 24                    | 12                    | 2                       | 53.125                       |
| 23.4375                     | 0      | 0      | 24                    | 3                     | 8                       | 187.5<br>(default)           |

## **Pin Assignment**



# **Block Diagram**



844004-104 Rev A 6/10/15

# Table 1. Pin Descriptions

| Number                                   | Name                | T      | уре      | Description                                                                                                                                                                                                                                                 |
|------------------------------------------|---------------------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2                                     | Q0, nQ0             | Output |          | Differential output pair. LVDS interface levels.                                                                                                                                                                                                            |
| 3                                        | MR                  | Input  | Pulldown | Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs Qx to go low and the inverted outputs nQx to go high. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS/LVTTL interface levels. |
| 4                                        | nPLL_SEL            | Input  | Pulldown | Selects between the PLL and REF_CLK as input to the dividers. When LOW, selects PLL (PLL Enable). When HIGH, deselects the reference clock (PLL Bypass). LVCMOS/LVTTL interface levels.                                                                     |
| 5, 6, 7, 8, 15,<br>16, 20, 21,<br>28, 29 | nc                  | Unused |          | No connect.                                                                                                                                                                                                                                                 |
| 9                                        | V <sub>DDA</sub>    | Power  |          | Analog supply pin.                                                                                                                                                                                                                                          |
| 10,<br>12                                | F_SEL0,<br>F_SEL1   | Input  | Pulldown | Frequency select pin. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                        |
| 11                                       | V <sub>DD</sub>     | Power  |          | Core supply pin.                                                                                                                                                                                                                                            |
| 13,<br>14                                | XTAL_OUT<br>XTAL_IN | Input  |          | Crystal oscillator interface. XTAL_IN is the input, XTAL_OUT is the output.                                                                                                                                                                                 |
| 17, 22                                   | GND                 | Power  |          | Power supply ground.                                                                                                                                                                                                                                        |
| 18                                       | REF_CLK             | Input  | Pulldown | Single-ended reference clock input. LVCMOS/LVTTL interface levels.                                                                                                                                                                                          |
| 19                                       | nXTAL_SEL           | Input  | Pulldown | Selects between crystal or REF_CLK inputs as the PLL Reference source.<br>Selects XTAL inputs when LOW. Selects REF_CLK when HIGH.<br>LVCMOS/LVTTL interface levels.                                                                                        |
| 23, 24                                   | nQ3, Q3             | Output |          | Differential output pair. LVDS interface levels.                                                                                                                                                                                                            |
| 25, 32                                   | V <sub>DDO</sub>    | Power  |          | Output supply pins.                                                                                                                                                                                                                                         |
| 26, 27                                   | Q2, nQ2             | Output |          | Differential output pair. LVDS interface levels.                                                                                                                                                                                                            |
| 30, 31                                   | nQ1, Q1             | Output |          | Differential output pair. LVDS interface levels.                                                                                                                                                                                                            |

NOTE: Pulldown refers to internal input resistors. See Table 2, Pin Characteristics, for typical values.

# **Table 2. Pin Characteristics**

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |

# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                     | Rating                          |  |
|------------------------------------------|---------------------------------|--|
| Supply Voltage, V <sub>DD</sub>          | 4.6V                            |  |
| Inputs, V <sub>I</sub>                   | -0.5V to V <sub>DD</sub> + 0.5V |  |
| Outputs, I <sub>O</sub>                  |                                 |  |
| Continuos Current                        | 10mA                            |  |
| Surge Current                            | 15mA                            |  |
| Package Thermal Impedance, $\theta_{JA}$ | 42.4°C/W (0 mps)                |  |
| Storage Temperature, T <sub>STG</sub>    | -65°C to 150°C                  |  |

# **DC Electrical Characteristics**

#### Table 3A. Power Supply DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$

| Symbol           | Parameter             | Test Conditions | Minimum                | Typical | Maximum         | Units |
|------------------|-----------------------|-----------------|------------------------|---------|-----------------|-------|
| $V_{DD}$         | Core Supply Voltage   |                 | 3.135                  | 3.3     | 3.465           | V     |
| V <sub>DDA</sub> | Analog Supply Voltage |                 | V <sub>DD</sub> - 0.12 | 3.3     | V <sub>DD</sub> | V     |
| V <sub>DDO</sub> | Output Supply Voltage |                 | 3.135                  | 3.3     | 3.465           | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |                        |         | 105             | mA    |
| I <sub>DDA</sub> | Analog Supply Current |                 |                        |         | 12              | mA    |
| I <sub>DDO</sub> | Output Supply Current |                 |                        |         | 120             | mA    |

#### **Table 3B. Power Supply DC Characteristics,** $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$

| Symbol           | Parameter             | Test Conditions | Minimum               | Typical | Maximum         | Units |
|------------------|-----------------------|-----------------|-----------------------|---------|-----------------|-------|
| V <sub>DD</sub>  | Core Supply Voltage   |                 | 2.375                 | 2.5     | 2.625           | V     |
| V <sub>DDA</sub> | Analog Supply Voltage |                 | V <sub>DD</sub> -0.10 | 2.5     | V <sub>DD</sub> | V     |
| V <sub>DDO</sub> | Output Supply Voltage |                 | 2.375                 | 2.5     | 2.625           | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |                       |         | 100             | mA    |
| I <sub>DDA</sub> | Analog Supply Current |                 |                       |         | 10              | mA    |
| I <sub>DDO</sub> | Output Supply Current |                 |                       |         | 100             | mA    |

| Symbol          | Parameter             |                                                    | Test Conditions                                             | Minimum | Typical | Maximum               | Units |
|-----------------|-----------------------|----------------------------------------------------|-------------------------------------------------------------|---------|---------|-----------------------|-------|
| V               | Input High Voltage    |                                                    | $V_{DD} = 3.3V$                                             | 2       |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IH</sub> |                       |                                                    | V <sub>DD</sub> = 2.5V                                      | 1.7     |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage     |                                                    | V <sub>DD</sub> = 3.3V                                      | -0.3    |         | 0.8                   | V     |
|                 |                       |                                                    | V <sub>DD</sub> = 2.5V                                      | -0.3    |         | 0.7                   |       |
| IIH             | Input<br>High Current | REF_CLK,<br>MR, F_SEL[0:1],<br>nPLL_SEL, nXTAL_SEL | V <sub>DD</sub> = V <sub>IN</sub> = 3.465V<br>or 2.625V     |         |         | 150                   | μΑ    |
| IIL             | Input<br>Low Current  | REF_CLK,<br>MR, F_SEL[0:1],<br>nPLL_SEL, nXTAL_SEL | V <sub>DD</sub> = 3.465V or 2.625V,<br>V <sub>IN</sub> = 0V | -5      |         |                       | μΑ    |

## Table 3C. LVCMOS/LVTTL DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ or 2.5V $\pm 5\%$ , $T_A = 0^{\circ}C$ to 70°C

## Table 3D. LVDS DC Characteristics, $V_{DD}$ = $V_{DDO}$ = 3.3V $\pm$ 5%, $T_{A}$ = 0°C to 70°C

| Symbol          | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub> | Differential Output Voltage      |                 | 300     | 450     | 600     | mV    |
| $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change |                 |         |         | 50      | mV    |
| V <sub>OS</sub> | Offset Voltage                   |                 | 1.2     | 1.425   | 1.65    | V     |
| $\Delta V_{OS}$ | V <sub>OS</sub> Magnitude Change |                 |         |         | 50      | mV    |

## Table 3E. LVDS DC Characteristics, $V_{DD}$ = $V_{DDO}$ = 2.5V $\pm$ 5%, $T_{A}$ = 0°C to 70°C

| Symbol          | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub> | Differential Output Voltage      |                 | 250     | 400     | 550     | mV    |
| $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change |                 |         |         | 50      | mV    |
| V <sub>OS</sub> | Offset Voltage                   |                 | 1.0     | 1.2     | 1.4     | V     |
| $\Delta V_{OS}$ | V <sub>OS</sub> Magnitude Change |                 |         |         | 50      | mV    |

#### Table 4. Crystal Characteristics

| Parameter                          | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------------------------|-----------------|---------|---------|---------|-------|
| Mode of Oscillation                |                 |         |         |         |       |
| Frequency                          |                 | 23.33   | 26.5625 | 28.33   | MHz   |
| Equivalent Series Resistance (ESR) |                 |         |         | 50      | Ω     |
| Shunt Capacitance                  |                 |         |         | 7       | pF    |

NOTE: Characterized using an 18pF parallel resonant crystal.

# **AC Electrical Characteristics**

#### Table 5A. AC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$

| Parameter                       | Symbol                              | Test Conditions              | Minimum | Typical | Maximum | Units |
|---------------------------------|-------------------------------------|------------------------------|---------|---------|---------|-------|
|                                 | <b>0</b> + + <b>F</b>               | F_SEL[1:0] = 00              | 186.67  |         | 226.66  | MHz   |
|                                 |                                     | F_SEL[1:0] = 01              | 140     |         | 170     | MHz   |
| fout                            | Output Frequency                    | F_SEL[1:0] = 10              | 93.33   |         | 113.33  | MHz   |
|                                 |                                     | F_SEL[1:0] = 11              | 46.67   |         | 56.66   | MHz   |
| <i>t</i> sk(o)                  | Output Skew; NOTE 1, 2              |                              |         |         | 35      | ps    |
|                                 |                                     | 212.5MHz, (637kHz - 10MHz)   |         | 0.73    |         | ps    |
|                                 |                                     | 159.375MHz, (637kHz - 10MHz) |         | 0.78    |         | ps    |
| <i>t</i> jit(Ø)                 | RMS Phase Jitter, Random;<br>NOTE 3 | 106.25MHz, (637kHz -10MHz)   |         | 0.92    |         | ps    |
|                                 | NOTED                               | 53.125MHz, (637kHz - 10MHz)  |         | 0.95    |         | ps    |
|                                 |                                     | 187.5MHz, (637kHz - 10MHz)   |         | 0.75    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time               | 20% to 80%                   | 250     |         | 500     | ps    |
| odo                             | Output Duty Ovele                   | F_SEL[1:0] ≠ ÷3              | 48      |         | 52      | %     |
| odc                             | Output Duty Cycle                   | F_SEL[1:0] = ÷3              | 40      |         | 60      | %     |

NOTE 1: Defined as skew between outputs at the same supply voltages and with equal load conditions. Measured at the differential cross points.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Please refer to the Phase Noise Plots.

#### Table 5B. AC Characteristics, $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$

| Parameter                       | Symbol                              | Test Conditions              | Minimum | Typical | Maximum | Units |
|---------------------------------|-------------------------------------|------------------------------|---------|---------|---------|-------|
|                                 |                                     | F_SEL[1:0] = 00              | 186.67  |         | 226.66  | MHz   |
| 4                               |                                     | F_SEL[1:0] = 01              | 140     |         | 170     | MHz   |
| fout                            | Output Frequency                    | F_SEL[1:0] = 10              | 93.33   |         | 113.33  | MHz   |
|                                 |                                     | F_SEL[1:0] = 11              | 46.67   |         | 56.66   | MHz   |
| <i>t</i> sk(o)                  | Output Skew; NOTE 1, 2              |                              |         |         | 35      | ps    |
|                                 |                                     | 212.5MHz, (637kHz - 10MHz)   |         | 0.72    |         | ps    |
|                                 |                                     | 159.375MHz, (637kHz - 10MHz) |         | 0.88    |         | ps    |
| <i>t</i> jit(Ø)                 | RMS Phase Jitter, Random;<br>NOTE 3 | 106.25MHz, (637kHz -10MHz)   |         | 0.89    |         | ps    |
|                                 |                                     | 53.125MHz, (637kHz - 10MHz)  |         | 0.96    |         | ps    |
|                                 | -                                   | 187.5MHz, (637kHz - 10MHz)   |         | 0.74    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time               | 20% to 80%                   | 250     |         | 550     | ps    |
| odc                             |                                     | F_SEL[1:0] ≠ ÷3              | 48      |         | 52      | %     |
| UUC                             | Output Duty Cycle                   | F_SEL[1:0] = ÷3              | 40      |         | 60      | %     |

NOTE 1: Defined as skew between outputs at the same supply voltages and with equal load conditions. Measured at the differential cross points.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Please refer to the Phase Noise Plots.



# Typical Phase Noise at 106.25MHz (3.3V)

Typical Phase Noise at 212.5MHz (3.3V)





**Parameter Measurement Information** 



3.3V LVDS Output Load AC Test Circuit





2.5V LVDS Output Load AC Test Circuit



**RMS Phase Jitter** 



**Output Duty Cycle/Pulse Width/Period** 

**Output Skew** 



**Output Rise/Fall Time** 

# RENESAS

# Parameter Measurement Information, continued





**Differential Output Voltage Setup** 

**Offset Voltage Setup** 

# **Application Information**

# **Power Supply Filtering Technique**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The 844004-104 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{DD}$ ,  $V_{DDA}$  and  $V_{DDO}$  should be individually connected to the power supply plane through vias, and  $0.01\mu$ F bypass capacitors should be used for each pin. *Figure 1* illustrates this for a generic  $V_{DD}$  pin and also shows that  $V_{DDA}$  requires that an additional  $10\Omega$  resistor along with a  $10\mu$ F bypass capacitor be connected to the  $V_{DDA}$  pin.



Figure 1. Power Supply Filtering

## **Crystal Input Interface**

The 844004-104 has been characterized with 18pF parallel resonant crystals. The capacitor values shown in *Figure 2* below were determined using a 26.5625MHz, 18pF parallel resonant crystal and were chosen to minimize the ppm error.



Figure 2. Crystal Input Interface

# LVCMOS to XTAL Interface

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in *Figure 3*. The XTAL\_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS inputs, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires that the output

impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most 50 $\Omega$  applications, R1 and R2 can be 100 $\Omega$ . This can also be accomplished by removing R1 and making R2 50 $\Omega$ .



Figure 3. General Diagram for LVCMOS Driver to XTAL Input Interface

## **Recommendations for Unused Input and Output Pins**

#### Inputs:

#### **LVCMOS Control Pins**

All control pins have internal pulldowns; additional resistance is not required but can be added for additional protection. A 1k $\Omega$  resistor can be used.

#### **REF\_CLK** INPUT

For applications not requiring the use of the reference clock, it can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from the REF\_CLK to ground.

## **Outputs:**

#### **LVDS Outputs**

All unused LVDS output pairs can be either left floating or terminated with  $100\Omega$  across. If they are left floating, we recommend that there is no trace attached.

## 3.3V, 2.5V LVDS Driver Termination

A general LVDS interface is shown in *Figure 4*. In a 100 $\Omega$  differential transmission line environment, LVDS drivers require a matched load termination of 100 $\Omega$  across near the receiver input.

For a multiple LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs.



Figure 4. Typical LVDS Driver Termination

# **VFQFN EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 5*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/Electrically Enhance Leadframe Base Package, Amkor Technology.



Figure 5. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)

## Schematic Example

Figure 6 shows an example of 844004-104 application schematic. In this example, the device is operated at VDD = VDDO = 3.3V. The 18pF parallel resonant 25MHz crystal is used. The C1 = 33pF and C2 = 22pF are recommended for frequency accuracy. For different board layouts, the C1 and C2 may be slightly adjusted for optimizing frequency accuracy. Two examples of LVDS for receiver without built-in termination are show in this schematic.



Figure 6. 844004-104 Schematic Example

# **Power Considerations**

This section provides information on power dissipation and junction temperature for the 844004-104. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 844004-104 is the sum of the core power plus the analog power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>DD\_MAX</sub> \* (I<sub>DD\_MAX</sub> + I<sub>DDA\_MAX</sub>) = 3.465V \* (105mA + 12mA) = 405.4mW
- Power (outputs)<sub>MAX</sub> = V<sub>DDO MAX</sub> \* I<sub>DDO MAX</sub> = 3.465V \* 120mA = 415.8mW

Total Power\_MAX = 405.4mW + 415.8mW = 821.2mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 42.4°C/W per Table 7 below.

Therefore, Tj for an ambient temperature of 70°C with all outputs switching is:

 $70^{\circ}$ C + 0.821W \* 42.4°C/W = 104.8°C. This is well below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

#### Table 7. Thermal Resistance $\theta_{JA}$ for 32 Lead VFQFN, Forced Convection

| θ <sub>JA</sub> vs. Air Flow                |          |          |          |
|---------------------------------------------|----------|----------|----------|
| Meters per Second                           | 0        | 1        | 2.5      |
| Multi-Layer PCB, JEDEC Standard Test Boards | 42.4°C/W | 37.0°C/W | 33.2°C/W |

# **Reliability Information**

#### Table 8. $\theta_{\text{JA}}$ vs. Air Flow Table for a 32 Lead VFQFN

| $	heta_{JA}$ vs. Air Flow                   |          |          |          |  |
|---------------------------------------------|----------|----------|----------|--|
| Meter per Second                            | 0        | 1        | 2.5      |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 42.4°C/W | 37.0°C/W | 33.2°C/W |  |

### **Transistor Count**

The transistor count for 844004-104 is: 2914

# Package Outline and Package Dimensions

#### Package Outline - K Suffix for VFQFN Packages



| JEDEC Variation: VHHD-2/-4<br>All Dimensions in Millimeters |            |         |         |  |
|-------------------------------------------------------------|------------|---------|---------|--|
| Symbol                                                      | Minimum    | Nominal | Maximum |  |
| Ν                                                           | 32         |         |         |  |
| Α                                                           | 0.80       |         | 1.00    |  |
| A1                                                          | 0          |         | 0.05    |  |
| A3                                                          | 0.25 Ref.  |         |         |  |
| b                                                           | 0.18       | 0.25    | 0.30    |  |
| N <sub>D</sub> & N <sub>E</sub>                             |            |         | 8       |  |
| D & E                                                       | 5.00 Basic |         |         |  |
| D2 & E2                                                     | 3.0        |         | 3.3     |  |
| е                                                           | 0.50 Basic |         |         |  |
| L                                                           | 0.30       | 0.40    | 0.50    |  |

Reference Document: JEDEC Publication 95, MO-220

**NOTE:** The following package mechanical drawing is a generic drawing that applies to any pin count VFQFN package. This drawing is not intended to convey the actual pin count or pin layout of this device. The pin count and pinout are shown on the front page. The package dimensions are in Table 8 below.



# **Ordering Information**

## Table 10. Ordering Information

| Part/Order Number | Marking     | Package                   | Shipping Packaging | Temperature |
|-------------------|-------------|---------------------------|--------------------|-------------|
| 844004AK-104LF    | ICS004A104L | "Lead-Free" 32 Lead VFQFN | Tray               | 0°C to 70°C |
| 844004AK-104LFT   | ICS004A104L | "Lead-Free" 32 Lead VFQFN | Tape & Reel        | 0°C to 70°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

# **Revision History Sheet**

| Rev | Table | Page | Description of Change                                         | Date    |
|-----|-------|------|---------------------------------------------------------------|---------|
|     | T10   | 1    | Features Section - removed bullet referencing leaded devices. |         |
| Α   |       | 15   | Ordering Information - removed leaded devices.                | 6/10/15 |
|     |       |      | Updated data sheet format.                                    |         |
|     |       |      |                                                               |         |
|     |       |      |                                                               |         |
|     |       |      |                                                               |         |
|     |       |      |                                                               |         |



#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
   Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas
- Electronics products. (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

## **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/

## Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.