













TPS23751, TPS23752

SLVSB97E - JULY 2012-REVISED JANUARY 2018

# TPS2375x IEEE 802.3at PoE Interface With Flyback DC-DC Controller

#### **Features**

- IEEE 802.3at Classification With Status Flag
- High Efficiency Solutions Over Wide Load Range
- Powers Up to 25.5 W PDs
- Robust 100 V,  $0.5 \Omega$  Hotswap MOSFET
- Synchronous Rectifier Disable Signal
- PowerPAD™ TSSOP Packages
- Complete PoE Interface Plus DC-DC Controller
- Adapter ORing Support
- Programmable Frequency
- TPS23752 Supports Ultra-Low Power Sleep
- -40°C to 125°C Junction Temperature Range

# **Applications**

- IEEE 802.3at-Compliant Devices
- Video and VoIP Telephones
- **Multiband Access Points**
- Security Cameras
- **Pico-Base Stations**

# Description

The TPS23751 is a 16-pin integrated circuit that combines a Power-over-Ethernet (PoE) powered device (PD) interface and a current-mode DC-DC controller optimized specifically for applications requiring high efficiency over a wide load range.

The PoE interface implements type-2 hardware classification per IEEE 802.3at. It also includes an auxiliary power detect (APD) input and a disable function (DEN). A  $0.5-\Omega$ , 100-V pass MOSFET minimizes heat dissipation and maximizes power utilization.

The DC-DC controller features internal soft-start, a bootstrap startup current source, current-mode control with slope compensation, blanking, and current limiting. Efficiency is enhanced at light loads by disabling synchronous rectification and entering variable frequency operation (VFO).

The TPS23752 is a 20-pin extended version of the TPS23751 with the addition of a Sleep Mode feature. Sleep Mode disables the converter to minimize power consumption while still generating the Maintain Power Signature (MPS) required by IEEE802.3at.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |
|-------------|------------|-------------------|--|--|
| TPS23751    | TSSOP (16) | 5.00 mm × 4.40 mm |  |  |
| TPS23752    | TSSOP (20) | 6.50 mm × 4.40 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

Figure 1. Typical Application Circuit





# **Table of Contents**

| 1 | Features 1                                               |    | 7.2 Functional Block Diagrams        | 15   |
|---|----------------------------------------------------------|----|--------------------------------------|------|
| 2 | Applications 1                                           |    | 7.3 Feature Description              | 17   |
| 3 | Description 1                                            |    | 7.4 Device Functional Modes          | 19   |
| 4 | Revision History2                                        | 8  | Application and Implementation       | . 32 |
| 5 | Pin Configuration and Functions                          |    | 8.1 Application Information          | 32   |
| 6 | Specifications4                                          |    | 8.2 Typical Application              | 32   |
| ٠ | 6.1 Absolute Maximum Ratings                             | 9  | Power Supply Recommendations         | . 39 |
|   | 6.2 ESD Ratings                                          | 10 | Layout                               | . 39 |
|   | 6.3 ESD Ratings: Surge                                   |    | 10.1 Layout Guidelines               | 39   |
|   | 6.4 Recommended Operating Conditions                     |    | 10.2 Layout Example                  |      |
|   | 6.5 Thermal Information                                  | 11 | Device and Documentation Support     | . 40 |
|   | 6.6 Electric Characteristics - Controller Section        |    | 11.1 Documentation Support           | 40   |
|   | 6.7 Electrical Characteristics - Sleep Mode (TPS23752    |    | 11.2 Community Resources             | 40   |
|   | Only) 8                                                  |    | 11.3 Trademarks                      | 40   |
|   | 6.8 Electrical Characteristics - PoE Interface Section 9 |    | 11.4 Electrostatic Discharge Caution | 40   |
|   | 6.9 Typical Characteristics11                            |    | 11.5 Glossary                        | 40   |
| 7 | Detailed Description 14                                  | 12 | Mechanical, Packaging, and Orderable |      |
|   | 7.1 Overview                                             |    | Information                          | . 40 |
|   |                                                          |    |                                      |      |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł       | led ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation tion, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and chanical, Packaging, and Orderable Information section.        |      |  |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|
| •        | Changed data sheet title to TPS2375x IEEE 802.3at PoE Interface With Flyback DC-DC Controller                                                                                                                                                                                        | 1    |  |
| Cł       | nanges from Revision C (January 2014) to Revision D                                                                                                                                                                                                                                  | Page |  |
| •        | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. | 1    |  |
| Cł       | nanges from Revision B (July 2013) to Revision C                                                                                                                                                                                                                                     | Page |  |
| •        | Changed the T2P startup delay MAX value From: 0 ms To: 7 ms                                                                                                                                                                                                                          | 9    |  |
| Cł       | nanges from Revision A (August 2012) to Revision B                                                                                                                                                                                                                                   | Page |  |
| •        | Added "THERMAL SHUTDOWN" to the CONTROLLER SECTION                                                                                                                                                                                                                                   | 7    |  |
| •        | Added text to the V <sub>C</sub> Pin Description: "The Sleep Mode output voltage is high enough to drive"                                                                                                                                                                            | 19   |  |
| <u>•</u> | Added text to the Sleep Mode Operation (TPS23752 only) " For more information regarding"                                                                                                                                                                                             | 19   |  |
| Cł       | anges from Original (July 2012) to Revision A                                                                                                                                                                                                                                        | Page |  |
| •        | Changed from PRODUCT PREVIEW to PRODUCTION DATA                                                                                                                                                                                                                                      | 1    |  |

Product Folder Links: TPS23751 TPS23752

ubinit Documentation Feedback



# 5 Pin Configuration and Functions





### **Pin Functions**

| NIANT           | PIN      |          |                                              | DESCRIPTION                                                                                                |  |  |
|-----------------|----------|----------|----------------------------------------------|------------------------------------------------------------------------------------------------------------|--|--|
| NAME            | TPS23751 | TPS23752 | 1/0                                          | DESCRIPTION                                                                                                |  |  |
| $V_{DD}$        | 1        | 1        | I                                            | Connect to positive PoE input power rail. Bypass with 0.1 µF to V <sub>SS</sub> .                          |  |  |
| DEN             | 2        | 2        | I/O                                          | Connect 24.9 k $\Omega$ to V <sub>DD</sub> for detection. Pull to V <sub>SS</sub> to disable pass MOSFET.  |  |  |
| CLS             | 3        | 3        | I/O                                          | Connect resistor from CLS to V <sub>SS</sub> to program classification current.                            |  |  |
| APD             | 4        | 4        | - 1                                          | Raise 1.5 V above ARTN to disable pass MOSFET and force T2P active.                                        |  |  |
| RT              | 5        | 5        | - 1                                          | Connect a resistor from RT to ARTN to set switching frequency.                                             |  |  |
| T2P             | 6        | 6        | 0                                            | Active low indicates type-2 PSE connected or APD active.                                                   |  |  |
| SRD             | 7        | 7        | 0                                            | Disable external synchronous rectifiers in VFO Mode.                                                       |  |  |
| CTL             | 8        | 8        | I                                            | Control loop input to PWM                                                                                  |  |  |
| LED             | _        | 9        | 0                                            | Open-drain drive for external LED controlled by SLPb, MODE, and WAKE.                                      |  |  |
| WAKE            | _        | 10       | I/O                                          | Pull WAKE low to re-enable the DC-DC converter from Sleep Mode.                                            |  |  |
| SLPb            | _        | 11       | 1                                            | Pull low during normal operation to enter Sleep Mode.                                                      |  |  |
| MODE            | _        | 12       | ı                                            | Enables pulsed MPS when entering Sleep Mode. Control LED in normal operation.                              |  |  |
| SRT             | 9        | 13       | I                                            | Set the threshold of PWM to VFO transition                                                                 |  |  |
| $V_{B}$         | 10       | 14       | 0                                            | 5 V bias supply. Bypass with a minimum of 0.1 μF to ARTN.                                                  |  |  |
| CS              | 11       | 15       | I/O                                          | Current sense input. Connect to ARTN-referenced current sense resistor.                                    |  |  |
| V <sub>C</sub>  | 12       | 16       | I/O                                          | DC-DC converter bias voltage. Bypass with 0.47 µF or more to ARTN directly at pin.                         |  |  |
| GATE            | 13       | 17       | 0                                            | Gate driver output for DC-DC converter switching MOSFET.                                                   |  |  |
| ARTN            | 14       | 18       | PWR                                          | DC-DC converter analog return. Connect to RTN.                                                             |  |  |
| RTN             | 15       | 19       | O Drain of PoE pass MOSFET. Connect to ARTN. |                                                                                                            |  |  |
| V <sub>SS</sub> | 16       | 20       | PWR                                          | Connect to negative power rail derived from PoE source.                                                    |  |  |
| Pad             |          |          | _                                            | Always connect PowerPAD™ to V <sub>SS</sub> . A large fill area is required to assist in heat dissipation. |  |  |



# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                                      |                                                  | MIN                                                                                                                                                                                                                                                      | MAX                | UNIT              |  |
|--------------------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------|--|
|                                      | DEN, V <sub>DD</sub>                             | -0.3                                                                                                                                                                                                                                                     | 100                |                   |  |
|                                      | ARTN <sup>(2)</sup> , RTN <sup>(3)</sup>         | -0.6                                                                                                                                                                                                                                                     | 100                |                   |  |
| Voltage                              | CLS <sup>(4)</sup>                               | -0.3                                                                                                                                                                                                                                                     | 6.5                |                   |  |
|                                      | [CTL, MODE, RT, SLPb, SRT, VB (4), WAKE] to ARTN | -0.3                                                                                                                                                                                                                                                     | 6.5                | V                 |  |
|                                      | CS to ARTN                                       | -0.3                                                                                                                                                                                                                                                     | V <sub>B</sub>     |                   |  |
|                                      | [LED, APD SRD, T2P, V <sub>C</sub> ] to ARTN     | -0.3                                                                                                                                                                                                                                                     | 18                 |                   |  |
|                                      | GATE (4) to ARTN                                 | -0.3                                                                                                                                                                                                                                                     | VC + 0.3           |                   |  |
|                                      | RTN <sup>(5)</sup>                               | Internally limited                                                                                                                                                                                                                                       |                    |                   |  |
| Ourse of allien                      | LED                                              |                                                                                                                                                                                                                                                          | 15                 | mA                |  |
| Current, sinking                     | T2P, SRD                                         |                                                                                                                                                                                                                                                          | 5                  |                   |  |
|                                      | DEN                                              | -0.3 100 -0.6 100 -0.3 6.5  (E] to ARTN -0.3 6.5 -0.3 V <sub>B</sub> -0.3 18 -0.3 VC + 0.3 Internally limited  15 5 Internally limited |                    |                   |  |
|                                      | CLS                                              |                                                                                                                                                                                                                                                          | 65                 |                   |  |
| Current, sourcing                    | V <sub>C</sub>                                   | Internally                                                                                                                                                                                                                                               | / limited          | mA                |  |
| urrent, sourcing                     | $V_{B}$                                          | Internally                                                                                                                                                                                                                                               | Internally limited |                   |  |
| Current, average sourcing or sinking | GATE                                             |                                                                                                                                                                                                                                                          | 25                 | mA <sub>RMS</sub> |  |
| T <sub>JMAX</sub>                    |                                                  | Internally                                                                                                                                                                                                                                               | / limited          | °C                |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- 2) ARTN must be connected to RTN.
- (3) With  $I_{RTN} = 0$ .
- (4) Do not apply voltages to these pins.
- (5) SOA limited to RTN = 80 V at 1.2 A.

# 6.2 ESD Ratings

|        |               |                                                                     | VALUE | UNIT |
|--------|---------------|---------------------------------------------------------------------|-------|------|
| V      | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | 2000  | \/   |
| V(ESD) | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | 500   | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 ESD Ratings: Surge

|                                            |                           |         |       | VALUE | UNIT |
|--------------------------------------------|---------------------------|---------|-------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | System level at RJ-45 (1) | Contact | 8000  | \/    |      |
|                                            |                           | Air     | 15000 | V     |      |

(1) ESD per EN61000-4-2. A power supply containing the TPS23751 or TPS23752 was subjected to the highest test levels in the standard. Refer to the ESD section.



# 6.4 Recommended Operating Conditions<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                        |                                               | MIN NO | XAM MC         | UNIT |  |
|------------------------|-----------------------------------------------|--------|----------------|------|--|
|                        | ARTN, RTN, V <sub>DD</sub>                    | 0      | 57             |      |  |
| Input valtage          | [LED, APD ,SRD, T2P, V <sub>C</sub> ] to ARTN | 0      | 18             | V    |  |
| Input voltage          | [CTL,CS, MODE, SLPb, SRT, WAKE] to ARTN       | 0      | V <sub>B</sub> | V    |  |
|                        | SRT to ARTN                                   | 0.5    | 1.5            |      |  |
|                        | RTN                                           |        | 1.2            | Α    |  |
| Sinking current        | SRD, T2P                                      |        | 2              | A    |  |
|                        | LED                                           |        | 10             | mA   |  |
| Sourcing current       | V <sub>B</sub> <sup>(2)</sup>                 |        | 5              | mA   |  |
| Continuous RTN current | $(T_J \le 125^{\circ}C)^{(3)}$                |        | 825            | mA   |  |
| Desistance             | R <sub>CLS</sub> <sup>(2)</sup>               | 60     |                | Ω    |  |
| Resistance             | R <sub>WAKE</sub>                             |        | 392            | kΩ   |  |
| Capacitance            | V <sub>B</sub> <sup>(2)</sup>                 | 0.08   |                | μF   |  |
| Junction temperature   |                                               | -40    | 125            | °C   |  |

ARTN tied to RTN

# 6.5 Thermal Information

|                       |                                              | TPS23751    | TPS23752    |      |
|-----------------------|----------------------------------------------|-------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | PWP (TSSOP) | PWP (TSSOP) | UNIT |
|                       |                                              | 16 PINS     | 20 PINS     |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 39.5        | 38.5        | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 25.9        | 23.8        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 21.1        | 25.6        | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 0.7         | 0.7         | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 20.8        | 20.3        | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.0         | 1.6         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report (SPRA953).

Do not apply voltage supply to these pins.

This is minimum current-limit value. Viable systems will be designed for maximum currents below this value with reasonable margin. IEEE 802.3at permits 600mA continuous loading.



### 6.6 Electric Characteristics - Controller Section

Unless otherwise noted, 40 V  $\leq$  V<sub>DD</sub>  $\leq$  57 V; V<sub>CTL</sub> = V<sub>MODE</sub> = V<sub>SLPb</sub> = V<sub>B</sub>; V<sub>SRT</sub> = 0.5 V; V<sub>APD</sub> = V<sub>CS</sub> = V<sub>ARTN</sub> = V<sub>RTN</sub>; CLS, GATE, LED, SRD, T2P open; R<sub>WAKE</sub> = 392 k $\Omega$ ; R<sub>DEN</sub> = 24.9 k $\Omega$ ; R<sub>T</sub> = 34 k $\Omega$ ; C<sub>VB</sub> = C<sub>VC</sub> = 0.1  $\mu$ F; -40  $\leq$  T<sub>J</sub>  $\leq$  125°C. Typical values are at 25°C. All voltages referred to V<sub>SS</sub>.

 $V_C = 12 \text{ V}, V_{DEN} = V_{VSS}, V_{ARTN} = V_{RTN} = V_{SS}$ 

|                        | PARAMETER                                                                     | TEST C                                                                                                          | ONDITIONS                                                                | MIN  | TYP   | MAX  | UNIT |
|------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------|-------|------|------|
| V <sub>C</sub> (GATE   | DRIVE SUPPLY)                                                                 |                                                                                                                 |                                                                          |      |       |      |      |
| Output volta           | age; TPS23752 only                                                            | V <sub>VDD</sub> = 48 V, Sleep mode                                                                             | •                                                                        | 12   | 12.8  | 13.8 | V    |
|                        | Startup gourge gurrent                                                        | V <sub>VDD</sub> = 48 V, V <sub>C</sub> = 0 V                                                                   |                                                                          | 1.1  | 1.5   | 2.1  | m۸   |
| I <sub>VC_ST</sub>     | Startup source current                                                        | $V_{VDD} = 10.9 \text{ V}, V_{C} = 8.6 \text{ V}$                                                               | 1                                                                        | 0.9  | 1.3   | 1.8  | mA   |
| $I_{VC\_OP}$           | Operating current                                                             | $V_{VC}$ = 12 V, $V_{CTL}$ = $V_{B}$                                                                            |                                                                          | 0.9  | 1.8   | 3.0  | mA   |
| t <sub>ST</sub>        | Bootstrap start up time, $C_{VC}$ = 22 $\mu$ F                                | V <sub>VDD</sub> = 48 V, measure time                                                                           | ne from $V_{VC}(0) \rightarrow V_{CUV}$                                  | 103  | 155   | 203  | ms   |
| $V_{\text{CUV}}$       | UVLO threshold                                                                | $V_{VC}$ rising until $V_{SRD}\downarrow$                                                                       |                                                                          | 8.6  | 8.9   | 9.2  | V    |
| $V_{\text{CUVH}}$      | OVEO tillestiold                                                              | Hysteresis                                                                                                      |                                                                          | 3    | 3.2   | 3.4  | V    |
| V <sub>B</sub> (BIAS S | SUPPLY)                                                                       |                                                                                                                 |                                                                          |      |       |      |      |
|                        | Output voltage                                                                | 7.5 V ≤ V <sub>VC</sub> ≤ 18 V, 0 ≤ I <sub>\</sub>                                                              | <sub>/B</sub> ≤ 5 mA                                                     | 4.75 | 5.00  | 5.25 | V    |
| APD (AUX               | ILIARY POWER DETECT)                                                          |                                                                                                                 |                                                                          |      |       |      |      |
| $V_{APDEN}$            | APD threshold voltage                                                         | V <sub>APD</sub> ↑, measure with res                                                                            | pect to ARTN                                                             | 1.43 | 1.50  | 1.57 | V    |
| V <sub>APDH</sub>      | APD threshold voltage                                                         | Hysteresis                                                                                                      |                                                                          | 0.28 | 0.30  | 0.32 | V    |
|                        | Leakage current                                                               | V <sub>APD</sub> = 18 V                                                                                         |                                                                          |      |       | 10   | μA   |
| RT (OSCIL              | LATOR)                                                                        |                                                                                                                 |                                                                          |      |       |      |      |
| F <sub>SW</sub>        | Switching frequency in PWM mode                                               | $R_T$ = 34.0 kΩ. Measure at GATE                                                                                |                                                                          | 226  | 251   | 276  | kHz  |
| F <sub>VFO</sub>       | Switching frequency in VFO mode                                               | V <sub>CTL</sub> = 1.75 V, R <sub>T</sub> = 34.0                                                                | kΩ. Measure at GATE                                                      | 105  | 135   | 165  | kHz  |
| D <sub>MAX</sub>       | Maximum duty cycle                                                            | V <sub>CTL</sub> = V <sub>B</sub> , Measure at G                                                                | ATE                                                                      | 75%  | 80%   | 85%  |      |
| CTL (CON               | TROL – PWM INPUT)                                                             |                                                                                                                 |                                                                          |      |       | •    |      |
|                        |                                                                               | V 05.V                                                                                                          | $V_{CTL} \downarrow until V_{SRD} \uparrow$                              | 1.90 | 2.00  | 2.10 | V    |
|                        | V <sub>CTL</sub> at PWM/VFO transition point                                  | V <sub>SRT</sub> = 0.5 V                                                                                        | Hysteresis (1)                                                           |      | 35    |      | mV   |
| V <sub>CTL_VFO</sub>   |                                                                               | V 40V                                                                                                           | $V_{CTL} \downarrow until V_{SRD} \uparrow$                              | 2.15 | 2.25  | 2.35 | V    |
| GIL_VFO                |                                                                               | V <sub>SRT</sub> = 1.0 V                                                                                        | Hysteresis (1)                                                           |      | 40.50 |      | mV   |
| T <sub>SSD</sub>       | Internal soft start delay time                                                | V <sub>CTL</sub> = 3.5 V, measure from                                                                          | om switching start to V <sub>CSMAX</sub>                                 | 1.87 | 3.01  | 5.09 | ms   |
|                        | Input resistance                                                              |                                                                                                                 |                                                                          | 70   | 105   | 145  | kΩ   |
| $V_{ZF}$               | Zero frequency threshold (ZF)                                                 | V <sub>CTL</sub> ↓ until GATE stops s                                                                           | switching                                                                | 1.40 | 1.50  | 1.60 | V    |
| $V_{ZDC}$              | Zero duty cycle (ZDC) threshold (VFO disabled)                                | V <sub>SRT</sub> = V <sub>ARTN</sub> , V <sub>CTL</sub> ↓ unti                                                  | I GATE stops switching                                                   | 1.55 | 1.75  | 1.95 | V    |
|                        | Gain, V <sub>CS</sub> to V <sub>CTL</sub> <sup>(1)</sup>                      |                                                                                                                 |                                                                          |      | 5.0   |      | V/V  |
| CS (CURR               | ENT SENSE)                                                                    |                                                                                                                 |                                                                          |      |       | ,    |      |
| V <sub>CSMAX</sub>     | Maximum threshold voltage                                                     | V <sub>CS</sub> ↑ until V <sub>GATE</sub> ↓                                                                     |                                                                          | 0.22 | 0.25  | 0.28 | V    |
|                        | Dealt V in VEO and de                                                         | $1.60 \text{ V} \le \text{V}_{\text{CTL}} \le 1.90 \text{ V}, \text{ V}$<br>$\text{V}_{\text{GATE}} \downarrow$ | $V_{\rm SRT} = 0.5 \text{ V}, \text{ V}_{\rm CS} \uparrow \text{ until}$ | 40   | 50    | 60   | mV   |
| V <sub>CS_VFO</sub>    | Peak V <sub>CS</sub> in VFO mode                                              | 1.85 V ≤ V <sub>CTL</sub> ≤ 2.15 V, V                                                                           | $V_{SRT} = 1.0 \text{ V}, V_{CS} \uparrow \text{ until } V_{GATE}$       | 85   | 100   | 115  | mV   |
| $V_{PK}$               | Internal slope compensation voltage, see Figure 2                             | D = D <sub>MAX</sub>                                                                                            |                                                                          | 32   | 40    | 50   | mV   |
| I <sub>CS_RAMP</sub>   | Ramp component of I <sub>CS</sub>                                             | $D = D_{MAX}$                                                                                                   |                                                                          | 12   | 16    | 25   | μA   |
| I <sub>CSDC</sub>      | DC component of I <sub>CS</sub>                                               |                                                                                                                 |                                                                          | 1    | 2     | 3    | μA   |
| D <sub>SLOPE_ST</sub>  | Slope compensation ramp start relative to switching period. Refer to Figure 2 |                                                                                                                 |                                                                          | 30%  | 34%   | 39%  |      |
| t <sub>1</sub>         | Turn off delay                                                                | V <sub>CS</sub> = 0.3 V, measure t <sub>prf5</sub>                                                              | <sub>50–50</sub> , see Figure 3                                          |      | 50    | 90   | ns   |
| t <sub>BLNK</sub>      | Blanking period                                                               |                                                                                                                 |                                                                          | 100  | 150   | 200  | ns   |
|                        | Off state pulldown resistance                                                 | <del> </del>                                                                                                    |                                                                          |      | 290   | 500  | Ω    |

<sup>(1)</sup> Parameters provided for reference only, and do not constitute part of TI published specifications for purposes of TI product warranty.



# **Electric Characteristics - Controller Section (continued)**

Unless otherwise noted, 40 V  $\leq$  V<sub>DD</sub>  $\leq$  57 V; V<sub>CTL</sub> = V<sub>MODE</sub> = V<sub>SLPb</sub> = V<sub>B</sub>; V<sub>SRT</sub> = 0.5 V; V<sub>APD</sub> = V<sub>CS</sub> = V<sub>ARTN</sub> = V<sub>RTN</sub>; CLS, GATE, LED, SRD, T2P open; R<sub>WAKE</sub> = 392 k $\Omega$ ; R<sub>DEN</sub> = 24.9 k $\Omega$ ; R<sub>T</sub> = 34 k $\Omega$ ; C<sub>VB</sub> = C<sub>VC</sub> = 0.1  $\mu$ F; -40  $\leq$  T<sub>J</sub>  $\leq$  125°C. Typical values are at 25°C. All voltages referred to V<sub>SS</sub>.

 $V_C = 12 \text{ V}, V_{DEN} = V_{VSS}, V_{ARTN} = V_{RTN} = V_{SS}$ 

| PARAMETER                             | TEST CONDITIONS                                                | MIN  | TYP  | MAX  | UNIT |
|---------------------------------------|----------------------------------------------------------------|------|------|------|------|
| GATE (GATE DRIVER)                    |                                                                |      |      |      |      |
| Peak source current                   | GATE high, pulsed measurement                                  | 0.35 | 0.60 | 1.00 | Α    |
| Peak sink current                     | GATE low, pulsed measurement                                   | 0.70 | 1.00 | 1.40 | Α    |
| Rise time (1)                         | t <sub>prr10-90</sub> , C <sub>GATE</sub> = 1 nF; see Figure 4 |      | 40   |      | ns   |
| Fall time (1)                         | t <sub>pff90-10</sub> , C <sub>GATE</sub> = 1 nF; see Figure 4 |      | 27   |      | ns   |
| Pull-up resistance                    |                                                                |      |      | 20   | Ω    |
| Pull-down resistance                  |                                                                |      |      | 10   | Ω    |
| SRD (SYNCHRONOUS RECTIFIER DISABLE)   |                                                                |      |      |      |      |
| Output low voltage                    | I <sub>SRD</sub> = 2 mA sinking                                |      | 0.25 | 0.45 | V    |
| Leakage current                       | V <sub>CTL</sub> = 1.75 V, V <sub>SRD</sub> = 18 V             |      |      | 10   | μA   |
| SRT (SYNCHRONOUS RECTIFIER THRESHOLD) |                                                                |      |      |      |      |
| Leakage current                       | 0 V ≤ V <sub>SRT</sub> ≤ 5 V                                   |      |      | 1    | μA   |
| THERMAL SHUTDOWN                      |                                                                |      |      |      |      |
| Shutdown                              | T <sub>J</sub> rising                                          | 135  | 145  | 155  | °C   |
| Hysteresis <sup>(1)</sup>             |                                                                |      | 20   |      | °C   |



# 6.7 Electrical Characteristics - Sleep Mode (TPS23752 Only)

Unless otherwise noted, 40 V  $\leq$  V<sub>DD</sub>  $\leq$  57 V; V<sub>CTL</sub> = V<sub>MODE</sub> = V<sub>SLPb</sub> = V<sub>B</sub>; V<sub>SRT</sub> = 0.5 V; V<sub>APD</sub> = V<sub>CS</sub> = V<sub>ARTN</sub> = V<sub>RTN</sub>; CLS, GATE, LED, SRD, T2P open; R<sub>WAKE</sub> = 392 k $\Omega$ ; R<sub>DEN</sub> = 24.9 k $\Omega$ ; R<sub>T</sub> = 34 k $\Omega$ ; C<sub>VB</sub> = C<sub>VC</sub> = 0.1  $\mu$ F; -40  $\leq$  T<sub>J</sub>  $\leq$  125°C. Typical values are at 25°C. All voltages referred to V<sub>SS</sub>.

 $V_{DD} = 48 \text{ V}, V_{APD} = V_{ARTN} = V_{RTN} = V_{VSS}, V_{VC} = 13 \text{ V}$ 

|                     | PARAMETER                                                                                                                                                                                      | TEST CONDITIONS                                                                                                  | MIN    | TYP    | MAX    | UNIT |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--------|--------|--------|------|
| SLPb                |                                                                                                                                                                                                |                                                                                                                  |        |        |        |      |
|                     | SLPb threshold                                                                                                                                                                                 | V <sub>SLPb</sub> falling until I <sub>LED</sub> ↑                                                               | 1.10   | 1.66   | 2.10   | V    |
|                     | Input pullup current                                                                                                                                                                           |                                                                                                                  | 4      | 5.7    | 8      | μΑ   |
| MODE                |                                                                                                                                                                                                |                                                                                                                  |        |        |        |      |
|                     | MODE threshold                                                                                                                                                                                 | MODE falling unti I <sub>LED</sub> ↑                                                                             | 1.10   | 1.66   | 2.10   | V    |
|                     | MODE hysteresis (1)                                                                                                                                                                            |                                                                                                                  |        | 1.6    |        | V    |
|                     | Input pullup current                                                                                                                                                                           |                                                                                                                  | 4      | 5.7    | 8      | μΑ   |
| WAKE                |                                                                                                                                                                                                |                                                                                                                  |        |        |        |      |
|                     | Output voltage                                                                                                                                                                                 | Sleep mode                                                                                                       | 2.43   | 2.50   | 2.57   | V    |
| R <sub>WKPLUP</sub> | Pull-up resistance                                                                                                                                                                             |                                                                                                                  | 3.95   | 5.33   | 6.88   | kΩ   |
| LED                 |                                                                                                                                                                                                |                                                                                                                  |        |        |        |      |
|                     | Output low voltage                                                                                                                                                                             | SLPb ↓, I <sub>LED</sub> = 10 mA                                                                                 | 0.60   | 0.90   | 1.50   | V    |
|                     | Leakage current                                                                                                                                                                                | V <sub>LED</sub> = 18 V                                                                                          |        |        | 10     | μA   |
| SLEEP S             | UPPLY CURRENT                                                                                                                                                                                  |                                                                                                                  |        |        |        |      |
|                     | Sleep supply current when APD is enabled                                                                                                                                                       | V <sub>APD</sub> = 2 V; SLPb ↓, measure I <sub>VDD</sub>                                                         |        | 0.5    | 1      | mA   |
|                     | MDC cumply current                                                                                                                                                                             | Pulsed mode: $V_{MODE} = 0 \text{ V}$ ; SLPb $\downarrow$ ,<br>Measure $I_{VDD}$ 0 $\leq$ $I_{LED}$ $\leq$ 10 mA | 10.0   | 10.6   | 11.5   | mApk |
|                     | MP3 supply current                                                                                                                                                                             | DC mode: $V_{MODE} = V_{B}$ , then SLPb $\downarrow$ ,<br>Measure $I_{VDD}$ 0 $\leq$ $I_{LED}$ $\leq$ 10 mA      | 10.0   | 10.6   | 11.5   | mA   |
|                     |                                                                                                                                                                                                | MPS pulsed current duty cycle                                                                                    | 28.80% | 28.88% | 28.95% |      |
|                     |                                                                                                                                                                                                | MPS pulsed current ON time                                                                                       | 75     | 87.5   |        | ms   |
|                     | Input pullup current  MODE threshold  MODE hysteresis (1) Input pullup current  Output voltage Pull-up resistance  Output low voltage Leakage current  SUPPLY CURRENT Sleep supply current whe | MPS pulsed current OFF time                                                                                      |        | 215    | 250    | ms   |

<sup>(1)</sup> Parameters provided for reference only, and do not constitute part of TI published specifications for purposes of TI product warranty.

Product Folder Links: TPS23751 TPS23752

Submit Documentation Feedback



# 6.8 Electrical Characteristics - PoE Interface Section

Unless otherwise noted, 40 V  $\leq$  V<sub>DD</sub>  $\leq$  57 V; V<sub>CTL</sub> = V<sub>MODE</sub> = V<sub>SLPb</sub> = V<sub>B</sub>; V<sub>SRT</sub> = 0.5 V; V<sub>APD</sub> = V<sub>CS</sub> = V<sub>ARTN</sub> = V<sub>RTN</sub>; CLS, GATE, LED, SRD, T2P open; R<sub>WAKE</sub> = 392 k $\Omega$ ; R<sub>DEN</sub> = 24.9 k $\Omega$ ; R<sub>T</sub> = 34 k $\Omega$ ; C<sub>VB</sub> = C<sub>VC</sub> = 0.1  $\mu$ F;  $-40 \leq$  T<sub>J</sub>  $\leq$  125°C. Typical values are at 25°C. All voltages referred to V<sub>SS</sub>. Unless otherwise noted, V<sub>VC</sub> = V<sub>APD</sub> = V<sub>CS</sub> = V<sub>ARTN</sub> = V<sub>RTN</sub>.

|                     | PARAMETER              | TEST CONDITIONS                                                                                                                                                       | MIN   | TYP   | MAX   | UNIT |  |
|---------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|--|
| DEN (DE             | TECTION AND ENABLE)    |                                                                                                                                                                       |       |       |       |      |  |
|                     | Bias current           | DEN open, I <sub>VDD</sub> + I <sub>DEN</sub> + I <sub>RTN</sub> , V <sub>VDD</sub> = 10.1 V, not in mark                                                             | 3     | 5     | 12    | μΑ   |  |
|                     | DEN leakage current    | $V_{DEN} = V_{VDD} = 57 \text{ V}$                                                                                                                                    |       | 0.1   | 5     | μΑ   |  |
|                     | Detection current      | $I_{VDD} + I_{DEN} + I_{RTN}$ , $V_{VDD} = 1.4 \text{ V}$                                                                                                             | 53.8  | 56.5  | 58.3  |      |  |
|                     | Detection current      | $I_{VDD} + I_{DEN} + I_{RTN}$ , $V_{VDD} = 10.1 \text{ V}$                                                                                                            | 395   | 410   | 417   | μA   |  |
| \/                  | Disable threshold      | DEN falling                                                                                                                                                           | 3     | 3.6   | 5     | V    |  |
| $V_{PD\_DIS}$       | Hysteresis             |                                                                                                                                                                       | 50    | 113   | 200   | mV   |  |
| CLS (CL             | ASSIFICATION)          |                                                                                                                                                                       |       |       |       |      |  |
|                     | Classification current | 13 V $\leq$ V <sub>VDD</sub> $\leq$ 21 V, Measure I <sub>VDD</sub> + I <sub>DEN</sub> + I <sub>RTN</sub>                                                              |       |       |       |      |  |
|                     |                        | $R_{CLS}$ = 1270 $\Omega$                                                                                                                                             | 1.80  | 2.17  | 2.60  |      |  |
|                     |                        | $R_{CLS} = 243 \Omega$                                                                                                                                                | 9.90  | 10.60 | 11.20 | mA   |  |
| I <sub>CLS</sub>    |                        | $R_{CLS} = 137 \Omega$                                                                                                                                                | 17.60 | 18.60 | 19.40 |      |  |
|                     |                        | $R_{CLS} = 90.9 \Omega$                                                                                                                                               | 26.50 | 27.90 | 29.30 |      |  |
|                     |                        | $R_{CLS} = 63.4 \Omega$                                                                                                                                               | 38.00 | 39.90 | 42.00 |      |  |
| V <sub>CL_ON</sub>  |                        | V <sub>VDD</sub> rising, V <sub>CLS</sub> ↑                                                                                                                           | 11.9  | 12.5  | 13    | V    |  |
| V <sub>CL_H</sub>   | Class lower threshold  | Hysteresis                                                                                                                                                            | 1.4   | 1.6   | 1.7   | V    |  |
| V <sub>CU_OFF</sub> | Class upper threshold  | $V_{VDD}$ rising, $V_{CLS} \downarrow$                                                                                                                                | 21    | 22    | 23    | V    |  |
|                     |                        | Hysteresis                                                                                                                                                            | 0.50  | 0.75  | 0.90  | V    |  |
| V <sub>MSR</sub>    | Mark reset threshold   | V <sub>VDD</sub> falling                                                                                                                                              | 3     | 3.9   | 5     | V    |  |
|                     | Mark state resistance  | 2-point measurement at 5 V and 10.1 V                                                                                                                                 | 6     | 9.1   | 12    | kΩ   |  |
|                     | Leakage current        | $V_{VDD}$ = 57 V, $V_{CLS}$ = 0 V, measure $I_{CLS}$                                                                                                                  |       |       | 1     | μΑ   |  |
| RTN (PA             | SS DEVICE)             |                                                                                                                                                                       |       |       |       |      |  |
| r <sub>DS(on)</sub> | On resistance          | $V_{VC} = V_{APD} = V_{ARTN} = V_{CS} = V_{VDD}$                                                                                                                      | 0.20  | 0.45  | 0.75  | Ω    |  |
| -(.,                | Current limit          | $V_{VC} = V_{APD} = V_{ARTN} = V_{CS} = V_{VDD}, V_{RTN} = 1.5 \text{ V},$<br>Measure $I_{RTN}$                                                                       | 0.85  | 1.00  | 1.20  | Α    |  |
|                     | Inrush current         | $V_{VC} = V_{APD} = V_{ARTN} = V_{CS} = V_{DD}, V_{RTN} = 2 \text{ V}, V_{DD} = 20 \text{ V} \rightarrow 48 \text{ V}$                                                | 100   | 140   | 180   | mA   |  |
|                     | Inrush termination     | Percentage of inrush current                                                                                                                                          | 80%   | 90%   | 99%   |      |  |
|                     | Foldback threshold     | V <sub>RTN</sub> ↑                                                                                                                                                    | 11.0  | 12.3  | 13.6  | V    |  |
|                     | Foldback deglitch time | V <sub>RTN</sub> rising to when current limit changes to inrush current limit                                                                                         | 500   | 800   | 1500  | μs   |  |
|                     | Input bias current     | $V_{VDD} = V_{RTN} = 30 \text{ V}$ , Measure $I_{RTN}$                                                                                                                |       |       | 30    | μA   |  |
|                     | RTN leakage current    | $V_{RTN} = V_{VDD} = 100 \text{ V}, V_{DEN} = V_{VSS}$                                                                                                                |       |       | 50    | μΑ   |  |
| T2P (TYF            | PE 2 PSE INDICATION)   |                                                                                                                                                                       |       |       |       | -    |  |
| V <sub>T2P</sub>    | Output low voltage     | I <sub>T2P</sub> = 2 mA, after 2-event classification and softstart is complete, V <sub>VC</sub> = 12 V, V <sub>CTL</sub> = 3 V, V <sub>ARTN</sub> = V <sub>VSS</sub> |       | 0.26  | 0.60  | ٧    |  |
| t <sub>T2P</sub>    | T2P startup delay      | $V_{CTL} = 3 \text{ V}, V_{APD} = 2 \text{ V}, \text{ Measure from switching start to } V_{T2P} \downarrow$                                                           | 2     | 4.3   | 7     | ms   |  |
|                     | Leakage current        | $V_{T2P} = 18 \text{ V}, V_{ARTN} = V_{VSS}$                                                                                                                          |       |       | 10    | μA   |  |
| PoE – P             | O UVLO                 |                                                                                                                                                                       |       |       |       | -    |  |
| .,                  | UVLO rising threshold  |                                                                                                                                                                       | 36.3  | 38.1  | 40    |      |  |
| $V_{UVLO_R}$        | UVLO falling threshold |                                                                                                                                                                       | 30.5  | 32.0  | 33.6  | V    |  |
| SUPPLY              | CURRENT                | 1                                                                                                                                                                     |       |       |       |      |  |
| <u></u>             | Operating current      | Measure I <sub>VDD</sub> , V <sub>VDD</sub> = 48 V, 40 V ≤ V <sub>VDD</sub> ≤ 57 V                                                                                    |       | 210   | 500   | μA   |  |
|                     | 1 0                    |                                                                                                                                                                       |       |       |       | F 1  |  |

Copyright © 2012-2018, Texas Instruments Incorporated

Submit Documentation Feedback



# **Electrical Characteristics - PoE Interface Section (continued)**

Unless otherwise noted, 40 V  $\leq$  V<sub>DD</sub>  $\leq$  57 V; V<sub>CTL</sub> = V<sub>MODE</sub> = V<sub>SLPb</sub> = V<sub>B</sub>; V<sub>SRT</sub> = 0.5 V; V<sub>APD</sub> = V<sub>CS</sub> = V<sub>ARTN</sub> = V<sub>RTN</sub>; CLS, GATE, LED, SRD, T2P open; R<sub>WAKE</sub> = 392 k $\Omega$ ; R<sub>DEN</sub> = 24.9 k $\Omega$ ; R<sub>T</sub> = 34 k $\Omega$ ; C<sub>VB</sub> = C<sub>VC</sub> = 0.1  $\mu$ F; -40  $\leq$  T<sub>J</sub>  $\leq$  125°C. Typical values are at 25°C. All voltages referred to V<sub>SS</sub>.

Unless otherwise noted,  $V_{VC} = V_{APD} = V_{CS} = V_{ARTN} = V_{RTN}$ .

| PARAMETER                                                                              | TEST CONDITIONS       | MIN | TYP | MAX | UNIT |
|----------------------------------------------------------------------------------------|-----------------------|-----|-----|-----|------|
| Off-state current ARTN and $V_{VC}$ open, $V_{VDD} = 30 \text{ V}$ , Measure $I_{VDD}$ |                       |     |     | 300 | μΑ   |
| THERMAL SHUTDOWN                                                                       |                       |     |     |     |      |
| Shutdown                                                                               | T <sub>J</sub> rising | 135 | 145 | 155 | °C   |
| Hysteresis <sup>(1)</sup>                                                              |                       |     | 20  |     | °C   |

(1) Parameters provided for reference only, and do not constitute part of TI published specifications for purposes of TI product warranty.



Figure 2. Current Mode Compensation Ramp



Figure 3. Time Delay from  $V_{CS}$  to  $V_{GATE}$ 



Figure 4. Rise Time and Fall Time of  $V_{\text{GATE}}$ 



# 6.9 Typical Characteristics





# **Typical Characteristics (continued)**



Submit Documentation Feedback



# **Typical Characteristics (continued)**





# 7 Detailed Description

#### 7.1 Overview

The TPS23751 and TPS23572 devices have a PoE that contains all of the features needed to implement an IEEE802.3at type-2 powered device (PD) such as Detection, Classification, Type 2 Hardware Classification, and 140-mA inrush current mode DC-DC controller optimized specifically for isolated converters.

The TPS23751 and TPS23752 devices integrate a low  $0.5-\Omega$  internal switch to allow for up to 0.85 A of continuous current through the PD during normal operation.

The TPS23751 and TPS23752 devices contain several protection features such as thermal shutdown, current limit foldback, and a robust 100-V internal switch.

Submit Documentation Feedback



# 7.2 Functional Block Diagrams



Figure 20. DC-DC Controller



# **Functional Block Diagrams (continued)**



Figure 21. PoE



Figure 22. Sleep Mode Functionality (TPS23752 Only)

Submit Documentation Feedback



#### 7.3 Feature Description

### 7.3.1 Pin Description

The following descriptions refer to the functional block diagrams.

*APD:* (Auxiliary Power Detect): The APD pin is used in applications that may draw power either from the Ethernet cable or from an auxiliary power source. A voltage of more than about 1.5 V on the APD pin relative to RTN turns off the internal pass MOSFET, disables the CLS output, and enables the T2P output. A resistor divider ( $R_{APD1} - R_{APD2}$  in Figure 32) provides system-level ESD protection for the APD pin, discharges leakage from the blocking diode ( $D_A$  in Figure 32), and provides input voltage supervision to ensure that switch-over to the auxiliary voltage source does not occur at excessively low voltages. If not used, connect APD to ARTN. When the TPS23752 operates in Sleep Mode, holding APD higher than its rising threshold,  $V_{APDEN}$ , disables the maintain power signature (MPS).

**ARTN:** The ARTN pin is the local ground return for the DC-DC controller. Connections to the ARTN pin should return to a local ground plane beneath the DC-DC converter primary circuitry. For most applications, this ground plane should also connect to RTN.

 ${\it CLS:}$  An external resistor (R<sub>CLS</sub> in Figure 32) connected between the CLS pin and V<sub>SS</sub> provides a classification signature to the PSE. The controller places a voltage of approximately 2.5 V across the external resistor whenever the voltage differential between V<sub>DD</sub> and V<sub>SS</sub> lies between about 10.9 V and 22 V. The current drawn by this resistor, combined with the internal current drain of the controller and any leakage through the internal pass MOSFET, creates the classification current. Table 1 lists the external resistor values required for each of the PD power ranges defined by IEEE802.3at. The maximum average power drawn by the PD, including all losses within the DC-DC converter as well as power supplied to the downstream load, should not exceed the maximum power indicated in Table 1. Holding APD high disables the classification signature.

High-power PSEs may perform two classification cycles if Class 4 is presented on the first cycle.

| CLASS | MINIMUM POWER<br>at PD (W) | MAXIMUM POWER<br>at PD (W) | RESISTOR $R_{CLS}(\Omega)$ |
|-------|----------------------------|----------------------------|----------------------------|
| 0     | 0.44                       | 12.95                      | 1270                       |
| 1     | 0.44                       | 3.84                       | 243                        |
| 2     | 3.84                       | 6.49                       | 137                        |
| 3     | 6.49                       | 12.95                      | 90.9                       |
| 4     | 12.95                      | 25.5                       | 63.4                       |

**Table 1. Class Resistor Selection** 

 ${\it CS}$  (Current Sense): The CS pin serves as the current sense input for the DC-DC controller. The CS pin senses the voltage at the high side of the current sense resistor ( $R_{CS}$  in Figure 32). This voltage drives the current limit comparator and the PWM comparator (see Block Diagram of DC-DC controller). A leading-edge blanking circuit prevents MOSFET turn-on transients from falsely triggering either of these comparators. During the off time, and also during the blanking time that immediately follows, the CS pin is pulled to ARTN through an internal pulldown resistor.

The current limit comparator terminates the on-time portion of the switching cycle as soon as  $V_{CS}$  exceeds approximately 250 mV and the leading edge blanking interval has expired. If the converter is not in current limit, then either the PWM comparator or the maximum duty cycle limiting circuit terminates the on time.

An internal slope compensation circuit generates a current that imposes a voltage ramp at the positive input of the PWM comparator to suppress sub-harmonic oscillations. This current flows out of the CS pin. If desired, the magnitude of the slope compensation can be increased by the addition of an external resistor in series with the CS pin. The beginning of the slope compensation ramp is delayed to provide a smoother transition from PWM to VFO mode, as shown in Figure 2. Slope compensation, including that generated by any external resistance, is disabled in VFO mode.



 $\it CTL$  (Control): The CTL pin receives the control voltage from the external error amplifier. Typically this error amplifier consists of a TL431 shunt regulator driving an optocoupler, but other configurations are possible. The voltage differential between CTL and ARTN regulates power flow through the DC-DC converter. The voltage  $V_{CTL\_VFO}$  set by the SRT pin represents the boundary between PWM and VFO mode. In the PWM mode of operation, the CTL voltage determines the threshold at which the PWM comparator terminates the on-time interval. During VFO mode, the inductor peak current is fixed and the CTL voltage varies the switching frequency. During PWM mode the switching frequency is fixed and the CTL voltage varies the duty cycle.

**DEN** (Detection and Enable): The DEN pin implements two separate functions. A resistor ( $R_{DEN}$  in *Figure 32*) connected between  $V_{DD}$  and DEN generates a detection signature whenever the voltage differential between  $V_{DD}$  and  $V_{SS}$  lies between approximately 1.4 and 10.9 V. Beyond this range, the controller disconnects this resistor to save power. For applications that wish to comply with the requirements of IEEE802.3at, the external resistance should equal 24.9 k $\Omega$ .

If the resistance connected between  $V_{DD}$  and DEN is divided into two roughly equal portions, then the application circuit can disable the PD by grounding the tap point between the two resistances. This action simultaneously spoils the detection signature and thereby signals the PSE that the PD no longer requires power.

**GATE:** The gate drive pin drives the main switching MOSFET of the DC-DC converter. The internal gate driver circuitry draws power from  $V_C$  and returns it to ARTN. GATE is held low whenever the converter is disabled.

 $\pmb{LED}$  (TPS23752 only): The LED pin drives an external status LED. Connect the LED and its series current-limiting resistor from  $V_C$  to the LED pin. While in Sleep Mode, the controller pulls the LED pin to ARTN. The LED pin is also pulled low during normal operation after the soft start is complete whenever the MODE pin is low. The LED pin should draw as little current as possible to help minimize the power consumed by the PD in Sleep Mode. If a status LED is not required, leave this pin open.

**MODE** (TPS23752 only): The MODE pin in combination with the SLPb pin sets the type of MPS (DC or pulsed) during Sleep Mode. Holding this pin high when the SLPb pin transitions low causes the TPS23752 to generate a DC MPS by drawing a total of 10.6 mA (typical) from the Ethernet cable. Holding this pin low when the SLPb pin transitions low causes the TPS23752 to generate a pulsed MPS. Either MPS ensures that the PSE does not disconnect power from the PD while it is asleep. An MPS is not generated if the APD pin is held high (> 1.5 V). During normal operation, pulling MODE low causes the LED pin to pull low.

**RT** (Timing Resistor): A timing resistor ( $R_T$  in Figure 32) connected between this pin and ARTN sets the PWM switching frequency  $f_{SW}$  according to Figure 32.

$$f_{\text{SW}} = \frac{8.5 \times 10^9 \,\Omega}{\text{R}_{\text{T}}} \,\text{Hz} \tag{1}$$

The switching frequency remains constant during PWM operation, but decreases as  $V_{CTL}$  falls below  $V_{CTL\_VFO}$ . RT is a high impedance pin. Keep the connections short and isolate them from potential noise sources.

*RTN:* The RTN pin provides the negative power return path for the converter. Once  $V_{DD}$  exceeds the UVLO threshold ( $V_{UVLO\_R}$ ), the internal pass MOSFET pulls RTN to VSS. Inrush limiting prevents the RTN current from exceeding about 140 mA until the bulk capacitance ( $C_{IN}$  in Figure 32) is fully charged. Inrush ends and the converter begins operating when the RTN current drops below about 125 mA. The RTN current is subsequently limited to about 1 A. If RTN ever exceeds about 12 V, then the controller returns to inrush limiting.

RTN should be connected to ARTN for most applications.

**SLPb:** (TPS23752 only): The SLPb pin controls entry into Sleep Mode. A falling-edge transition applied to this pin during normal operation initiates Sleep Mode. This mode of operation disables converter switching, increases the current limit of the internal  $V_C$  regulator, and pulls the LED output low. Cycling  $V_{DD}$  or pulling the WAKE pin low terminates the Sleep Mode and restores normal operation.

SRD (Synchronous Rectifier Disable): This open-drain output pulls to ARTN whenever the DC-DC converter is enabled, inrush and soft start are complete, and the voltage at the CTL pin exceeds the threshold  $V_{CTL\_VFO}$  set by the SRT pin. A low voltage on the SRD pin signals the synchronous rectifier to begin operation. If the CTL pin voltage drops below  $V_{CTL\_VFO}$ , then the SRD output goes high impedance to disable the synchronous rectifier. This action ensures that the synchronous rectifier does not operate during VFO mode.

Submit Documentation Feedback



SRT (Synchronous Rectifier Threshold): The SRT pin sets the thresholds  $V_{CTL\_VFO}$  and  $V_{CS\_VFO}$ , at which the DC-DC converter switches between PWM and VFO. The application circuit normally uses a resistor divider ( $R_{SRT1} - R_{SRT2}$  in Figure 32) to generate a voltage of 0.5 to 1.5 V at the SRT pin. When the voltage on the CTL pin exceeds  $V_{CTL\_VFO}$ , the converter operates in PWM mode and the SRD pin is pulled low to enable the synchronous rectifier. When the voltage on CTL falls below  $V_{CTL\_VFO}$ , the converter operates in VFO and the SRD pin goes high impedance to disable the synchronous rectifier. Tying SRT to ARTN disables the VFO mode.

*T2P* (Type-2 PSE Indicator): The controller pulls this pin to ARTN whenever type-2 hardware classification has been observed; or the APD pin is pulled high, after the internal T2P delay is complete, and  $V_{CTL} \le 4$  V. Once T2P is valid,  $V_{CTL}$  has no effect on the status of T2P. The T2P output will return to a high-impedance state if the part enters thermal shutdown, the pass MOSFET enters inrush limiting, or if a type-2 PSE was not detected and the voltage on APD drops below its threshold. The circuitry that watches for type-2 hardware classification latches its result when the  $V_{(VDD-VSS)}$  voltage differential rises above the upper classification threshold. This circuit resets when the  $V_{(VDD-VSS)}$  voltage differential drops below the mark threshold. The T2P pin can be left unconnected if it is not used.

 $V_B$  (Bias Voltage): The  $V_B$  pin is the output of an internal 5 V regulator fed from  $V_C$ . A ceramic bypass capacitor with a minimum capacitance of no less than 80 nF must connect from  $V_B$  to ARTN.  $V_B$  may be used to bias the feedback optocoupler. For the TPS23752,  $V_B$  may also bias pullups for SLPb and MODE.

 $V_C$  (Controller Voltage): The  $V_C$  pin connects to the auxiliary bias supply for the DC-DC controller. The MOSFET gate driver draws current directly from  $V_C$ .  $V_B$  is regulated down from  $V_C$  to provide power for the rest of the internal control circuitry. A startup current source from  $V_{DD}$  to  $V_C$  controlled by a comparator with hysteresis implements the converter bootstrap startup.  $V_C$  must receive power from an auxiliary source, such as an auxiliary winding on the flyback transformer, to sustain normal operation after startup. A low-ESR bypass capacitor, such as a ceramic capacitor, must connect from  $V_C$  to ARTN to supply the gate drive current required to drive the external switching MOSFET.

The TPS23752 regulates  $V_C$  to 12.8 V while in Sleep Mode to regulate the brightness of the Sleep-Mode LED. The Sleep Mode output voltage is high enough to drive at least three LED's in series when additional brightness is required. This reduces the required value of  $R_{LED}$  and associated power consumption for a given LED bias current.

 $V_{DD}$ : The  $V_{DD}$  pin connects to the positive side of the input supply. The  $V_{DD}$  pin provides operating power to the PD controller, allows this circuit to monitor the input line voltage, and serves as the source for DC-DC startup current. In the TPS23752, it also supplies the LED and MPS current during Sleep-Mode operation

 $V_{SS}$ : The V<sub>SS</sub> pin connects to the negative rail of the input supply. It serves as a local ground for the PD control circuitry. The PowerPAD<sup>TM</sup> must connect to V<sub>SS</sub> to ensure proper operation.

 $\it{WAKE}$  (TPS23752 only): The WAKE pin performs several functions. During Sleep Mode, it outputs a current-limited 2.5 V. Pushing the external pushbutton ( $S_{WAKE}$  in Figure 32) during Sleep Mode connects the WAKE pin to optocoupler, OPTO6. An internal current comparator detects this excess current drawn by OPTO6 and re-enables the DC-DC converter out of Sleep Mode. The WAKE pin now connects back to the internal pullup resistor ( $R_{WKPLUP}$  in the Sleep Mode block diagram) to provide bias current for OPTO6. The optocoupler alerts the system controller that the button has been pressed during sleep operation. Circuit board routing should protect WAKE from noise sources on the board.

#### 7.4 Device Functional Modes

# 7.4.1 PoE Overview

The following text is intended as an aid in understanding the operation of the TPS23751 and TPS23752 but not as a substitute for the IEEE 802.3at standard. The IEEE 802.3at standard is an update to IEEE 802.3-2008 clause 33 (PoE), adding high-power options and enhanced classification. Generally speaking, a device compliant to IEEE 802.3-2008 is referred to as a type 1 device, and devices with high power and enhanced classification are referred to as type 2 devices. Standards change and should always be referenced when making design decisions.



## **Device Functional Modes (continued)**

The IEEE 802.3at standard defines a method of safely powering a PD (powered device) over a cable by power sourcing equipment (PSE), and then removing power if a PD is disconnected. The process proceeds through an idle state and three operational states of detection, classification, and operation. The PSE leaves the cable unpowered (idle state) while it periodically looks to see if something has been plugged in; this operation is referred to as detection. The low power levels used during detection are unlikely to damage devices not designed for PoE. If a valid PD signature is present, the PSE may inquire how much power the PD requires; this operation is referred to as classification. The PSE may then power the PD if it has adequate capacity.

Type 2 PSEs are required to do type 1 hardware classification plus a (new) data-layer classification, or an enhanced type 2 hardware classification. Type 1 PSEs are not required to do hardware or data link layer (DLL) classification. A type 2 PD must do type 2 hardware classification as well as DLL classification. The PD may return the default, 13W current-encoded class, or one of four other choices. DLL classification occurs after power-on and the Ethernet data link has been established.

Once started, the PD must present a Maintain Power Signature (MPS) to assure the PSE that it is still present. The PSE monitors its output for a valid MPS and turns the port off if it loses the MPS. Loss of the MPS returns the PSE to the idle state. Figure 23 shows the operational states as a function of PD input voltage. The upper half is for IEEE 802.3-2008, and the lower half shows specific differences for IEEE 802.3at. The dashed lines in the lower half indicate these states are the same (e.g., Detect and Class) for both.



Figure 23. Threshold Voltages

Submit Documentation Feedback



## **Device Functional Modes (continued)**

The PD input, typically an RJ-45 eight-lead connector, is referred to as the power interface (PI). PD input requirements differ from PSE output requirements to account for voltage drops and operating margin. The standard allots the maximum loss to the cable regardless of the actual installation to simplify implementation. IEEE 802.3-2008 was designed to run over infrastructure including ISO/IEC 11801 class C (CAT3 per TIA/EIA-568) that may have had AWG 26 conductors. IEEE 802.3at type 2 cabling power loss allotments and voltage drops have been adjusted for 12.5  $\Omega$  power loops per ISO/IEC11801 class D (CAT5 or higher per TIA/EIA-568, typically AWG 24 conductors). Table 2 shows key operational limits broken out for the two revisions of the standard.

**Power Loop PSE Static** Static PD Input Voltage **PSE Output PD Input** Resistance Output Standard Power (min) Power (max) Power ≤ 12.95W Power > 12.95W (max) Voltage (min) IEEE802.3at-2008 20 Ω 15.4W 44 V 12.95W 37 V - 57 V N/A 802.3at (Type 1) 42.5 V - 57 V 802.3at (Type 2) 12.5Ω 30W 50 V 25.5W 37 V - 57 V

**Table 2. Comparison of Operational Limits** 

The PSE can apply voltage either between the RX and TX pairs (pins 1 - 2 and 3 - 6 for 10baseT or 100baseT), or between the two spare pairs (4 - 5 and 7 - 8). Power application to the same pin combinations in 1000baseT systems is recognized in IEEE 802.3at. 1000baseT systems can handle data on all pairs, eliminating the spare pair terminology. The PSE may only apply voltage to one set of pairs at a time. The PD uses input diode bridges to accept power from any of the possible PSE configurations. The voltage drops associated with the input bridges create a difference between the standard limits at the PI and the TPS23751 and TPS23752 specifications.

A compliant type 2 PD has power management requirements not present with a type 1 PD. These requirements include the following:

- 1. Must interpret type 2 hardware classification,
- 2. Must present hardware class 4,
- 3. Must implement DLL negotiation,
- 4. Must behave like a type 1 PD during inrush and startup,
- 5. Must not draw more than 13W for 80ms after the PSE applies operating voltage (power-up),
- 6. Must not draw more than 13W if it has not received a type 2 hardware classification or received permission through DLL,
- 7. Must meet various operating and transient templates, and
- 8. Optionally monitor for the presence or absence of an adapter (assume high power).

As a result of these requirements, the PD must be able to dynamically control its loading, and monitor T2P for changes. In cases where the design needs to know specifically if an adapter is plugged in and operational, the adapter should be individually monitored, typically with an optocoupler.

### 7.4.1.1 Threshold Voltages

The TPS23751 and TPS23752 have a number of internal comparators with hysteresis for stable switching between the various states. Figure 24 relates the parameters in the Electrical Characteristics section to the PoE states. The mode labeled Idle between Classification and Operation implies that the DEN, CLS, and RTN pins are all high impedance. The state labeled Mark, which is drawn in dashed lines, is part of the new type 2 hardware class state machine.





NOTE: Variable names refer to Electrical Characteristic table parameters

Figure 24. Threshold Voltages

## 7.4.1.2 PoE Startup Sequence

The waveforms of Figure 25 demonstrate detection, classification, and startup from a PSE with type 2 hardware classification. The key waveforms shown are  $V_{(VDD-VSS)}$ ,  $V_{(RTN-VSS)}$ , and  $I_{Pl}$ . IEEE 802.3at requires a minimum of two detection levels, two class and mark cycles, and startup from the second mark event.  $V_{RTN}$  to  $V_{SS}$  falls as the TPS23751 or TPS23752 charges  $C_{IN}$  following application of full voltage. Subsequently, the converter starts up, drawing current as seen in the  $I_{Pl}$  waveform.



Figure 25. Startup

Submit Documentation Feedback



#### 7.4.1.3 Detection

The TPS23751 or TPS23752 pulls DEN to  $V_{SS}$  whenever  $V_{(VDD-VSS)}$  is below the lower classification threshold. When the input voltage rises above  $V_{CL-ON}$ , the DEN pin goes to an open-drain condition to conserve power. While in detection, RTN is high impedance, and almost all the internal circuits are disabled. An  $R_{DEN}$  of 24.9 k $\Omega$  (±1%), presents the correct signature. It may be a small, low-power resistor since it only sees a stress of about 5 mW. A valid PD detection signature is an incremental resistance (  $\Delta V/\Delta I$  ) between 23.75 k $\Omega$  and 26.25 k $\Omega$  at the PI.

The detection resistance seen by the PSE at the PI is the result of the input bridge resistance in series with the parallel combination of  $R_{DEN}$  and internal  $V_{DD}$  loading. The incremental resistance of the input diode bridge may be hundreds of ohms at the very low currents drawn when 2.7 V is applied to the PI. The input bridge resistance is partially compensated by the TPS23751 or TPS23752 effective resistance during detection.

The type 2 hardware classification protocol of IEEE 802.3at specifies that a type 2 PSE drops its output voltage into the detection range during the classification sequence. The PD is required to have an incorrect detection signature in this condition, which is referred to as a mark event (see Figure 25). After the first mark event, the TPS23751 or TPS23752 presents a signature less than 12 k $\Omega$  until it has experienced a  $V_{(VDD-VSS)}$  voltage below the mark reset threshold ( $V_{MSR}$ ). This operation is explained more fully in the Hardware Classification section.

#### 7.4.1.4 Hardware Classification

Hardware classification allows a PSE to determine the power requirements of a PD before powering, and helps with power management once power is applied. Type 2 hardware classification permits high power PSEs and PDs to determine whether the connected device can support high-power operation. A type 2 PD presents class 4 in hardware to indicate that it is a high-power device. A type 1 PSE treats a class 4 device like a class 0 device, allotting 13 W if it chooses to power the PD. A PD that receives a 2-event class understands that it is powered from a high-power PSE and it may draw up to 25.5 W immediately after the 80 ms startup period completes. A type 2 PD that does not receive a 2-event hardware classification may choose to not start, or must start in a 13 W condition and request more power through the DLL after startup. The standard requires a type 2 PD to indicate that it is underpowered if this occurs. Startup of a high-power PD under 13 W implicitly requires some form of powering down sections of the application circuits.

The maximum power entries in Table 1 determine the class the PD must advertise. The PSE may disconnect a PD if it draws more than its stated Class power, which may be the hardware class or a lower DLL-derived power level. The standard permits the PD to draw limited current peaks that increase the instantaneous power above the Table 1 limit, however the average power requirement always applies.

The TPS23751 and TPS23752 implement two-event classification. Selecting an  $R_{CLS}$  of 63.4  $\Omega$  provides a valid type 2 signature. A TPS23751 or TPS23752 may be used as a compatible type 1 device simply by programming class 0–3 per Table 1. DLL communication is implemented by the Ethernet communication system in the PD and is not implemented by the TPS23751 or TPS23752.

The TPS23751 and TPS23752 disable classification above  $V_{\text{CU\_OFF}}$  to avoid excessive power dissipation. CLS voltage is turned off during PD thermal limiting or when DEN is active. The CLS output is inherently current limited, but should not be shorted to  $V_{\text{SS}}$  for long periods of time.

Figure 26 shows how classification works for the TPS23751 and TPS23752. Transition from state-to-state occurs when comparator thresholds are crossed (see Figure 23 and Figure 24). These comparators have hysteresis, which adds inherent memory to the machine. Operation begins at idle (unpowered by PSE) and proceeds with increasing voltage from left to right. A 2-event classification follows the (heavy lined) path towards the bottom, ending up with a latched type 2 decode along the lower branch that is highlighted. This state results in a low T2P during normal operation. Once the valid path to type 2 PSE detection is broken, the input voltage must transition below the mark reset threshold to start anew.





Figure 26. Two-Event Class Internal States

### 7.4.1.5 Inrush and Startup

IEEE 802.3at has a startup current and time limitation, providing type 2 PSE compatibility for type 1 PDs. A type 2 PSE limits output current to between 400 mA and 450 mA for up to 75 ms after power-up (applying "48 V" to the PI) in order to mirror type 1 PSE functionality. The type 2 PSE supports higher output current after 75 ms. The TPS23751 and TPS23752 implement a 140 mA inrush current, which is compatible with all PSE types. A high-power PD must limit its converter startup peak current. The operational current cannot exceed 400 mA for a period of 80 ms or longer. The TPS23751 and TPS23752 internal soft-start permits control of the converter startup, however the application circuits must assure that their power draw does not cause the PD to exceed the current and time limitation. This requirement implicitly requires some form of powering down sections of the application circuits. T2P becomes valid within  $t_{\rm T2P}$  after switching starts, or if an adapter is plugged in while the PD is operating from a PSE.

### 7.4.1.6 Maintain Power Signature

The MPS is an electrical signature presented by the PD to assure the PSE that it is still present after operating voltage is applied. A valid MPS consists of a minimum dc current of 10 mA (or a 10 mA pulsed current for at least 75 ms every 325 ms) and an ac impedance lower than 26.3 k $\Omega$  in parallel with 0.05  $\mu$ F. The ac impedance is usually accomplished by the minimum operating  $C_{IN}$  requirement of 5  $\mu$ F. When DEN is used to force the hotswap switch off, the dc MPS is not met. A PSE that monitors the dc MPS removes power from the PD when this occurs. A PSE that monitors only the ac MPS may remove power from the PD. Additional TPS23752 MPS features are supported as described in the Sleep Mode section.

### 7.4.1.7 Startup and Converter Operation

The internal PoE UVLO (Under Voltage Lock Out) circuit holds the hotswap switch off before the PSE provides full voltage to the PD. This prevents the converter circuits from loading the PoE input during detection and classification. The converter circuits discharge  $C_{IN}$ ,  $C_{vc}$ , and  $C_{vb}$  while the PD is unpowered. Thus  $V_{(VDD-RTN)}$  is a small voltage just after applying full voltage to the PD, as seen in Figure 25. The PSE drives the PI voltage to the operating range once the PSE has decided to power up the PD. When  $V_{VDD}$  rises above the UVLO turn-on threshold ( $V_{UVLO-R}$ , approximately 38 V) with RTN high, the TPS23751 and TPS23752 enable the hotswap MOSFET with approximately 140 mA (inrush) current limit as seen in Figure 27. Converter switching is disabled while  $C_{IN}$  charges and  $V_{RTN}$  falls from  $V_{VDD}$  to nearly  $V_{VSS}$ , however the converter startup circuit is allowed to charge  $C_{VC}$  (the bootstrap startup capacitor). Converter switching is allowed if the PD is not in inrush, OTSD is not active, and the  $V_{C}$  UVLO permits it. Once the inrush current falls about 10% below the inrush current limit, the PD current limit switches to the operational level (approximately 1000 mA). Continuing the startup sequence

Submit Documentation Feedback



shown in Figure 27,  $V_{VC}$  continues to rise until the startup threshold ( $V_{CUV}$  approximately 8.9 V) is exceeded, turning the startup source off and enabling switching. The  $V_B$  regulator is always active, powering the internal converter circuits as  $V_{VC}$  rises. There is a slight delay between the removal of charge current and the start of switching as the softstart ramp sweeps above the  $V_{ZDC}$  threshold.  $V_{VC}$  falls as it powers both the internal circuits and the switching MOSFET gates. If the converter control bias output rises to support  $V_{VC}$  before it falls to  $V_{CUV} - V_{CUVH}$  (approximately 5.7 V), a successful startup occurs. In Figure 27, T2P is active if a type 2 PSE is plugged in.



Figure 27. Power Up and Start

If  $V_{VDD}$ -  $V_{VSS}$  drops below the lower PoE UVLO ( $V_{UVLO-R}$  -  $V_{UVLO-H}$ , approximately 32 V), the hotswap MOSFET is turned off, but the converter still runs. The converter stops if  $V_{VC}$  falls below the converter UVLO ( $V_{CUV}$  -  $V_{CUVH}$ , approximately 5.7 V), the hotswap is in inrush current limit, 0% duty cycle is demanded by  $V_{CTL}$  ( $V_{CTL}$  <  $V_{ZDC}$ , approximately 1.75 V), or the converter is in thermal shutdown.

#### 7.4.1.8 PD Hotswap Operation

Copyright © 2012-2018, Texas Instruments Incorporated

IEEE 802.3at has taken a new approach to PSE output limiting. A type 2 PSE must meet an output current versus time template with specified minimum and maximum sourcing boundaries. The peak output current may be as high as 50 A for 10  $\mu$ s or 1.75 A for 75 ms. This makes robust protection of the PD device even more important than it was in IEEE 802.3-2008.

The internal hotswap MOSFET is protected against output faults and input voltage steps with a current limit and deglitched (time-delay filtered) foldback. An overload on the pass MOSFET engages the current limit, with  $V_{RTN}$  vises above approximately 12 V for longer than approximately 800  $\mu$ s, the current limit reverts to the inrush value, and turns the converter off. The 800  $\mu$ s deglitch feature prevents momentary transients from causing a PD reset, provided that recovery lies within the bounds of the hotswap and PSE protection. Figure 28 shows an example of recovery from a 16 V PSE rising voltage step. The hotswap MOSFET goes into current limit, overshooting to a relatively low current, recovers to approximately 1000 mA full current limit and charges the input capacitor while the converter continues to run. The MOSFET did not go into foldback because  $V_{RTN}$ - $V_{VSS}$  was below 12 V after the 800  $\mu$ s deglitch.





Figure 28. Response to Output Short Circuit

The PD control has a thermal sensor that protects the internal hotswap MOSFET. Conditions like startup or operation into a V<sub>DD</sub>-to-RTN short cause high power dissipation in the MOSFET. An over-temperature shutdown (OTSD) turns off the hotswap MOSFET and class regulator, which are restarted after the device cools. The hotswap MOSFET is re-enabled with the inrush current limit when exiting from an over-temperature event.

Pulling DEN to  $V_{SS}$  during powered operation causes the internal hotswap MOSFET to turn off. The hotswap switch is forced off under the following conditions:

- 1. V<sub>APD</sub> above V<sub>APDEN</sub> (approximately 1.5 V)
- 2.  $V_{(DEN VSS)} < V_{PD DIS}$  when  $V_{VDD-} V_{VSS}$  is in the operational range,
- 3. PD OTSD is active, or
- 4. V<sub>(DEN -VSS)</sub> < PoE UVLO falling threshold (approximately 32 V).

#### 7.4.2 Sleep Mode Operation (TPS23752 only)

These features implement a Sleep Mode, permitting power savings at night (or some other system-driven criteria) by turning the active load circuits off while maintaining enough functionality for the PD to respond to a local power-up request.

The Sleep Mode is initiated by command of a local device controller (microprocessor) when the SLPb input is driven low. Sleep Mode is latched by this event, the converter is disabled,  $V_{DD}$  regulates  $V_{C}$  to 12.8 V, and the LED output is active. The LED output sinks current to light an LED biased from the  $V_{C}$  pin with  $R_{LED}$  as shown in Figure 32. LED can alert a local user that Sleep Mode is active. The TPS23752 signals the PSE that it wants to remain powered during sleep by drawing enough current to satisfy the IEEE 802.3at DC MPS requirements. If MODE was low when SLPb fell, a pulsed  $V_{DD}$  current-draw scheme is implemented; otherwise a DC current is drawn. The input current consists of the TPS23752 bias currents and the LED sink current, assuming no additional loading on  $V_{C}$  or  $V_{B}$ . The MPS current draw is inhibited when APD is active. A local pushbutton switch

Submit Documentation Feedback



(S<sub>WAKE</sub> in Figure 32) is monitored by the WAKE pin and the latched sleep state exits when the button is pressed. The button is connected to ARTN through an optocoupler LED (OPTO6 in Figure 32) that alerts the device controller the button was pushed during normal operation. The MODE pin also has a second function, serving to activate the LED output when driven low during normal converter operation. For more information regarding the TPS23752 Sleep Mode Feature, see *TPS23752 Maintain Power Signature Operation In Sleep Mode* (SLVA588).

#### 7.4.2.1 Converter Controller Features

The TPS23751 and TPS23752 DC-DC controller implements typical current-mode control as well as variable frequency operation for light load efficiency optimization as shown in the Functional Block Diagram. Features include programmable oscillator, over-current, PWM, VFO, and ZDC comparators, current-sense blanker, softstart, and gate driver. In addition, an internal slope-compensation ramp generator, thermal shutdown, and startup current source with control are provided.

The TPS23751 and TPS23752 are targeted at high efficiency, current mode, synchronous, flyback converters incorporating an external error amplifier. In PWM mode, the external error amplifier and optocoupler drives the CTL pin to demand current from the PWM. The internal current sense to control (CS to CTL pin) gain is 5 V/V. VFO mode can be enabled using a voltage divider on the SRT pin. The TPS23751 and TPS23752 enter VFO mode when  $V_{\rm CTL}$  falls below  $V_{\rm SRT}/2$  + 1.75 V.

## 7.4.2.2 PWM and VFO Operation; CTL, SRT, and SRD Pin Relationships to Output Load Current

As the TPS23751 and TPS23752 transition from PWM to VFO mode with decreasing output load current, several things happen to help reduce the light load losses of the DC-DC converter. A summary is shown in Table 3.

Table 3. Comparison of PWM and VFO Modes

| MODE | SWITCHING FREQUENCY               | INDUCTOR Peak CURRENT                 | SYNCHRONOUS RECTIFIER (control with SRD pin) | INTERNAL SLOPE COMPENSATION |
|------|-----------------------------------|---------------------------------------|----------------------------------------------|-----------------------------|
| PWM  | Constant; set by R <sub>T</sub>   | Variable, set by V <sub>CTL</sub>     | Enabled (SRD = LOW)                          | Enabled                     |
| VFO  | Variable; set by V <sub>CTL</sub> | Constant, clamped by V <sub>SRT</sub> | Disabled (SRD = OPEN)                        | Disabled                    |

The state of the SRD pin depends on the internal operating mode (PWM or VFO) and is used to enable or disable the synchronous rectifier. In addition to disabling the synchronous rectifier, the TPS23751 and TPS23752 reduce the switching frequency in VFO mode to maintain output regulation.

Synchronous rectification provides an efficiency advantage over a standard diode rectifier at medium to heavy loads, but not at lighter loads. The SRD feature can provide a means to recover the light load losses by disabling the synchronous rectifier and allowing the standard diode rectifier to take over as illustrated in Figure 29 by the VFO/PWM mode efficiency curve.





Figure 29. TPS23751 and TPS23752 Light Load Efficiency versus Mode

Figure 30 illustrates operation through the VFO to PWM to VFO transitions. As load current increases, so does  $V_{CTL}$ . When  $V_{CTL}$  exceeds the rising threshold, the TPS23751 and TPS23752 transition from VFO to PWM mode, and SRD goes low. The converter now operates with fixed frequency and current demand set by  $V_{CTL}$ . As load current decreases, so does  $V_{CTL}$ . When  $V_{CTL}$  decays below the falling threshold, the TPS23751 and TPS23752 transition from PWM to VFO mode, and SRD goes high. The converter now operates with variable frequency set by  $V_{CTL}$ , and fixed current demand set by  $V_{SRT}$ .

Submit Documentation Feedback





Figure 30. Converter Mode Transition

There is a natural load current hysteresis for I<sub>LOAD</sub> which can be seen in Figure 30 between the transition points. For increasing I<sub>LOAD</sub>, the transition current is slightly higher than for decreasing I<sub>LOAD</sub>. This condition is due partially to CTL pin hysteresis (approximately 35mV) and partially due to CTL pin operating point versus mode. V<sub>CTI</sub> is slightly higher in PWM mode than in VFO mode for given output load at or near the transition point.

#### 7.4.2.3 Bootstrap Topology

Copyright © 2012-2018, Texas Instruments Incorporated

The internal startup current source ( $I_{VC\_ST}$ ) and control logic implement a bootstrap-type startup as discussed in the Startup and Converter Operation section. The startup current source charges  $C_{VC}$  from  $V_{DD}$  when the converter is disabled (either by the PD control or the V<sub>C</sub> control) to store enough energy to start the converter. Steady-state operating power must come from a converter (bias winding) output or other source. Loading on V<sub>C</sub> and V<sub>B</sub> must be minimal while C<sub>VC</sub> charges, otherwise the converter may never start. The optocoupler does not load V<sub>B</sub> when the converter is off for most situations, however care should be taken in ORing topologies where the output is powered when PoE is off.

The converter shuts off when V<sub>C</sub> falls below its lower UVLO. This can happen when power is removed from the PD, or during a fault on a converter output rail. When one output is shorted, all the output voltages fall including the one that powers V<sub>C</sub>. The control circuit discharges V<sub>C</sub> until it hits the lower UVLO and turns off. A restart is initiated as described in the Startup and Converter Operation section if the converter turns off and there is sufficient V<sub>DD</sub> voltage. This type of operation is sometimes referred to as hiccup mode which provides robust output short protection by providing time-average heating reduction of the output rectifier.

Below V<sub>CUV</sub>, the bootstrap control logic disables most of the converter controller circuits except the V<sub>B</sub> regulator and internal reference. GATE is low when the converter is disabled.

The bootstrap source provides reliable startup from widely varying input voltages, and eliminates the continual power loss of external resistors. The startup current source does not charge above the maximum recommended V<sub>VC</sub> if the converter is disabled and there is sufficient V<sub>DD</sub> to charge higher.



### 7.4.2.4 Current Slope Compensation and Current Limit

Current-mode control requires addition of a compensation ramp to the sensed inductive (transformer or inductor) current for stability at duty cycles near and over 50%. The TPS23751 and TPS23752 have a maximum duty cycle limit of 80%, permitting the design of wide input-range converters with lower voltage stress on the output rectifiers. While the maximum duty cycle is 80%, converters may be designed that run at duty cycles well below this for a narrower, 36 V to 57 V PI range. The TPS23751 and TPS23752 provide fixed internal slope compensation which suffices for most applications.

The TPS23751 and TPS23752 provide internal, frequency independent, slope compensation ( $V_{PK} = 40 \text{ mV}$  at  $D_{MAX}$ ) starting from  $D_{SLOPE\_ST}$  to the PWM comparator input for current-mode control-loop stability. This voltage is not applied to the current-limit comparator whose threshold is 0.25 V ( $V_{CSMAX}$ ). If the provided slope is not sufficient, the effective slope may be increased by addition of  $R_S$  per Figure 33. The additional slope voltage is provided by ( $I_{CS\_RAMP} \times R_S$ ). There is also a small dc offset caused by the  $I_{CSDC}$  (approximately 2.0  $\mu$ A) current. The peak current limit does not have duty cycle dependency unless  $R_S$  is used which is easier designing the current limit to a fixed value. See the *Current Slope Compensation* section for more information.

The internal comparators monitoring CS are isolated from the CS pin by the blanking circuits while GATE is low, and for a short time (blanking period) just after GATE switches high. A 500  $\Omega$  (max) equivalent pulldown resistor on CS is applied while GATE is low.

#### 7.4.2.5 RT

The RT pin programs the (free-running) oscillator frequency of the TPS23751 and TPS23752 in PWM mode. The internal oscillator sets the maximum duty cycle at 80% and controls the slope-compensation ramp circuit. In VFO mode, the RT pin is driven by  $V_{CTL}$ .

#### 7.4.2.6 T2P, Startup and Power Management

T2P (type 2 PSE) is an active-low multifunction pin that indicates if

[(PSE = Type\_2) + (
$$V_{APD} > 1.5 \text{ V}$$
) + ( $V_{CTL} < 4 \text{ V}$ ) × (PD current limit  $\neq$  Inrush)].

The term with  $V_{CTL}$  prevents an optocoupler connected to the secondary-side from loading  $V_C$  before the converter is started. The APD term allows the PD to operate from an adapter at high-power if a type 2 PSE is not present, assuming the adapter has sufficient capacity. Applications must monitor the state of T2P to detect power source transitions. Transitions could occur when a local power supply is added or dropped or when a PSE is enabled on the far end. The PD may be required to adjust the load appropriately. The usage of T2P is demonstrated in Figure 32.

In order for a type 2 PD to operate at less than 13 W the first 80 ms after power application, the various delays must be estimated and used by the application controller to meet the requirement. The bootup time of many applications processors may be long enough to eliminate the need to do any timing. Figure 27 illustrates the T2P delay after the converter starts.

#### 7.4.2.7 Thermal Shutdown

The DC-DC controller has an OTSD that can be triggered by heat sources including the  $V_B$  regulator, GATE driver, bootstrap current source, and bias currents. The controller OTSD turns off  $V_B$ , the GATE driver, and forces the  $V_C$  control into an under-voltage state.

### 7.4.2.8 Adapter ORing

Many PoE-capable devices are designed to operate from either a wall adapter or PoE power. A local power solution adds cost and complexity, but allows a product to be used if PoE is not available in a particular installation. While most applications only require that the PD operate when both sources are present, the TPS23751 and TPS23752 supports forced operation from either of the power sources. Figure 31 illustrates three options for diode ORing external power into a PD. Only one option would be used in any particular design. Option 1 applies power to the TPS23751 and TPS23752 PoE input, option 2 applies power between the TPS23751 and TPS23752 PoE section and the power circuit, and option 3 applies power to the output side of the converter. Each of these options has advantages and disadvantages. Many of the basic ORing configurations and much of the discussion contained in the application note *Advanced Adapter ORing Solutions using the TPS23753* (SLVA306), apply to the TPS23751 and TPS23752.





Figure 31. ORing Configurations

The IEEE standards require that the Ethernet cable be isolated from ground and all other system potentials. The adapter must meet a minimum 1500 Vac dielectric withstand test between the output and all other connections for ORing options 1 and 2. The adapter only needs this isolation for option 3 if it is not provided by the converter.

Adapter ORing diodes are shown for all the options to protect against a reverse voltage adapter, a short on the adapter input pins, or damage to a low-voltage adapter. ORing is sometimes accomplished with a MOSFET in option 3.

### 7.4.2.9 Using DEN to Disable PoE

The DEN pin may be used to turn the PoE hotswap switch off by pulling it to  $V_{SS}$  while in the operational state, or to prevent detection when in the idle state. A low voltage on DEN forces the hotswap MOSFET off during normal operation.

#### 7.4.2.10 ORing Challenges

Preference of one power source presents a number of challenges. Combinations of adapter output voltage (nominal and tolerance), power insertion point, and which source is preferred determine solution complexity. Several factors adding to the complexity are the natural high-voltage selection of diode ORing (the simplest method of combining sources), the current limit implicit in the PSE, and PD inrush and protection circuits (necessary for operation and reliability). Creating simple and seamless solutions is difficult, if not impossible, for many of the combinations. However, the TPS23751 and TPS23752 offer several built-in features that simplify some combinations.

Several examples demonstrate the limitations inherent in ORing solutions. Diode ORing a 48 V adapter with PoE (option 1) presents the problem that either source may have the higher voltage. A blocking switch would be required to assure that one source dominates. A second example combines a 12 V adapter with PoE using option 2. The converter draws approximately four times the current at 12 V from the adapter than it does from PoE at 48 V. Transition from adapter power to PoE may demand more current than can be supplied by the PSE. The converter must be turned off while the C<sub>IN</sub> capacitance charges, with a subsequent converter restart at the higher voltage and lower input current. A third example involves the loss of the MPS when running from the adapter, causing the PSE to remove power from the PD. If ac power is then lost, the PD stops operating until the PSE detects and powers the PD.



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The TPS23751 and TPS23752 support power supply topologies that require a single PWM gate drive with current-mode control. Figure 32 provides an example of a synchronous rectifier flyback converter.

# 8.2 Typical Application



Figure 32. TPS23752 Application Circuit

### 8.2.1 Design Requirements

Selecting a converter topology along with a design procedure is beyond the scope of this applications section. Examples to help in programming the TPS23751 and TPS23752 are shown below. Additional special topics are included to explain the ORing capabilities, frequency dithering, and other design considerations. For more specific converter design examples refer to the following application notes:

- Designing with the TPS23753 Powered Device and Power Supply Controller, SLVA305
- Advanced Adapter ORing Solutions using the TPS23753, SLVA306
- TPS23751EVM-104 EVM: Evaluation Module for TPS23751, SLVU754
- TPS23752EVM-145 EVM: Evaluation Module for TPS23752, SLVU753

Submit Documentation Feedback



#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Input Bridges and Schottky Diodes

Using Schottky diodes instead of PN junction diodes for the PoE input bridges reduces the power dissipation in these devices by about 30%. There are, however, some things to consider when using them.

The IEEE standard specifies a maximum backfeed voltage of 2.8 V. A 100-k $\Omega$  resistor is placed between the unpowered pairs and the voltage is measured across the resistor. Schottky diodes often have a higher reverse leakage current than PN diodes, making this a harder requirement to meet. To compensate, use conservative design for diode operating temperature, select lower-leakage devices where possible, and match leakage and temperatures by using packaged bridges.

Schottky diode leakage currents and lower dynamic resistances can impact the detection signature. Setting reasonable expectations for the temperature range over which the detection signature is accurate is the simplest solution. Increasing R<sub>DEN</sub> slightly may also help meet the requirement.

Schottky diodes have proven less robust to the stresses of ESD transients than PN junction diodes. After exposure to ESD, Schottky diodes may become shorted or leak. Care must be taken to provide adequate protection in line with the exposure levels. This protection may be as simple as ferrite beads and capacitors.

As a general recommendation, use 1 A or 2 A, 100-V rated discrete or bridge diodes for the input rectifiers.

#### 8.2.2.2 Protection, D<sub>1</sub>

A TVS, D<sub>1</sub>, across the rectified PoE voltage per Figure 32 must be used. A SMAJ58A, or equivalent, is recommended for general indoor applications. Adequate capacitive filtering or a TVS must limit input transient voltage to within the absolute maximum ratings. Outdoor transient levels or special applications require additional protection.

#### 8.2.2.3 Capacitor, C<sub>1</sub>

The IEEE 802.3at standard specifies an input bypass capacitor (from V<sub>DD</sub> to V<sub>SS</sub>) of 0.05 μF to 0.12 μF. Typically a 0.1  $\mu$ F, 100 V, 10% ceramic capacitor is used.

#### 8.2.2.4 Detection Resistor, R<sub>DEN</sub>

The IEEE 802.3at standard specifies a detection signature resistance,  $R_{DEN}$  between 23.75 k $\Omega$  and 26.25 k $\Omega$ , or 25 k $\Omega$  ±5%. A resistor of 24.9 k $\Omega$  ±1% is recommended for R<sub>DEN</sub>.

## 8.2.2.5 Classification Resistor, $R_{CLS}$

Copyright © 2012-2018, Texas Instruments Incorporated

Connect a resistor from CLS to V<sub>SS</sub> to program the classification current according to the IEEE 802.3at standard.

The class power assigned should correspond to the maximum average power drawn by the PD during operation.

Select R<sub>CLS</sub> according to Table 1. For a high power design, choose class 4 and R<sub>CLS</sub> = 63.4  $\Omega$ .

### 8.2.2.6 APD Pin Divider Network, RAPD1, RAPD2

The APD pin can be used to disable the TPS23751 and TPS23752 internal hotswap MOSFET, giving the adapter source priority over the PoE. For an example calculation, see literature number SLVA306.

#### 8.2.2.7 Setting the PWM-VFO Threshold using the SRT pin

The TPS23751 and TPS23752 internally compares modified voltages at the SRT and CTL pins to determine the operating mode. The designer should consider the light load operating point (considering the value of V<sub>CTI</sub>) where synchronous rectifier (M2 in Figure 32) gate drive and switching losses nearly match conduction losses of the rectifier diode (D<sub>OUT</sub> in Figure 32). Typically, the designer characterizes circuit efficiency, output load, and control pin (V<sub>CTL</sub>) voltage and then select the transition point. Both VFO → PWM (occurs at higher load current due to natural hysteresis) and PWM  $\rightarrow$  VFO (occurs at slightly lower load current) transitions should be considered when choosing the V<sub>SRT</sub> setpoint. As an example:

Assume that the desired efficiency transition threshold occurs at 18% of full load and V<sub>CTI</sub> = 2.0 V



2. Determine where to set V<sub>SRT</sub>.

Transition to VFO mode when  $V_{CTL} = 2.0 \text{ V}$ 

$$V_{SRT} = 2 \times V_{CTL} - 3.5 \text{ V} = 2 \times 2.0 \text{ V} - 3.5 \text{ V} = 0.5 \text{ V}$$
(2)

- 3. Set  $V_{\text{SRT}}$  using a voltage divider from  $V_{\text{B}}$  to ARTN as shown in Figure 32.
- 4. Choose  $R_{SRT1}$  = 100 k $\Omega$  and then calculate  $R_{SRT2}$  as follows:

$$R_{SRT2} = \frac{R_{SRT1} \times V_{SRT}}{V_B - V_{SRT}} = \frac{100 \text{ k} \Omega \times 0.5 \text{ V}}{5 \text{ V} - 0.5 \text{ V}} = 11.1 \text{ k}\Omega$$
(3)

5. Select 11 k $\Omega$  for R<sub>SRT2</sub>.

## 8.2.2.8 Setting Frequency $(R_T)$

The converter switching frequency in PWM mode is set by connecting resistor,  $R_T$  from the RT pin to ARTN (see Figure 32). The frequency may be set as high as 1 MHz with some loss in programming accuracy as well as converter efficiency. As an example:

- 1. Assume a desired switching frequency (f<sub>SW</sub>) of 250 kHz.
- 2. Compute R<sub>T</sub>:

$$R_{T} = \frac{8.5 \times 10^{9} \,\Omega}{f_{SW}(Hz)} = \frac{8.5 \times 10^{9} \,\Omega}{250000} = 34000 \,\Omega \tag{4}$$

3. Select 34 k $\Omega$  for R<sub>T</sub>.

## 8.2.2.9 Current Slope Compensation

The TPS23751 and TPS23752 provide a fixed internal compensation ramp that suffices for most applications.  $R_S$  (see Figure 33) may be used if the internally provided slope compensation is not enough. Most current-mode control papers and application notes define the slope values in terms of  $V_{PP}/T_S$  (peak ramp voltage / switching period). Assuming that the desired slope,  $V_{SLOPE\_D}$  (in mV/period), as shown in Figure 2, is based on the full period, compute  $R_S$  per the following equation where  $V_{PK}$  and  $I_{CS\_RAMP}$  are from the electrical characteristics table with voltages in mV and current in  $\mu A$ .

$$R_{S}(\Omega) = \frac{V_{SLOPE\_D}(mV) - \frac{V_{PK}(mV)}{\left(D_{MAX} - D_{SLOPE\_ST}\right)}}{\frac{I_{CS\_RAMP}(\mu A)}{\left(D_{MAX} - D_{SLOPE\_ST}\right)}} \times 1000$$

$$(5)$$

Figure 33. Additional Slope Compensation

 $R_{\text{CS}}$ 

 $C_S$  may be required if the presence of  $R_S$  causes increased noise, due to adjacent signals like the gate drive, to appear at the  $C_S$  pin.



#### 8.2.2.10 Voltage Feed-Forward Compensation

Voltage feed-forward compensation can provide additional benefits including a flatter output fold-back current limit characteristic (versus input voltage), and a reduction of voltage stress on the primary switching MOSFET at high line and output overload. Voltage feed-forward can simply be applied by adding a resistor,  $R_{VFF}$  between VDD and CS as shown in Figure 33. The current through  $R_{VFF}$  and  $R_S$  provides a small dc offset on the CS pin which reduces the output fold back current limit.

A simple way to choose  $R_{VFF}$  is to first determine the natural circuit output fold back current at minimum line input voltage. For example, if the circuit requirements are to deliver a regulated 5 V output at 5 A from a 24 V dc adapter, then low line input could be as low as 21.6 V including tolerance.  $R_{VFF}$  must be set large enough to allow the required current to be delivered prior to output voltage fold back. Natural circuit output fold back current and primary MOSFET voltage stress should also be characterized at high line in order to assess the improvement provided by the addition of  $R_{VFF}$ .

For a given SRT setpoint, the addition of  $R_{VFF}$  reduces the output current at which the VFO to PWM (and PWM to VFO) transition occurs. This requires that the designer increase  $V_{SRT}$  to account for the reduction due to  $R_{VFF}$ .

### 8.2.2.11 Estimating Bias Supply Requirements and Cvc

The bias supply  $(V_C)$  power requirements determine  $C_{VC}$  sizing and hiccup frequency during a fault. The first step is to determine the power and current requirements of the power supply control circuitry, then select  $C_{VC}$ . The following example assumes that control current draw is constant with voltage with no loading by the feedback and T2P optocouplers to simplify the process:

1. Let V<sub>QG</sub> be the gate voltage swing that the MOSFET Q<sub>G</sub> is rated to (often 10 V).

$$P_{GATE} = V_{C} \times f_{SW} \times \left(Q_{GATE} \times \frac{V_{C}}{V_{QG}}\right)$$
(6)

Compute gate drive power if V<sub>C</sub> is 12 V and Q<sub>GATE</sub> is 17 nC

$$P_{GATE} = 12 \text{ V} \times 250 \text{ kHz} \times 17 \text{ nC} \times \frac{12}{10} = 61.2 \text{ mW}$$
 (7)

This equation illustrates why MOSFET  $Q_G$  should be an important consideration in selecting the switching MOSFETs.

 Estimate the required bias current at some intermediate voltage during the C<sub>VC</sub> discharge. For the TPS23751 and TPS23752, 12 V provides a reasonable estimate. Add the operating bias current to the gate drive current.

$$I_{DRIVE} = \frac{P_{GATE}}{V_C} = \frac{61.2 \text{mW}}{12 \text{V}} = 5.1 \text{mA}$$

$$I_{TOTAL} = I_{DRIVE} + I_{VC\_OP} = 5.1 \text{mA} + 1.8 \text{mA} = 6.9 \text{mA}$$
(8)

3. Compute the required  $C_{VC}$  based on startup within the typical softstart delay of 3.01 ms.

$$C_{VC1} + C_{VC2} = \frac{T_{SSD} \times I_{TOTAL}}{V_{CUVH}} = \frac{3.01 ms \times 6.9 mA}{3.2 V} = 6.49 \mu F$$
(9)

4. Choose a 10  $\mu F$  electrolytic and 0.47  $\mu F$  ceramic capacitor each rated for 16 V (minimum). Compute the initial time to start the converter when operating from PoE. Using a typical bootstrap current of 1.5 mA, compute the time to startup.

$$T_{ST} = \frac{\left(C_{VC1} + C_{VC2}\right) \times V_{CUV}}{I_{VC\_ST}} = \frac{10.47 \,\mu\text{F} \times 8.9 \,\text{V}}{1.5 \,\text{mA}} = 62.1 \text{ms} \tag{10}$$

5. Compute the fault duty cycle and hiccup frequency

$$T_{RECHARGE} = \frac{\left(C_{VC1} + C_{VC2}\right) \times V_{CUVH}}{I_{VC\_ST}} = \frac{\left(10\,\mu\text{F} + 0.47\,\mu\text{F} \times 3.2\,\text{V}\right)}{1.5\,\text{mA}} = 22.3\,\text{ms} \tag{11}$$



$$T_{DISCHARGE} = \frac{\left(C_{VC1} + C_{VC2}\right) \times V_{CUVH}}{I_{TOTAL}} = \frac{\left(10\,\mu\text{F} + 0.47\,\mu\text{F}\right) \times 3.2\,\text{V}}{6.9\,\text{mA}} = 4.9\,\text{ms}$$

$$Duty \ Cycle: \ D = \frac{T_{DISCHARGE}}{T_{DISCHARGE} + T_{RECHARGE}} = \frac{4.9\,\text{ms}}{4.9\,\text{ms} + 22.3\,\text{ms}} = 18.0\%$$

$$Hiccup \ Frequency: \ F = \frac{1}{T_{DISCHARGE} + T_{RECHARGE}} = \frac{1}{4.9\,\text{ms} + 22.3\,\text{ms}} = 37\,\text{Hz}$$

$$(13)$$

Duty Cycle: 
$$D = \frac{T_{DISCHARGE}}{T_{DISCHARGE} + T_{RECHARGE}} = \frac{4.9 \text{ms}}{4.9 \text{ms} + 22.3 \text{ms}} = 18.0\%$$
(13)

Hiccup Frequency: 
$$F = \frac{1}{T_{DISCHARGE} + T_{RECHARGE}} = \frac{1}{4.9 \text{ ms} + 22.3 \text{ ms}} = 37 \text{ Hz}$$
 (14)

### 8.2.2.12 Switching Transformer Considerations and $R_{VC}$

Care in design of the transformer and V<sub>C</sub> bias circuit is required to obtain hiccup overload protection. Leadingedge voltage overshoot on the bias winding may cause V<sub>C</sub> to peak-charge, preventing the expected tracking with output voltage. Some method of controlling overshoot is usually required. The method may be as simple as a series resistor, or an R-C filter in front of D<sub>VC1</sub>. Good transformer bias-to-output-winding coupling results in reduced overshoot and better voltage tracking.



Figure 34. V<sub>C</sub> Pin Interface

R<sub>VC</sub> as shown in Figure 34 helps to reduce peak charging from the bias winding. Reduced peak charging becomes especially important when tuning hiccup mode operation during output overload. Typical values for R<sub>VC</sub> are between 10  $\Omega$  and 100  $\Omega$ .

#### 8.2.2.13 T2P Pin Interface

The T2P pin is an active-low, open-drain output which indicates that a high power source is available. An optocoupler can interface the T2P pin to circuitry on the secondary side of the converter. A high-gain optocoupler and a high-impedance (for example, CMOS) receiver are recommended. Design of the T2P optocoupler interface can be accomplished as follows:



Figure 35. T2P Interface

1. As shown in Figure 35, let  $V_C$  = 12 V,  $V_{OUT}$  = 5 V,  $R_{T2P-OUT}$  = 10 k $\Omega$ ,  $V_{T2P}$  = 260 mV,  $V_{T2P-OUT}$  = 400 mV.  $I_{T2P-OUT} = \frac{V_{OUT} - V_{T2P-OUT}}{R_{T2P-OUT}} = \frac{5 - 0.4}{10000} = 0.46 \text{ mA}$ (15)

2. The optocoupler current transfer ratio, CTR, is not needed to determine R<sub>T2P</sub>. A device with a minimum CTR of 100% at 1 mA LED bias current, I<sub>T2P</sub>, is selected. Note that in practice, CTR varies with temperature, LED bias current, and aging. These variations may require some iteration using the CTR-versus- I<sub>DIODE</sub> curve on the optocoupler data sheet.



## Typical Application (continued)

a. The approximate forward voltage of the optocoupler diode, V<sub>FWI FD</sub>, is 1.1 V from the data sheet.

$$I_{T2P-MIN} = \frac{I_{T2P-OUT}}{CTR} = \frac{0.46 \text{ mA}}{1.00} = 0.46 \text{ mA}, \text{ Select } I_{T2P} = 1 \text{ mA}$$

h

$$R_{T2P} = \frac{V_C - V_{T2P} - V_{FWLED}}{I_{T2P}} = \frac{12\,V - 0.26\,V - 1.1V}{1mA} = 10.6k\Omega$$

c. Select a 10.7 k $\Omega$  resistor. (16)

## 8.2.2.14 Softstart

Converters require a softstart on the voltage error amplifier to prevent output overshoot on startup. Figure 36 shows a common implementation of a secondary-side softstart that works with the typical TL431 error amplifier. The softstart components consist of  $D_{SS}$ ,  $R_{SS}$ , and  $C_{SS}$ . They serve to control the output rate-of-rise by pulling  $V_{CTL}$  down as  $C_{SS}$  charges through  $R_{OB}$ , the optocoupler, and  $D_{SS}$ . This has the added advantage that the TL431 output and  $C_{IZ}$  are preset to the proper value as the output voltage reaches the regulated value, preventing voltage overshoot due to the error amplifier recovery. The secondary-side error amplifier does not become active until there is sufficient voltage on the secondary. The TPS23751 and TPS23752 provide a primary-side softstart which persists long enough (approximately 3ms) for secondary side voltage-loop softstart to take over. The primary-side current-loop softstart controls the switching MOSFET peak current by applying a slowly rising ramp voltage to a second PWM control input. The PWM is controlled by the lower of the softstart ramp or the CTL-derived current demand. The actual output voltage rise time is usually much shorter than the internal softstart period. Initially the internal softstart ramp limits the maximum current demand as a function of time. The current limit, secondary-side softstart, or output regulation assume control of the PWM before the internal softstart period is over.



Figure 36. Error Amplifier Soft Start

## 8.2.2.15 Special Switching MOSFET Considerations

Special care must be used in selecting the converter switching MOSFET. The TPS23751 and TPS23752 minimum switching MOSFET  $V_{GATE}$  is approximately 5.5 V, which is due to the  $V_{C}$  lower threshold. This condition occurs during an output overload, or towards the end of a (failed) bootstrap startup. The MOSFET must be able to carry the anticipated peak fault current at this gate voltage.

## 8.2.2.16 ESD

ESD requirements for a unit that incorporates the TPS23751 or TPS23752 have a much broader scope and operational implications than are used in TI testing. Unit-level requirements should not be confused with reference design testing that only validates the ruggedness of the TPS23751 and TPS23752.

Product Folder Links: TPS23751 TPS23752



## **Typical Application (continued)**

## 8.2.2.17 Thermal Considerations and OTSD

Sources of nearby local PCB heating should be considered during the thermal design. Typical calculations assume that the TPS23751 and TPS23752 are the only heat sources contributing to the PCB temperature rise. It is possible for a normally operating TPS23751 or TPS23752 device to experience an OTSD event if it is excessively heated by a nearby device.

## 8.2.3 Application Curves



Submit Documentation Feedback

Copyright © 2012–2018, Texas Instruments Incorporated



## 9 Power Supply Recommendations

The TPS23751 and TPS23752 converter should be designed such that the input voltage of the converter is capable of operating within the IEEE802.3at recommended input voltage as shown in Table 3 and the minimum operating voltage of the adapter if applicable.

## 10 Layout

## 10.1 Layout Guidelines

Printed-circuit-board layout recommendations are provided in the evaluation module (EVM) documentation available for these devices.

## 10.2 Layout Example



Figure 39. TPS23751EVM-104 EVM Parts Placement and Example Layout



## 11 Device and Documentation Support

## 11.1 Documentation Support

#### 11.1.1 Related Documentation

TPS23752 Maintain Power Signature Operation in Sleep Mode, SLVA588

Lightning Surge Considerations for PoE Powered Devices, SLUA736

IEEE 802.3-2005 PoE Interface and Isolated Converter Controller with Enhanced ESD Ride-Through, SLVA306

High Power/High Efficiency PoE Interface and DC/DC Controller, SLUA469

#### 11.1.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 4. Related Links

| PARTS    | PRODUCT FOLDER | SAMPLE & BUY TECHNICAL DOCUMENTS |            | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|----------|----------------|----------------------------------|------------|---------------------|---------------------|--|
| TPS23751 | Click here     | Click here                       | Click here | Click here          | Click here          |  |
| TPS23752 | Click here     | Click here                       | Click here | Click here          | Click here          |  |

## 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

## 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS23751 TPS23752





6-Feb-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------------|---------|
| TPS23751PWP      | ACTIVE | HTSSOP       | PWP                | 16   | 90             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | 23751                   | Samples |
| TPS23751PWPR     | ACTIVE | HTSSOP       | PWP                | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | 23751                   | Samples |
| TPS23752PWP      | ACTIVE | HTSSOP       | PWP                | 20   | 70             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | TPS23752                | Samples |
| TPS23752PWPR     | ACTIVE | HTSSOP       | PWP                | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | TPS23752                | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

6-Feb-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 20-Feb-2019

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS23751PWPR | HTSSOP          | PWP                | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS23752PWPR | HTSSOP          | PWP                | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |

www.ti.com 20-Feb-2019



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS23751PWPR | HTSSOP       | PWP             | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| TPS23752PWPR | HTSSOP       | PWP             | 20   | 2000 | 350.0       | 350.0      | 43.0        |

PLASTIC SMALL OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



## NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



## NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 7. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 8. Size of metal pad may vary due to creepage requirement.
- 9. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



PWP (R-PDSO-G20)

## PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G20) PowerPAD™ SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Top View

Exposed Thermal Pad Dimensions

4206332-15/AO 01/16

NOTE: A. All linear dimensions are in millimeters

<u>/A</u> Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments



# PWP (R-PDSO-G20)

# PowerPAD™ PLASTIC SMALL OUTLINE



## NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated