











#### OPA132, OPA2132, OPA4132

SBOS054B - JANUARY 1995-REVISED SEPTEMBER 2015

# **OPAx132 High-Speed FET-Input Operational Amplifiers**

#### **Features**

FET input:  $I_B = 50$  pA Maximum

Wide Bandwidth: 8 MHz High Slew Rate: 20 V/us Low Noise: 8nV/√Hz (1 kHz) Low Distortion: 0.00008%)

High Open-loop Gain: 130 dB (600-Ω load)

Wide Supply Range: ±2.5 to ±18V Low Offset Voltage: 500 µV Maximum Single, Dual, and Quad Versions

# **Applications**

SAR ADC Driver

Voltage Reference Buffer

Trans-impedance Amplifier

Photodiode Amplifier

Active Filters

Integrators

#### **Low Noise JFET Input**



# 3 Description

The OPAx132 series of FET-input operational amplifiers provides highspeed and excellent DC performance. The combination of high slew rate and wide bandwidth provide fast settling time. Single, dual, and quad versions have identical specifications for maximum design flexibility. High performance grades are available in the single and dual versions. All are ideal for general-purpose, audio, data acquisition communications applications. and especially where high source impedance is encountered.

The OPAx132 operational amplifiers are easy to use and free from phase inversion and overload problems often found in common FET-input operational amplifiers. Input cascode circuitry provides excellent common-mode rejection and maintains low input bias current over its wide input voltage range. The OPAx132 series of operational amplifiers are stable in unity gain and provide excellent dynamic behavior over a wide range of load conditions, including high load capacitance. Dual and quad versions feature completely independent circuitry for lowest crosstalk and freedom from interaction, even when overdriven or overloaded.

Single and dual versions are available in 8-pin DIP and SO-8 surface-mount packages. Quad is available in 14-pin DIP and SO-14 surface-mount packages. All are specified for -40°C to 85°C operation

#### Device Information(1)

| PART NUMBER | PACKAGE       | BODY SIZE (NOM)    |  |  |
|-------------|---------------|--------------------|--|--|
| ODAy422     | PDIP (8) (P)  | 9.81 mm × 6.35 mm  |  |  |
| OPAx132     | SOIC (8) (D)  | 4.90 mm × 3.91 mm  |  |  |
| OPA2132     | PDIP (8) (P)  | 9.81 mm × 6.35 mm  |  |  |
| UPA2132     | SOIC (8) (D)  | 4.90 mm × 3.91 mm  |  |  |
| ODA 4422    | PDIP (14) (N) | 19.30 mm × 6.35 mm |  |  |
| OPA4132     | SOIC (14) (D) | 8.65 mm × 3.91 mm  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



# **Table of Contents**

| 1 | Features 1                            | 8 Application and Implementation        |
|---|---------------------------------------|-----------------------------------------|
| 2 | Applications 1                        | 8.1 Application Information             |
| 3 | Description 1                         | 8.2 Typical Application                 |
| 4 | Revision History2                     | 9 Power Supply Recommendations          |
| 5 | Pin Configuration and Functions 3     | 10 Layout 1                             |
| 6 | Specifications4                       | 10.1 Layout Guidelines                  |
| - | 6.1 Absolute Maximum Ratings 4        | 10.2 Layout Example                     |
|   | 6.2 ESD Ratings                       | 11 Device and Documentation Support     |
|   | 6.3 Recommended Operating Conditions4 | 11.1 Device Support                     |
|   | 6.4 Electrical Characteristics5       | 11.2 Documentation Support              |
|   | 6.5 Typical Characteristics           | 11.3 Related Links                      |
| 7 | Detailed Description 10               | 11.4 Trademarks                         |
|   | 7.1 Overview 10                       | 11.5 Electrostatic Discharge Caution    |
|   | 7.2 Functional Block Diagram 10       | 11.6 Glossary                           |
|   | 7.3 Feature Description               | 12 Mechanical, Packaging, and Orderable |
|   | 7.4 Device Functional Modes 10        | Information                             |
|   |                                       |                                         |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision A (June 2004) to Revision B

**Page** 

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section



# 5 Pin Configuration and Functions



# OPA2132: P and D Packages 8-Pin PDIP and 8-Pin SOIC Top View



#### OPA4132: P and D Packages 14-Pin PDIP and 14-Pin SOIC Top View



#### **Pin Functions OPA132**

| Р           | IN  | 1/0 | DESCRIPTION                                   |  |  |  |  |
|-------------|-----|-----|-----------------------------------------------|--|--|--|--|
| NAME        | NO. | 1/0 | DESCRIPTION                                   |  |  |  |  |
| Offset Trim | 1   | 1   | Input offset voltage adjust                   |  |  |  |  |
| -In         | 2   | 1   | Inverting input                               |  |  |  |  |
| +In         | 3   | 1   | Noninverting input                            |  |  |  |  |
| V-          | 4   | _   | Negative power supply                         |  |  |  |  |
| NC          | 5   | _   | No internal connection. Can be left floating. |  |  |  |  |
| Output      | 6   | 0   | Output                                        |  |  |  |  |
| V+          | 7   | _   | Positive power supply                         |  |  |  |  |
| Offset Trim | 8   | I   | Input offset voltage adjust                   |  |  |  |  |

#### Pin Functions OPA2132 and OPA4132

|       | PIN            |                |     |                              |  |  |  |
|-------|----------------|----------------|-----|------------------------------|--|--|--|
| NAME  | OPA2132<br>NO. | OPA4132<br>NO. | I/O | DESCRIPTION                  |  |  |  |
| Out A | 1              | 1              | 0   | Output channel A             |  |  |  |
| -In A | 2              | 2              | I   | Inverting input channel A    |  |  |  |
| +In A | 3              | 3              | 1   | Noninverting input channel A |  |  |  |
| V+    | 8              | 4              | _   | Positive power supply        |  |  |  |
| +In B | 5              | 5              | 1   | Noninverting input channel B |  |  |  |
| –In B | 6              | 6              | 1   | Inverting input channel B    |  |  |  |
| Out B | 7              | 7              | 0   | Output channel B             |  |  |  |
| Out C | -              | 8              | 0   | Output channel C             |  |  |  |
| –In C | -              | 9              | 1   | Inverting input channel C    |  |  |  |

Copyright © 1995–2015, Texas Instruments Incorporated



#### Pin Functions OPA2132 and OPA4132 (continued)

|       | PIN            |                |     |                              |
|-------|----------------|----------------|-----|------------------------------|
| NAME  | OPA2132<br>NO. | OPA4132<br>NO. | I/O | DESCRIPTION                  |
| +In C | -              | 10             | I   | Noninverting input channel C |
| V-    | 4              | 11             | _   | Negative power supply        |
| +In D | _              | 12             | I   | Noninverting input channel D |
| -In D | _              | 13             | I   | Inverting input channel D    |
| Out D | _              | 14             | 0   | Output channel D             |

# 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                          | MIN       | MAX       | UNIT |
|------------------|--------------------------|-----------|-----------|------|
|                  | Supply voltage, V+ to V- |           | 36        | V    |
|                  | Input voltage            | (V-) -0.7 | (V+) +0.7 | V    |
|                  | Output short-circuit (2) | Conti     | nuous     |      |
|                  | Operation temperature    | -40       | 125       | °C   |
|                  | Junction temperature     |           | 150       | °C   |
| T <sub>stg</sub> | Storage temperature      | -55       | 125       | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                           |                                                                     | VALUE | UNIT |
|--------------------|---------------------------|---------------------------------------------------------------------|-------|------|
| OPA13              | 2 in PDIP and SOIC Packag | e, OPA2132 and OPA4132 in PDIP Package                              | ·     |      |
| V <sub>(ESD)</sub> | Electrostatic discharge   | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 | V    |
| OPA213             | 32 in SOIC Package        |                                                                     | •     |      |
|                    |                           | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>   | ±2000 |      |
| $V_{(ESD)}$        | Electrostatic discharge   | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500  | V    |
| OPA41              | 32 in SOIC Package        |                                                                     |       |      |
|                    |                           | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>   | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge   | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±200  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                    | MIN  | NOM | MAX | UNIT |
|----------------|------------------------------------|------|-----|-----|------|
| VS             | Supply voltage, $VS = (V+) - (V-)$ | ±2.5 | ±15 | ±18 | V    |
| T <sub>A</sub> | Specified temperature range        | -40  |     | 85  | °C   |

<sup>(2)</sup> Short-circuit to ground, one amplifier per package.

<sup>2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.4 Electrical Characteristics

At  $T_A = 25$ °C,  $V_S = \pm 15$  V, unless otherwise noted.

| PARAMI                           | ETER               | TEST CON                                    | DITIONS            |              | 132P, U<br>132P, U    |              | OPA2         | 132PA, U<br>132PA, U<br>132PA, U | JA           | UNIT                  |
|----------------------------------|--------------------|---------------------------------------------|--------------------|--------------|-----------------------|--------------|--------------|----------------------------------|--------------|-----------------------|
|                                  |                    |                                             |                    | MIN          | TYP                   | MAX          | MIN          | TYP                              | MAX          |                       |
| OFFSET VOLTA                     | GE                 |                                             |                    |              |                       |              |              |                                  |              |                       |
| Input Offset Volta               | ge                 |                                             |                    |              | ±0.25                 | ±0.5         |              | ±0.5                             | ±2           | mV                    |
| vs Temperatur                    | e <sup>(1)</sup>   | Operating temper                            | erature range      |              | ±2                    | ±10          |              | ±2                               | ±10          | μV/°C                 |
| vs Power Supp                    | oly                | $V_S = \pm 2.5 \text{ V to } \pm$           | :18 V              |              | 5                     | 15           |              | 5                                | 30           | μV/V                  |
| Channel Separati quad)           | on (dual and       | $R_L = 2 k\Omega$                           |                    |              | 0.2                   |              |              | 0.2                              |              | μV/V                  |
| INPUT BIAS CUI                   | RRENT              |                                             |                    |              |                       |              |              |                                  |              |                       |
| Input Bias Curren                | t <sup>(2)</sup>   | $V_{CM} = 0 V$                              |                    |              | 5                     | ±50          |              | 5                                | ±50          | pΑ                    |
| vs Temperatur                    | е                  |                                             |                    | See F        | igure 5               |              | See          | Figure 5                         |              |                       |
| Input Offset Curre               | ent <sup>(2)</sup> | $V_{CM} = 0 V$                              |                    |              | ±2                    | ±50          |              | ±2                               | ±50          | pА                    |
| NOISE                            |                    |                                             |                    |              |                       |              |              |                                  |              |                       |
| Input Voltage Noi                | se                 |                                             |                    |              |                       |              |              |                                  |              |                       |
|                                  | f = 10 Hz          |                                             |                    |              | 23                    |              |              | 23                               |              |                       |
| Noise Density                    | f = 100 H          |                                             |                    |              | 10                    |              |              | 10                               |              | nV/√ <del>Hz</del>    |
| Noise Density                    | f = 1 kHz          |                                             |                    |              | 8                     |              |              | 8                                |              | IIV/VIIZ              |
|                                  | f = 10 kHz         |                                             |                    |              | 8                     |              |              | 8                                |              |                       |
| Current Noise Density, f = 1 kHz |                    |                                             |                    |              | 3                     |              |              | 3                                |              | fA/√Hz                |
| INPUT VOLTAGI                    | RANGE              |                                             | ·                  |              |                       | ·            |              |                                  |              |                       |
| Common-Mode V                    | oltage Range       |                                             |                    | (V-)<br>+2.5 | ±13                   | (V+)<br>-2.5 | (V-)<br>+2.5 | ±13                              | (V+)<br>-2.5 | V                     |
| Common-Mode R                    | ejection           | $V_{CM} = -12.5 \text{ V t}$                | o 12.5 V           | 96           | 100                   |              | 86           | 94                               |              | dB                    |
| INPUT IMPEDAN                    | ICE                |                                             |                    |              |                       |              |              |                                  |              |                       |
| Differential                     |                    |                                             |                    |              | 10 <sup>13</sup>    2 |              | 1            | 0 <sup>13</sup>    2             |              | $\Omega \parallel pF$ |
| Common-Mode                      |                    | $V_{CM} = -12.5 \text{ V t}$                | o 12.5 V           |              | 10 <sup>13</sup>    6 |              | 1            | 0 <sup>13</sup>    6             |              | Ω    pF               |
| OPEN-LOOP GA                     | IN                 |                                             | ·                  |              |                       |              |              |                                  |              |                       |
|                                  |                    | $R_L = 10 \text{ k}\Omega, V_O$ to 13.8 V   | = -14.5 V          | 110          | 120                   |              | 104          | 120                              |              |                       |
| Open-Loop Voltage                | ge Gain            | $R_L = 2 k\Omega, V_O = $ to 13.5 V         | –13.8 V            | 110          | 126                   |              | 104          | 120                              |              | dB                    |
|                                  |                    | $R_L = 600 \Omega, V_O$ to 12.5 V           | = -12.8 V          | 110          | 130                   |              | 104          | 120                              |              |                       |
| FREQUENCY RE                     | SPONSE             | •                                           | <u>'</u>           |              |                       | <del>'</del> |              |                                  |              |                       |
| Gain-Bandwidth F                 | Product            |                                             |                    |              | 8                     |              |              | 8                                |              | MHz                   |
| Slew Rate                        |                    |                                             |                    |              | ±20                   |              |              | ±20                              |              | V/µs                  |
| 0.1%                             |                    | G = -1, 10 V Sto<br>CL = 100 pF             | ер,                |              | 0.7                   |              |              | 0.7                              |              | μs                    |
| Settling Time:                   | 0.01%              | G = -1, 10 V Sto<br>C <sub>L</sub> = 100 pF | эр,                |              | 1                     |              |              | 1                                |              | μs                    |
| Overload Recove                  | ry Time            | G = ±                                       |                    |              | 0.5                   |              |              | 0.5                              |              | μs                    |
| Total Harmonic D                 | istortion +        | 1 kHz, G = 1,                               | $R_L = 2 k\Omega$  | 0            | .00008%               |              | 0.0          | 0008%                            |              |                       |
| Noise                            |                    | $V_O = 3.5 \text{ Vrms}$                    | $R_1 = 600 \Omega$ | 0            | .00009%               |              | 0.0          | 0009%                            |              |                       |

<sup>(1)</sup> Specified by wafer test.(2) High-speed test at T<sub>J</sub> = 25°C.



# **Electrical Characteristics (continued)**

At  $T_A = 25$ °C,  $V_S = \pm 15$  V, unless otherwise noted.

| PARAMETER                          |               | TEST CONDITIONS          | OPAx1<br>OPA21 | OPA2<br>OPA2 | UNIT |              |              |      |    |
|------------------------------------|---------------|--------------------------|----------------|--------------|------|--------------|--------------|------|----|
|                                    |               |                          | MAX            | MIN          | TYP  | MAX          |              |      |    |
| OUTPUT                             |               | ,                        |                |              |      |              |              |      |    |
|                                    | Positive      | - R <sub>L</sub> = 10 kΩ | (V+)<br>-1.2   | (V+)<br>-0.9 |      | (V+)<br>-1.2 | (V+)<br>-0.9 |      |    |
|                                    | Negative      | K <sup>L</sup> = 10 K2   | (V–)<br>+0.5   | (V-)<br>+0.3 |      | (V-)<br>+0.5 | (V-)<br>+0.3 |      |    |
| Voltage Output                     | Positive      | D 21-0                   | (V+)<br>-1.5   | (V+)<br>-1.1 |      | (V+)<br>-1.5 | (V+)<br>-1.1 |      | V  |
|                                    | Negative      | - R <sub>L</sub> = 2 kΩ  | (V-)<br>+1.2   | (V-)<br>+0.9 |      | (V-)<br>+1.2 | (V-)<br>+0.9 |      | V  |
|                                    | Positive      | D 000 0                  | (V+)<br>-2.5   | (V+)<br>-2.0 |      | (V+)<br>-2.5 | (V+)<br>-2.0 |      |    |
| Negative                           |               | $R_L = 600 \Omega$       | (V-)<br>+2.2   | (V–)<br>+1.5 |      | (V-)<br>+2.2 | (V-)<br>+1.5 |      |    |
| Short-Circuit Cur                  | rent          |                          |                | ±40          |      |              | ±40          |      | mA |
| Capacitive Load Operation)         | Drive (Stable |                          | See Fi         | gure 17      |      | See          | Figure 1     | 7    |    |
| POWER SUPPL                        | Υ             |                          |                |              |      |              |              |      |    |
| Specified Operat                   | ing Voltage   |                          |                | ±15          |      |              | ±15          |      | V  |
| Operating Voltage Range            |               |                          | ±2.5           |              | ±18  | ±2.5         |              | ±18  | V  |
| Quiescent Curre<br>(per amplifier) | nt            | I <sub>O</sub> = 0       |                | ±4           | ±4.8 |              | ±4           | ±4.8 | mA |
| TEMPERATURE                        | RANGE         |                          |                |              |      |              |              |      |    |
| Operating Range                    | )             |                          | -40            |              | 85   | -40          |              | 85   | °C |
| Storage                            |               |                          | -40            |              | 125  | -40          |              | 125  | °C |



# 6.5 Typical Characteristics

At  $T_A = 25$ °C,  $V_S = \pm 15$  V,  $R_L = 2$  k $\Omega$ , unless otherwise noted.



# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**

At  $T_A = 25$ °C,  $V_S = \pm 15$  V,  $R_L = 2$  k $\Omega$ , unless otherwise noted.





Figure 7.  $A_{OL}$ , CMR, PSR vs Temperature

Figure 8. Quiescent Current and Short-Circuit Current vs
Temperature





Figure 9. Offset Voltage Production Distribution

Figure 10. Offset Voltage Drift Production Distribution



Figure 11. Total Harmonic Distortion + Noise vs Frequency



Figure 12. Maximum Output Voltage vs Frequency



# **Typical Characteristics (continued)**

At  $T_A = 25$ °C,  $V_S = \pm 15$  V,  $R_L = 2$  k $\Omega$ , unless otherwise noted.



Figure 13. Small-Signal Step Response



Figure 14. Large-Signal Step Response



Figure 15. Settling Time vs Closed-Loop Gain



Figure 16. Small-Signal Overshoot vs Load Capacitance



Figure 17. Output Voltage Swing vs Output Current



# 7 Detailed Description

#### 7.1 Overview

The OPAx132 series of FET-input operational amplifiers provides highspeed and excellent dc performance. The combination of high slew rate and wide bandwidth provide fast settling time. Single, dual, and quad versions have identical specifications for maximum design flexibility. High performance grades are available in the single and dual versions. All are ideal for general-purpose, audio, data acquisition and communications applications, especially where high source impedance is encountered.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

The OPAx132 series of JFET operational amplifiers combine low noise and wide bandwidth with precision and low input bias current to make them the ideal choice for applications with a high source impedance. The OPAx132 is unity-gain stable and features high slew rate (±20 V/µs) and wide bandwidth (8 MHz).

#### 7.4 Device Functional Modes

The OPAx132 has a single functional mode and is operational when the power-supply voltage is greater than 5 V (±2.5 V). The maximum power supply voltage for the OPAx132 is 36 V (±18 V).



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The OPAx132 series operational amplifiers are unity-gain stable and suitable for a wide range of general-purpose applications. Power supply pins should be bypassed with 10-nF ceramic capacitors or larger.

The OPAx132 series operational amplifiers are free from unexpected output phase reversal common with FET operational amplifiers. Many FET-input operational amplifiers exhibit phase-reversal of the output when the input common-mode voltage range is exceeded. This can occur in voltage-follower circuits, causing serious problems in control loop applications. The OPAx132 series of operational amplifiers are free from this undesirable behavior. All circuitry is completely independent in dual and quad versions, assuring normal behavior when one amplifier in a package is overdriven or short-circuited.

#### 8.1.1 Operating Voltage

The OPAx132 series of operation amplifiers operate with power supplies from ±2.5 V to ±18 V with excellent performance. Although specifications are production tested with ±15 V supplies, most behavior remains unchanged throughout the full operating voltage range. Parameters which vary significantly with operating voltage are shown in the *Typical Characteristics* section.

#### 8.1.2 Offset Voltage Trim

Offset voltage of the OPAx132 series of amplifiers is laser trimmed and usually requires no user adjustment. The OPAx132 amplifier (single op amp version) provides offset voltage trim connections on pins 1 and 8. Offset voltage can be adjusted by connecting a potentiometer as shown in Figure 18. This adjustment should be used only to null the offset of the operational amplifier, not to adjust system offset or offset produced by the signal source. Nulling offset could degrade the offset voltage drift behavior of the operational amplifier. While it is not possible to predict the exact change in drift, the effect is usually small.



Figure 18. OPAx132 Offset Voltage Trim Circuit

#### 8.1.3 Input Bias Current

The FET-inputs of the OPAx132 series provide very low input bias current and cause negligible errors in most applications. For applications where low input bias current is crucial, junction temperature rise should be minimized. The input bias current of FET-input operational amplifiers increases with temperature as shown in Figure 5.

The OPAx132 series may be operated at reduced power supply voltage to minimize power dissipation and temperature rise. Using  $\pm 3$  V supplies reduces power dissipation to one-fifth that at  $\pm 15$  V.

Copyright © 1995–2015, Texas Instruments Incorporated



# **Application Information (continued)**

The dual and quad versions have higher total power dissipation than the single, leading to higher junction temperature. Thus, a warmed-up quad will have higher input bias current than a warmed-up single. Furthermore, an SOIC will generally have higher junction temperature than a DIP at the same ambient temperature because of a larger  $\theta_{JA}$ .

Printed-circuit-board layout can also help minimize junction temperature rise. Temperature rise can be minimized by soldering the devices to the circuit board rather than using a socket. Wide copper traces will also help dissipate the heat by acting as an additional heat sink.

Input stage cascode circuitry assures that the input bias current remains virtually unchanged throughout the full input common-mode range of the OPAx132 series. See Figure 6.

#### 8.2 Typical Application

The OPAx132 family offers outstanding dc precision and ac performance. These devices operate up to 36-V supply rails and offer ultralow input bias current and input bias current noise, as well as 8-MHz bandwidth and high capacitive load drive. These features make the OPAx132 a robust, high-performance operational amplifier for high-voltage industrial applications with high source impedance.



Figure 19. OPA132 2nd Order 30 kHz, Low Pass Filter Schematic

#### 8.2.1 Design Requirements

Use the following parameters for this application:

- Gain = 5 V/V
- Low pass cutoff frequency = 30 kHz
- -40 db/dec filter response
- Maintain less than 3-dB gain peaking in the gain versus frequency response

#### 8.2.2 Detailed Design Procedure

WEBENCH® Filter Designer is a simple, powerful, and easy-to-use active filter design program. The WEBENCH Filter Designer lets you create optimized filter designs using a selection of TI operational amplifiers and passive components from TI's vendor partners.

Available as a web based tool from the WEBENCH® Design Center, WEBENCH® Filter Designer allows you to design, optimize, and simulate complete multistage active filter solutions within minutes.



# **Typical Application (continued)**

# 8.2.3 Application Curve



Figure 20. OPA132 2nd Order 30-kHz, Low Pass Filter Response



# 9 Power Supply Recommendations

The OPAx132 is specified for operation from 5 V to 36 V (±2.5 V to ±18 V); many specifications apply from –40°C to 85°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the Typical Characteristics.

#### **CAUTION**

Supply voltages larger than 36 V can permanently damage the device; see the *Absolute Maximum Ratings*.

Place 10-nF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, see the *Layout Guidelines*.

# 10 Layout

#### 10.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and operational
  amplifier itself. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power
  sources local to the analog circuitry.
  - Connect low-ESR, 10 nF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective
  methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes.
  A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital
  and analog grounds paying attention to the flow of the ground current. For more detailed information refer to
  Circuit Board Layout Techniques, SLOA089.
- In order to reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. As shown in *Layout Example*, keeping RF and RG close to the inverting input minimizes parasitic capacitance.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.
- Cleaning the PCB following board assembly is recommended for best performance.
- Any precision integrated circuit may experience performance shifts due to moisture ingress into the plastic package. Following any aqueous PCB cleaning process, baking the PCB assembly is recommended to remove moisture introduced into the device packaging during the cleaning process. A low temperature, post cleaning bake at 85°C for 30 minutes is sufficient for most circumstances.



# 10.2 Layout Example





Figure 21. OPA132 Layout Example for the Noninverting Configuration

Copyright © 1995–2015, Texas Instruments Incorporated



# 11 Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Development Support

#### 11.1.1.1 WEBENCH Filter Designer Tool

WEBENCH® Filter Designer is a simple, powerful, and easy-to-use active filter design program. The WEBENCH Filter Designer lets you create optimized filter designs using a selection of TI operational amplifiers and passive components from TI's vendor partners.

#### 11.1.1.2 TINA-TI™ (Free Software Download)

TINA™ is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI is a free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range of both passive and active models. TINA-TI provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a free download from the Analog eLab Design Center, TINA-TI offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

#### NOTE

These files require that either the TINA software (from DesignSoft™) or TINA-TI software be installed. Download the free TINA-TI software from the TINA-TI folder.

# 11.1.1.3 TI Precision Designs

The OPAx132 is featured in several TI Precision Designs, available online at http://www.ti.com/ww/en/analog/precision-designs/. TI Precision Designs are analog solutions created by TI's precision analog applications experts and offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits.

#### 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation, see the following:

- EMI Rejection Ratio of Operational Amplifiers, SBOA128
- Circuit Board Layout Techniques, SLOA089

#### 11.3 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 1. Related Links

| PARTS   | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|---------|----------------|--------------|---------------------|---------------------|---------------------|
| OPA132  | Click here     | Click here   | Click here          | Click here          | Click here          |
| OPA2132 | Click here     | Click here   | Click here          | Click here          | Click here          |
| OPA4132 | Click here     | Click here   | Click here          | Click here          | Click here          |

#### 11.4 Trademarks

TINA-TI is a trademark of Texas Instruments.

TINA, DesignSoft are trademarks of DesignSoft, Inc.

All other trademarks are the property of their respective owners.



# 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 1995–2015, Texas Instruments Incorporated

www.ti.com

16-Jun-2024

# **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|--------------------------------------|---------------------|--------------|-------------------------|---------|
| OPA132U          | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                               | Level-3-260C-168 HR |              | OPA<br>132U             | Samples |
| OPA132U/2K5      | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                               | Level-2-260C-1 YEAR |              | OPA<br>132U             | Samples |
| OPA132UA         | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | Call TI                              | Level-3-260C-168 HR | -40 to 125   | OPA<br>132U<br>A        | Samples |
| OPA132UA/2K5     | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | Call TI                              | Level-3-260C-168 HR | -40 to 125   | OPA<br>132U<br>A        | Samples |
| OPA2132P         | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | Call TI                              | N / A for Pkg Type  |              | OPA2132P                | Samples |
| OPA2132PA        | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | Call TI                              | N / A for Pkg Type  |              | OPA2132P<br>A           | Samples |
| OPA2132PAG4      | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | Call TI                              | N / A for Pkg Type  |              | OPA2132P<br>A           | Samples |
| OPA2132U         | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | Call TI   NIPDAU                     | Level-3-260C-168 HR | -40 to 125   | (O2132U, OPA)<br>2132U  | Samples |
| OPA2132U/2K5     | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | Call TI   NIPDAU                     | Level-3-260C-168 HR | -40 to 125   | (O2132U, OPA)<br>2132U  | Samples |
| OPA2132UA        | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | Call TI                              | Level-3-260C-168 HR | -40 to 125   | OPA<br>2132U<br>A       | Samples |
| OPA2132UA/2K5    | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                               | Level-3-260C-168 HR | -40 to 125   | OPA<br>2132U<br>A       | Samples |
| OPA2132UE4       | LIFEBUY    | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                               | Level-3-260C-168 HR | -40 to 125   | (O2132U, OPA)<br>2132U  |         |
| OPA4132UA        | ACTIVE     | SOIC         | D                  | 14   | 50             | RoHS & Green | NIPDAU-DCC                           | Level-3-260C-168 HR | -40 to 85    | OPA4132UA               | Samples |
| OPA4132UA/2K5    | ACTIVE     | SOIC         | D                  | 14   | 2500           | RoHS & Green | NIPDAU-DCC                           | Level-3-260C-168 HR | -40 to 85    | OPA4132UA               | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.



# PACKAGE OPTION ADDENDUM

www.ti.com 16-Jun-2024

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 12-Jun-2024

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity A0

|    | -                                                         |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA132U/2K5   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA132UA/2K5  | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA2132U/2K5  | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA2132U/2K5  | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA2132UA/2K5 | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA4132UA/2K5 | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |



www.ti.com 12-Jun-2024



# \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA132U/2K5   | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| OPA132UA/2K5  | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| OPA2132U/2K5  | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| OPA2132U/2K5  | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| OPA2132UA/2K5 | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| OPA4132UA/2K5 | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 12-Jun-2024

# **TUBE**



\*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| OPA132U     | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA132U     | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA132UA    | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA132UA    | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA2132P    | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| OPA2132PA   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| OPA2132PAG4 | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| OPA2132U    | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA2132U    | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA2132UA   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA2132UA   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA2132UE4  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA2132UE4  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA4132UA   | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |

# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





SMALL OUTLINE INTEGRATED CIRCUIT



- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# P (R-PDIP-T8)

# PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated