# CD54HC245, CD74HC245, CD54HCT245 Data sheet acquired from Harris Semiconductor SCHS119A High-Speed CMOS Logic Octal-Bus Transceiver, Three-State, Non-Inverting November 1997 - Revised May 2003 #### Features - · Buffered Inputs - · Three-State Outputs - Bus Line Driving Capability - Typical Propagation Delay (A to B, B to A) 9ns at V<sub>CC</sub> = 5V, C<sub>L</sub> = 15pF, T<sub>A</sub> = 25°C - Fanout (Over Temperature Range) - Standard Outputs............ 10 LSTTL Loads - Bus Driver Outputs ...... 15 LSTTL Loads - Wide Operating Temperature Range . . . -55°C to 125°C - Balanced Propagation Delay and Transition Times - Significant Power Reduction Compared to LSTTL Logic ICs - HC Types - 2V to 6V Operation - High Noise Immunity: N<sub>IL</sub> = 30%, N<sub>IH</sub> = 30% of V<sub>CC</sub> at V<sub>CC</sub> = 5V - HCT Types - 4.5V to 5.5V Operation - Direct LSTTL Input Logic Compatibility, V<sub>IL</sub>= 0.8V (Max), V<sub>IH</sub> = 2V (Min) - CMOS Input Compatibility, $I_I \le 1\mu A$ at $V_{OL}$ , $V_{OH}$ #### **Pinout** CD54HC245, CD54HCT245 (CERDIP) CD74HC245, CD74HCT245 (PDIP, SOIC) TOP VIEW #### Description The CD54HC245, CD54HCT245, and CD74HC245, CD74HCT245 are high-speed octal three-state bidirectional transceivers intended for two-way asynchronous communication between data buses. They have high drive current outputs which enable high-speed operation while driving large bus capacitances. They provide the low power consumption of standard CMOS circuits with speeds and drive capabilities comparable to that of LSTTL circuits. The CD54HC245, CD54HCT245, CD74HC245 and CD74HCT245 allow data transmission of the B bus or from the B bus to the A bus. The logic level at the direction input (DIR) determines the direction. The output enable input ( $\overline{\text{OE}}$ ), when high, puts the I/O ports in the high-impedance state The HC/HCT245 is similar in operation to the HC/HCT640 and the HC/HCT643. #### **Ordering Information** | PART NUMBER | TEMP.<br>RANGE ( <sup>O</sup> C) | PACKAGE | |---------------|----------------------------------|--------------| | CD54HC245F3A | -55 to 125 | 20 Ld CERDIP | | CD54HCT245F3A | -55 to 125 | 20 Ld CERDIP | | CD74HC245E | -55 to 125 | 20 Ld PDIP | | CD74HC245M | -55 to 125 | 20 Ld SOIC | | CD74HC245M96 | -55 to 125 | 20 Ld SOIC | | CD74HCT245E | -55 to 125 | 20 Ld PDIP | | CD74HCT245M | -55 to 125 | 20 Ld SOIC | | CD74HCT245M96 | -55 to 125 | 20 Ld SOIC | NOTE: When ordering, use the entire part number. The suffix 96 denotes tape and reel. # Functional Diagram #### **TRUTH TABLE** | CONTRO | L INPUTS | | |--------|----------|-----------------| | ŌĒ | DIR | OPERATION | | L | L | B Data to A Bus | | L | Н | A Data to B Bus | | Н | Х | Isolation | H = High Level, L = Low Level, X = Irrelevant To prevent excess currents in the High-Z (Isolation) modes all I/O terminals should be terminated with 10k $\!\Omega$ to 1M $\!\Omega$ resistors. # $\label{eq:absolute Maximum Ratings} \begin{tabular}{ll} Absolute Maximum Ratings \\ DC Supply Voltage, $V_{CC}$ ... -0.5V to 7V \\ DC Input Diode Current, $I_{IK}$ \\ For $V_I < -0.5V$ or $V_I > V_{CC} + 0.5V$ ... <math>\pm 20\text{mA}$ \\ DC Output Diode Current, $I_{OK}$ \\ For $V_O < -0.5V$ or $V_O > V_{CC} + 0.5V$ ... <math>\pm 20\text{mA}$ \\ DC Drain Current, per Output, $I_O$ \\ For $-0.5V < V_O < V_{CC} + 0.5V$ ... <math>\pm 35\text{mA}$ \\ DC Output Source or Sink Current per Output Pin, $I_O$ \\ For $V_O > -0.5V$ or $V_O < V_{CC} + 0.5V$ ... <math>\pm 25\text{mA}$ \\ DC $V_{CC}$ or Ground Current, $I_{CC}$ ... <math>\pm 50\text{mA}$ \\ \hline \end{tabular}$ Temperature Range, T<sub>A</sub> . . . . . . . . . . . . . . . . . -55°C to 125°C 2V 1000ns (Max) 4.5V 500ns (Max) 6V 400ns (Max) #### **Thermal Information** | Thermal Resistance (Typical, Note 1) $\theta_{JA}$ | (°C/W) | |----------------------------------------------------|--------| | E (PDIP) Package | 69 | | M (SOIC) Package | 58 | | Maximum Junction Temperature | | | Maximum Storage Temperature Range65°C to | 150°C | | Maximum Lead Temperature (Soldering 10s) | 300°C | | (SOIC - Lead Tips Only) | | | | | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. 1. The package thermal impedance is calculated in accordance with JESD 51-7. #### **DC Electrical Specifications** Supply Voltage Range, V<sub>CC</sub> Input Rise and Fall Time | | | TE:<br>CONDI | - | V <sub>CC</sub> | | 25°C | | | O 85°C | -55°C TO 125°C | | | | |------------------------------------------|-----------------|------------------------------------|---------------------|-----------------|------|------|------|------|--------|----------------|------|-------|--| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | | HC TYPES | | | | | | | | | | | | | | | High Level Input | V <sub>IH</sub> | - | - | 2 | 1.5 | - | - | 1.5 | - | 1.5 | - | V | | | Voltage | | | | 4.5 | 3.15 | - | - | 3.15 | - | 3.15 | - | V | | | | | | | 6 | 4.2 | - | - | 4.2 | - | 4.2 | - | V | | | Low Level Input | V <sub>IL</sub> | - | - | 2 | - | - | 0.5 | - | 0.5 | - | 0.5 | ٧ | | | Voltage | | | | 4.5 | - | - | 1.35 | - | 1.35 | - | 1.35 | ٧ | | | | | | | 6 | - | - | 1.8 | - | 1.8 | - | 1.8 | V | | | High Level Output VOH Voltage CMOS Loads | V <sub>OH</sub> | V <sub>IH</sub> or V <sub>IL</sub> | -0.02 | 2 | 1.9 | - | - | 1.9 | - | 1.9 | - | V | | | | | | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | | | | | -0.02 | 6 | 5.9 | - | - | 5.9 | - | 5.9 | - | V | | | High Level Output | 1 | | - | - | - | - | - | - | - | - | - | V | | | Voltage<br>TTL Loads | | | -4 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | | 112 20003 | | | -5.2 | 6 | 5.48 | - | - | 5.34 | - | 5.2 | - | V | | | Low Level Output | V <sub>OL</sub> | V <sub>IH</sub> or V <sub>IL</sub> | 0.02 | 2 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | | Voltage<br>CMOS Loads | | | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | | OWO Loads | | | 0.02 | 6 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | | Low Level Output | 1 | | - | - | - | - | - | - | - | - | - | V | | | Voltage<br>TTL Loads | | | 4 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | | TTE LOads | | | 5.2 | 6 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | | Input Leakage<br>Current | II | V <sub>CC</sub> or<br>GND | - | 6 | - | - | ±0.1 | - | ±1 | - | ±1 | μΑ | | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 6 | - | - | 8 | - | 80 | - | 160 | μΑ | | # DC Electrical Specifications (Continued) | | | TES<br>CONDI | | V <sub>CC</sub> | | 25°C | | -40°C 1 | O 85°C | -55°C TO 125°C | | | |----------------------------------------------------------------------|------------------------------|------------------------------------|-----------------------------------------------|-----------------|------|------|------|---------|--------|----------------|-----|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | Three-State Leakage<br>Current | l <sub>OZ</sub> | V <sub>IL</sub> or V <sub>IH</sub> | V <sub>O</sub> =<br>V <sub>CC</sub> or<br>GND | 6 | - | - | ±0.5 | - | ±5 | - | ±10 | μА | | HCT TYPES | • | | | | | | • | - | | | - | | | High Level Input<br>Voltage | V <sub>IH</sub> | - | - | 4.5 to<br>5.5 | 2 | - | - | 2 | - | 2 | - | V | | Low Level Input<br>Voltage | V <sub>IL</sub> | - | - | 4.5 to<br>5.5 | - | - | 0.8 | - | 0.8 | - | 0.8 | V | | High Level Output<br>Voltage<br>CMOS Loads | V <sub>ОН</sub> | V <sub>IH</sub> or V <sub>IL</sub> | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | High Level Output<br>Voltage<br>TTL Loads | | | -4 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | Low Level Output<br>Voltage<br>CMOS Loads | V <sub>OL</sub> | V <sub>IH</sub> or V <sub>IL</sub> | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Low Level Output<br>Voltage<br>TTL Loads | | | 4 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | Input Leakage<br>Current | lį | V <sub>CC</sub> and<br>GND | 0 | 5.5 | - | - | ±0.1 | - | ±1 | - | ±1 | μΑ | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 5.5 | - | - | 8 | - | 80 | - | 160 | μΑ | | Three-State Leakage<br>Current | l <sub>OZ</sub> | V <sub>IL</sub> or V <sub>IH</sub> | V <sub>O</sub> =<br>V <sub>CC</sub> or<br>GND | 6 | - | - | ±0.5 | - | ±5 | - | ±10 | μΑ | | Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load | ΔI <sub>CC</sub><br>(Note 2) | V <sub>CC</sub><br>-2.1 | - | 4.5 to<br>5.5 | - | 100 | 360 | - | 450 | - | 490 | μΑ | #### NOTE: ### **HCT Input Loading Table** | INPUT | UNIT LOADS | | | | | |----------|------------|--|--|--|--| | An or Bn | 0.4 | | | | | | ŌĒ | 1.5 | | | | | | DIR | 0.9 | | | | | NOTE: Unit Load is $\Delta I_{\hbox{CC}}$ limit specified in DC Electrical Table, e.g., 360µA max at 25°C. <sup>2.</sup> For dual-supply systems theoretical worst case ( $V_I = 2.4V$ , $V_{CC} = 5.5V$ ) specification is 1.8mA. # **Switching Specifications** $C_L = 50pF$ , Input $t_r$ , $t_f = 6ns$ | | | TEST | | | 25°C | | | C TO<br>°C | | C TO<br>5°C | | |--------------------------------------------|-------------------------------------|-----------------------|---------------------|-----|----------|----------|-----|------------|----------|-------------|------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | HC TYPES | | | | | | | | | | | | | Propagation Delay Data to Output | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 110 | - | 140 | - | 165 | ns | | | | | 4.5 | - | - | 22 | - | 28 | - | 33 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 9 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 19 | - | 24 | - | 28 | ns | | Output Disable to Output | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 150 | - | 190 | - | 225 | ns | | | , | | 4.5 | - | - | 30 | - | 38 | - | 45 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 12 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 26 | - | 33 | - | 38 | ns | | Output Enable to Output | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 150 | - | 190 | - | 225 | ns | | | | | 4.5 | - | - | 30 | - | 38 | - | 45 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 12 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 26 | - | 33 | - | 38 | ns | | Output Transition Time | t <sub>THL</sub> , t <sub>TLH</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 60 | - | 75 | - | 90 | ns | | | | | 4.5 | - | - | 12 | - | 15 | - | 18 | ns | | | | | 6 | - | - | 10 | - | 13 | - | 15 | ns | | Input Capacitance | C <sub>IN</sub> | C <sub>L</sub> = 50pF | - | 10 | - | 10 | - | 10 | - | 10 | pF | | Three-State Output<br>Capacitance | CO | - | - | - | - | 20 | - | 20 | - | 20 | pF | | Power Dissipation Capacitance (Notes 3, 4) | C <sub>PD</sub> | - | 5 | - | 53 | - | - | - | - | - | pF | | HCT TYPES | | | | | <u> </u> | <u> </u> | | | <u>I</u> | | ! | | Propagation Delay Data to Output | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 26 | - | 33 | - | 39 | ns | | | · | C <sub>L</sub> = 15pF | 5 | - | 10 | - | - | - | - | - | ns | | Output Disable to Output | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 30 | - | 38 | - | 45 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 12 | - | - | - | - | - | ns | | Output Enable to Output | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 32 | - | 40 | - | 48 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 13 | - | - | - | - | - | ns | | Output Transition Time | t <sub>THL</sub> , t <sub>TLH</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 12 | - | 15 | - | 18 | ns | | Input Capacitance | C <sub>IN</sub> | C <sub>L</sub> = 50pF | - | 10 | - | 10 | - | 10 | - | 10 | pF | | Three-State Output<br>Capacitance | CO | - | - | - | - | 20 | - | 20 | - | 20 | pF | | Power Dissipation Capacitance (Notes 3, 4) | C <sub>PD</sub> | - | 5 | - | 55 | - | - | - | - | - | pF | - 3. $C_{\mbox{\scriptsize PD}}$ is used to determine the dynamic power consumption, per channel. - 4. $P_D = V_{CC}^2 f_i (C_{PD} + C_L)$ where $f_i = Input$ Frequency, $C_L = Output$ Load Capacitance, $V_{CC} = Supply$ Voltage. #### Test Circuits and Waveforms FIGURE 1. HC TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC FIGURE 2. HCT TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC FIGURE 3. HC THREE-STATE PROPAGATION DELAY WAVEFORM FIGURE 4. HCT THREE-STATE PROPAGATION DELAY WAVEFORM NOTE: Open drain waveforms $t_{PLZ}$ and $t_{PZL}$ are the same as those for three-state shown on the left. The test circuit is Output $R_L = 1k\Omega$ to $V_{CC}$ , $C_L = 50pF$ . FIGURE 5. HC AND HCT THREE-STATE PROPAGATION DELAY TEST CIRCUIT 22-Jul-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|-------------------------------|--------------------|--------------|----------------------------|---------| | CD54HC245F | ACTIVE | CDIP | J | 20 | 1 | TBD | SNPB | N / A for Pkg Type | -55 to 125 | CD54HC245F | Samples | | CD54HC245F3A | ACTIVE | CDIP | J | 20 | 1 | TBD | SNPB | N / A for Pkg Type | -55 to 125 | 8408501RA<br>CD54HC245F3A | Samples | | CD54HCT245F | ACTIVE | CDIP | J | 20 | 1 | TBD | SNPB | N / A for Pkg Type | -55 to 125 | CD54HCT245F | Samples | | CD54HCT245F3A | ACTIVE | CDIP | J | 20 | 1 | TBD | SNPB | N / A for Pkg Type | -55 to 125 | 8550601RA<br>CD54HCT245F3A | Samples | | CD74HC245E | ACTIVE | PDIP | N | 20 | 20 | Pb-Free<br>(RoHS) | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HC245E | Samples | | CD74HC245M | ACTIVE | SOIC | DW | 20 | 25 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC245M | Samples | | CD74HC245M96 | ACTIVE | SOIC | DW | 20 | 2000 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC245M | Samples | | CD74HCT245E | ACTIVE | PDIP | N | 20 | 20 | Pb-Free<br>(RoHS) | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HCT245E | Samples | | CD74HCT245EE4 | ACTIVE | PDIP | N | 20 | 20 | Pb-Free<br>(RoHS) | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HCT245E | Samples | | CD74HCT245M | ACTIVE | SOIC | DW | 20 | 25 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT245M | Samples | | CD74HCT245M96 | ACTIVE | SOIC | DW | 20 | 2000 | Green (RoHS<br>& no Sb/Br) | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT245M | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet J\$709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". 22-Jul-2020 - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF CD54HC245, CD54HCT245, CD74HC245, CD74HCT245: Catalog: CD74HC245, CD74HCT245 Military: CD54HC245, CD54HCT245 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications # PACKAGE MATERIALS INFORMATION 14-Jul-2012 www.ti.com #### TAPE AND REEL INFORMATION #### **REEL DIMENSIONS** #### **TAPE DIMENSIONS** | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### TAPE AND REEL INFORMATION #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CD74HC245M96 | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.0 | 2.7 | 12.0 | 24.0 | Q1 | | CD74HCT245M96 | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.0 | 2.7 | 12.0 | 24.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 14-Jul-2012 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | CD74HC245M96 | SOIC | DW | 20 | 2000 | 367.0 | 367.0 | 45.0 | | CD74HCT245M96 | SOIC | DW | 20 | 2000 | 367.0 | 367.0 | 45.0 | #### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. SOIC - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side. - 5. Reference JEDEC registration MS-013. SOIC NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOIC NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated