# 12-Bit, 8-Channel Sampling ANALOG-TO-DIGITAL CONVERTER with $I^{2} C^{10}$ Interface 

## FEATURES

- 8-CHANNEL MULTIPLEXER
- 50kHz SAMPLING RATE
- NO MISSING CODES
- 2.7V TO 5V OPERATION
- INTERNAL 2.5V REFERENCE
- I²C INTERFACE SUPPORTS:

Standard, Fast, and High-Speed Modes

- TSSOP-16 PACKAGE


## APPLICATIONS

- VOLTAGE-SUPPLY MONITORING
- ISOLATED DATA ACQUISITION
- TRANSDUCER INTERFACES
- BATTERY-OPERATED SYSTEMS
- REMOTE DATA ACQUISITION


## DESCRIPTION

The ADS7828 is a single-supply, low-power, 12-bit data acquisition device that features a serial ${ }^{2} \mathrm{C}$ interface and an 8 -channel multiplexer. The Analog-to-Digital (A/D) converter features a sample-and-hold amplifier and internal, asynchronous clock. The combination of an $\mathrm{I}^{2} \mathrm{C}$ serial, 2-wire interface and micropower consumption makes the ADS7828 ideal for applications requiring the A/D converter to be close to the input source in remote locations and for applications requiring isolation. The ADS7828 is available in a TSSOP-16 package.


[^0]
## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

| $+\mathrm{V}_{\mathrm{DD}}$ to GND ............................................................. -0.3 V to +6 V |  |
| :---: | :---: |
| Digital Input Voltage to GND ............................. -0.3 V to $+\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |  |
| Operating Temperature Range .................................. $40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  |
| Storage Temperature Range ..................................... $65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Junction Temperature ( $\mathrm{T}_{\text {J max }}$.............................................. $+150^{\circ} \mathrm{C}$ |  |
| TSSOP Package |  |
| Power Dissipation $\qquad$ $\left(T_{J} \max -T_{A}\right) / \theta_{J A}$ $\theta_{\mathrm{JA}}$ Thermal Impedance $\qquad$ $240^{\circ} \mathrm{C} / \mathrm{W}$ |  |
|  |  |
| Lead Temperature, Soldering |  |
| Vapor Phase (60s) | $+215^{\circ} \mathrm{C}$ |
| Infrared (15s) | $+220^{\circ} \mathrm{C}$ |

NOTE: (1) Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

## ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## PACKAGE/ORDERING INFORMATION ${ }^{(1)}$

| PRODUCT | MAXIMUM INTEGRAL LINEARITY ERROR (LSB) | PACKAGE-LEAD | PACKAGE DESIGNATOR | SPECIFIED TEMPERATURE RANGE | ORDERING NUMBER | TRANSPORT MEDIA, QUANTITY |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS7828E | $\pm 2$ $"$ | $\begin{gathered} \text { TSSOP-16 } \\ \text { " } \end{gathered}$ | $\begin{aligned} & \text { PW } \\ & \text { " } \end{aligned}$ | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ADS7828E/250 } \\ & \text { ADS7828E/2K5 } \end{aligned}$ | Tape and Reel, 250 <br> Tape and Reel, 2500 |
| ADS7828EB | $\pm 1$ | TSSOP-16 | $\begin{gathered} \text { PW } \\ \text { " } \end{gathered}$ | $-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}$ | ADS7828EB/250 ADS7828EB/2K5 | Tape and Reel, 250 Tape and Reel, 2500 |

NOTE: (1) For the most current package and ordering information, see the Package Option Addendum at the end of this data sheet, or see the TI web site at www.ti.com.

## PIN CONFIGURATION

| Top View |  |  |  | TSSOP |
| :---: | :---: | :---: | :---: | :---: |
|  | 1 | ADS7828 | 16 | $+\mathrm{V}_{\text {D }}$ |
|  | 2 |  | 15 | SDA |
|  | 3 |  | 14 | SCL |
|  | 4 |  | 13 | A1 |
|  | 5 |  | 12 | AO |
|  | 6 |  | 11 | COM |
|  | 7 |  | 10 | REF ${ }_{\text {IN }} / \mathrm{REF}_{\text {OUT }}$ |
|  | 8 |  | 9 | GND |

## PIN DESCRIPTIONS

| PIN | NAME | DESCRIPTION |
| :---: | :---: | :--- |
| 1 | CH0 | Analog Input Channel 0 |
| 2 | CH1 | Analog Input Channel 1 |
| 3 | CH2 | Analog Input Channel 2 |
| 4 | CH3 | Analog Input Channel 3 |
| 5 | CH4 | Analog Input Channel 4 |
| 6 | CH5 | Analog Input Channel 5 |
| 7 | CH6 | Analog Input Channel 6 |
| 8 | CH7 | Analog Input Channel 7 |
| 9 | GND | Analog Ground |
| 10 | REF $_{\text {IN }} /$ REF |  |
| 11 | COM | Internal +2.5V Reference, External Reference Input |
| 12 | A0 | Common to Analog Input Channel |
| 13 | A1 | Slave Address Bit 0 |
| 14 | SCL | Slave Address Bit 1 |
| 15 | SDA | Serial Clock |
| 16 | $+V_{\text {DD }}$ | Serial Data |

## ELECTRICAL CHARACTERISTICS: +2.7V

At $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C},+\mathrm{V}_{\mathrm{DD}}=+2.7 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=+2.5 \mathrm{~V}$, SCL Clock Frequency $=3.4 \mathrm{MHz}$ (High-Speed Mode), unless otherwise noted.

| PARAMETER | CONDITIONS | ADS7828E |  |  | ADS7828EB |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ANALOG INPUT <br> Full-Scale Input Scan Absolute Input Range <br> Capacitance Leakage Current | Positive Input - Negative Input <br> Positive Input <br> Negative Input | $\begin{gathered} 0 \\ -0.2 \\ -0.2 \end{gathered}$ | $\begin{aligned} & 25 \\ & \pm 1 \end{aligned}$ | $\begin{gathered} V_{\text {REF }} \\ +V_{D D}+0.2 \\ +0.2 \end{gathered}$ | $\begin{gathered} 0 \\ -0.2 \\ -0.2 \end{gathered}$ | $\begin{aligned} & 25 \\ & \pm 1 \end{aligned}$ | $\begin{gathered} V_{\text {REF }} \\ +V_{D D}+0.2 \\ +0.2 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~V} \\ \mathrm{pF} \\ \mu \mathrm{~A} \end{gathered}$ |
| SYSTEM PERFORMANCE <br> No Missing Codes Integral Linearity Error Differential Linearity Error Offset Error Offset Error Match Gain Error Gain Error Match Noise Power-Supply Rejection |  | 12 | $\begin{gathered} \pm 1.0 \\ \pm 1.0 \\ \pm 1.0 \\ \pm 0.2 \\ \pm 1.0 \\ \pm 0.2 \\ 33 \\ 82 \end{gathered}$ | $\begin{aligned} & \pm 2 \\ & \pm 3 \\ & \pm 1 \\ & \pm 4 \\ & \pm 1 \end{aligned}$ | 12 | $\begin{gathered} \pm 0.5 \\ \pm 0.5 \\ \pm 0.75 \\ \pm 0.2 \\ \pm 0.75 \\ \pm 0.2 \\ 33 \\ 82 \end{gathered}$ | $\begin{gathered} \pm 1 \\ -1,+2 \\ \pm 2 \\ \pm 1 \\ \pm 3 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \text { Bits } \\ \text { LSB }{ }^{(1)} \\ \text { LSB } \\ \text { LSB } \\ \text { LSB } \\ \text { LSB } \\ \text { LSB } \\ \mu \mathrm{VRMS} \\ \mathrm{~dB} \end{gathered}$ |
| SAMPLING DYNAMICS <br> Throughput Frequency <br> Conversion Time | High Speed Mode: SCL $=3.4 \mathrm{MHz}$ <br> Fast Mode: $\mathrm{SCL}=400 \mathrm{kHz}$ <br> Standard Mode, SCL $=100 \mathrm{kHz}$ |  | 6 | $\begin{gathered} 50 \\ 8 \\ 2 \end{gathered}$ |  | 6 | $\begin{gathered} 50 \\ 8 \\ 2 \end{gathered}$ | $\begin{gathered} \mathrm{kHz} \\ \mathrm{kHz} \\ \mu \mathrm{~s} \end{gathered}$ |
| AC ACCURACY <br> Total Harmonic Distortion <br> Signal-to-Ratio <br> Signal-to-(Noise+Distortion) Ratio <br> Spurious-Free Dynamic Range <br> Isolation Channel-to-Channel | $\begin{aligned} & \mathrm{V}_{\mathbb{I N}}=2.5 \mathrm{~V}_{\mathrm{PP}} \text { at } 10 \mathrm{kHz} \\ & \mathrm{~V}_{\mathbb{I N}}=2.5 \mathrm{~V}_{\mathrm{PP}} \text { at } 10 \mathrm{kHz} \\ & \mathrm{~V}_{\text {IN }}=2.5 \mathrm{~V}_{\mathrm{PP}} \text { at } 10 \mathrm{kHz} \\ & \mathrm{~V}_{\text {IN }}=2.5 \mathrm{~V}_{\mathrm{PP}} \text { at } 10 \mathrm{kHz} \end{aligned}$ |  | $\begin{gathered} -82 \\ 72 \\ 71 \\ 86 \\ 120 \end{gathered}$ |  |  | $\begin{gathered} -82 \\ 72 \\ 71 \\ 86 \\ 120 \end{gathered}$ |  | $\begin{gathered} \mathrm{dB}^{(2)} \\ \mathrm{dB} \\ \mathrm{~dB} \\ \mathrm{~dB} \\ \mathrm{~dB} \end{gathered}$ |
| VOLTAGE REFERENCE OUTPUT Range Internal Reference Drift Output Impedance <br> Quiescent Current | Internal Reference ON Internal Reference OFF Int. Ref. ON, SCL and SDA pulled HIGH | 2.475 | $\begin{gathered} 2.5 \\ 15 \\ 110 \\ 1 \\ 850 \end{gathered}$ | 2.525 | 2.475 | $\begin{gathered} 2.5 \\ 15 \\ 110 \\ 1 \\ 850 \end{gathered}$ | 2.525 | $\begin{gathered} \mathrm{V} \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \Omega \\ \mathrm{G} \Omega \\ \mu \mathrm{~A} \end{gathered}$ |
| VOLTAGE REFERENCE INPUT <br> Range <br> Resistance <br> Current Drain | High Speed Mode: $\mathrm{SCL}=3.4 \mathrm{MHz}$ | 0.05 | $\begin{gathered} 1 \\ 20 \end{gathered}$ | $V_{D D}$ | 0.05 | $\begin{gathered} 1 \\ 20 \\ \hline \end{gathered}$ | $V_{D D}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{G} \Omega \\ \mu \mathrm{~A} \end{gathered}$ |
| DIGITAL INPUT/OUTPUT <br> Logic Family <br> Logic Levels: $\mathrm{V}_{\mathrm{IH}}$ <br> $V_{\text {IL }}$ <br> $\mathrm{V}_{\mathrm{OL}}$ <br> Input Leakage: $I_{\mathrm{IH}}$ <br> IL <br> Data Format | Min. 3mA Sink Current $\begin{gathered} V_{I H}=+V_{D D}+0.5 \\ V_{I L}=-0.3 \end{gathered}$ | $\begin{gathered} +\mathrm{V}_{\mathrm{DD}} \cdot 0.7 \\ -0.3 \end{gathered}$ -10 | CMOS <br> Straight <br> Binary | $\begin{gathered} +V_{D D}+0.5 \\ +V_{D D} \cdot 0.3 \\ 0.4 \\ 10 \end{gathered}$ | $\begin{gathered} +V_{D D} \cdot 0.7 \\ -0.3 \end{gathered}$ -10 | CMOS <br> Straight <br> Binary | $\begin{gathered} +V_{D D}+0.5 \\ +V_{D D} \cdot 0.3 \\ 0.4 \\ 10 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~V} \\ \mu \mathrm{~A} \\ \mu \mathrm{~A} \end{gathered}$ |
| ADS7828 HARDWARE ADDRESS |  |  | 10010 |  |  | 10010 |  | Binary |
| POWER-SUPPLY REQUIREMENTS <br> Power-Supply Voltage, $+\mathrm{V}_{\mathrm{DD}}$ Quiescent Current <br> Power Dissipation <br> Power-Down Mode w/Wrong Address Selected <br> Full Power-Down | Specified Performance <br> High Speed Mode: SCL $=3.4 \mathrm{MHz}$ <br> Fast Mode: SCL $=400 \mathrm{kHz}$ <br> Standard Mode, SCL $=100 \mathrm{kHz}$ <br> High Speed Mode: SCL $=3.4 \mathrm{MHz}$ <br> Fast Mode: $\mathrm{SCL}=400 \mathrm{kHz}$ <br> Standard Mode, SCL $=100 \mathrm{kHz}$ <br> High Speed Mode: SCL $=3.4 \mathrm{MHz}$ <br> Fast Mode: $\mathrm{SCL}=400 \mathrm{kHz}$ <br> Standard Mode, SCL $=100 \mathrm{kHz}$ <br> SCL Pulled HIGH, SDA Pulled HIGH | 2.7 | 225 100 60 675 300 180 70 25 6 400 | 3.6 <br> 320 <br> 1000 <br> 3000 | 2.7 | 225 100 60 675 300 180 70 25 6 400 | 3.6 <br> 320 <br> 1000 <br> 3000 | V $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{W}$ $\mu \mathrm{W}$ $\mu \mathrm{W}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ nA |
| TEMPERATURE RANGE Specified Performance |  | -40 |  | 85 | -40 |  | 85 | ${ }^{\circ} \mathrm{C}$ |

NOTES: (1) LSB means Least Significant Bit. With $\mathrm{V}_{\text {REF }}$ equal to 2.5 V , 1 LSB is $610 \mu \mathrm{~V}$.
(2) THD measured out to the 9th-harmonic.

## ELECTRICAL CHARACTERISTICS:

At $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C},+\mathrm{V}_{\mathrm{DD}}=+5.0 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=$ External +5.0 V , SCL Clock Frequency $=3.4 \mathrm{MHz}$ (High-Speed Mode), unless otherwise noted.

| PARAMETER | CONDITIONS | ADS7828E |  |  | ADS7828EB |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| ANALOG INPUT <br> Full-Scale Input Scan Absolute Input Range <br> Capacitance Leakage Current | Positive Input - Negative Input <br> Positive Input <br> Negative Input | $\begin{gathered} 0 \\ -0.2 \\ -0.2 \end{gathered}$ | $\begin{aligned} & 25 \\ & \pm 1 \end{aligned}$ | $\begin{gathered} V_{\text {REF }} \\ +V_{D D}+0.2 \\ +0.2 \end{gathered}$ | $\begin{gathered} 0 \\ -0.2 \\ -0.2 \end{gathered}$ | $\begin{aligned} & 25 \\ & \pm 1 \end{aligned}$ | $\begin{gathered} V_{\text {REF }} \\ +V_{D D}+0.2 \\ +0.2 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~V} \\ \mathrm{pF} \\ \mu \mathrm{~A} \end{gathered}$ |
| SYSTEM PERFORMANCE <br> No Missing Codes Integral Linearity Error Differential Linearity Error Offset Error Offset Error Match Gain Error Gain Error Match Noise Power-Supply Rejection |  | 12 | $\begin{gathered} \pm 1.0 \\ \pm 1.0 \\ \pm 1.0 \\ \pm 1.0 \\ \\ 33 \\ 82 \end{gathered}$ | $\begin{aligned} & \pm 2 \\ & \pm 3 \\ & \pm 1 \\ & \pm 3 \\ & \pm 1 \end{aligned}$ | 12 | $\begin{gathered} \pm 0.5 \\ \pm 0.5 \\ \pm 0.75 \\ \pm 0.75 \\ \\ 33 \\ 82 \end{gathered}$ | $\begin{gathered} \pm 1 \\ -1,+2 \\ \pm 2 \\ \pm 1 \\ \pm 2 \\ \pm 1 \end{gathered}$ | $\begin{gathered} \text { Bits } \\ \text { LSB }{ }^{(1)} \\ \text { LSB } \\ \text { LSB } \\ \text { LSB } \\ \text { LSB } \\ \text { LSB } \\ \mu \mathrm{VRMS} \\ \mathrm{~dB} \end{gathered}$ |
| SAMPLING DYNAMICS <br> Throughput Frequency <br> Conversion Time | $\begin{aligned} & \text { High Speed Mode: } \mathrm{SCL}=3.4 \mathrm{MHz} \\ & \text { Fast Mode: } \mathrm{SCL}=400 \mathrm{kHz} \\ & \text { Standard Mode, } \mathrm{SCL}=100 \mathrm{kHz} \end{aligned}$ |  | 6 | $\begin{gathered} 50 \\ 8 \\ 2 \end{gathered}$ |  | 6 | $\begin{gathered} 50 \\ 8 \\ 2 \end{gathered}$ | $\begin{gathered} \mathrm{kHz} \\ \mathrm{kHz} \\ \mathrm{kHz} \\ \mu \mathrm{~s} \end{gathered}$ |
| AC ACCURACY <br> Total Harmonic Distortion <br> Signal-to-Ratio <br> Signal-to-(Noise+Distortion) Ratio <br> Spurious-Free Dynamic Range <br> Isolation Channel-to-Channel | $\begin{aligned} & \mathrm{V}_{\mathbb{I N}}=2.5 \mathrm{~V}_{\mathrm{PP}} \text { at } 10 \mathrm{kHz} \\ & \mathrm{~V}_{\mathbb{I N}}=2.5 \mathrm{~V}_{\mathrm{PP}} \text { at } 10 \mathrm{kHz} \\ & \mathrm{~V}_{\mathbb{I N}}=2.5 \mathrm{~V}_{\mathrm{PP}} \text { at } 10 \mathrm{kHz} \\ & \mathrm{~V}_{\mathbb{I N}}=2.5 \mathrm{~V}_{\mathrm{PP}} \text { at } 10 \mathrm{kHz} \end{aligned}$ |  | $\begin{gathered} -82 \\ 72 \\ 71 \\ 86 \\ 120 \end{gathered}$ |  |  | $\begin{gathered} -82 \\ 72 \\ 71 \\ 86 \\ 120 \end{gathered}$ |  | $\begin{gathered} \mathrm{dB}\left({ }^{(2)}\right. \\ \mathrm{dB} \\ \mathrm{~dB} \\ \mathrm{~dB} \\ \mathrm{~dB} \end{gathered}$ |
| VOLTAGE REFERENCE OUTPUT <br> Range <br> Internal Reference Drift <br> Output Impedance <br> Quiescent Current | Internal Reference ON Internal Reference OFF Int. Ref. ON, SCL and SDA pulled HIGH | 2.475 | $\begin{gathered} 2.5 \\ 15 \\ 110 \\ 1 \\ 1300 \end{gathered}$ | 2.525 | 2.475 | $\begin{gathered} 2.5 \\ 15 \\ 110 \\ 1 \\ 1300 \end{gathered}$ | 2.525 | $\begin{gathered} \mathrm{V} \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \Omega \\ \mathrm{G} \Omega \\ \mu \mathrm{~A} \end{gathered}$ |
| VOLTAGE REFERENCE INPUT <br> Range <br> Resistance <br> Current Drain <br> DIGITAL INPUT/OUTPUT <br> Logic Family <br> Logic Levels: $\quad V_{I H}$ <br> $\mathrm{V}_{\mathrm{IL}}$ <br> $\mathrm{V}_{\mathrm{OL}}$ <br> Input Leakage: $I_{I H}$ <br> ILL <br> Data Format | High Speed Mode: SCL $=3.4 \mathrm{MHz}$ <br> Min. 3mA Sink Current $\begin{gathered} \mathrm{V}_{\mathrm{IH}}=+\mathrm{V}_{\mathrm{DD}}+0.5 \\ \mathrm{~V}_{\mathrm{IL}}=-0.3 \end{gathered}$ | $0.05$ <br> CMOS $\begin{gathered} +V_{D D} \cdot 0.7 \\ -0.3 \end{gathered}$ -10 | 1 <br> 20 <br> Straight <br> Binary | $\begin{gathered} +V_{D D}+0.5 \\ +V_{D D} \cdot 0.3 \\ 0.4 \\ 10 \end{gathered}$ | $0.05$ <br> CMOS $\left\lvert\, \begin{gathered} +V_{D D} \cdot 0.7 \\ -0.3 \end{gathered}\right.$ -10 | 1 <br> 20 <br> Straight <br> Binary | $\begin{gathered} +V_{D D}+0.5 \\ +V_{D D} \cdot 0.3 \\ 0.4 \\ 10 \end{gathered}$ | V G $\Omega$ $\mu \mathrm{A}$ <br> V <br> V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| ADS7828 HARDWARE ADDRESS |  |  | 10010 |  |  | 10010 |  | Binary |
| POWER-SUPPLY REQUIREMENTS <br> Power-Supply Voltage, $+\mathrm{V}_{\mathrm{DD}}$ <br> Quiescent Current <br> Power Dissipation <br> Power-Down Mode w/Wrong Address Selected <br> Full Power-Down | Specified Performance <br> High Speed Mode: SCL $=3.4 \mathrm{MHz}$ <br> Fast Mode: SCL $=400 \mathrm{kHz}$ <br> Standard Mode, SCL $=100 \mathrm{kHz}$ <br> High Speed Mode: SCL $=3.4 \mathrm{MHz}$ <br> Fast Mode: $\mathrm{SCL}=400 \mathrm{kHz}$ <br> Standard Mode, SCL $=100 \mathrm{kHz}$ <br> High Speed Mode: SCL $=3.4 \mathrm{MHz}$ <br> Fast Mode: SCL $=400 \mathrm{kHz}$ <br> Standard Mode, SCL $=100 \mathrm{kHz}$ <br> SCL Pulled HIGH, SDA Pulled HIGH | 4.75 | $\begin{gathered} 5 \\ 750 \\ 300 \\ 150 \\ 3.75 \\ 1.5 \\ 0.75 \\ 400 \\ 150 \\ 35 \\ 400 \end{gathered}$ | $\begin{aligned} & 5.25 \\ & 1000 \end{aligned}$ <br> 5 $3000$ | 4.75 | $\begin{gathered} 5 \\ 750 \\ 300 \\ 150 \\ 3.75 \\ 1.5 \\ 0.75 \\ 400 \\ 150 \\ 35 \\ 400 \end{gathered}$ | 5.25 1000 <br> 5 <br> 3000 | V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> mW <br> mW <br> mW <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> nA |
| TEMPERATURE RANGE Specified Performance |  | -40 |  | +85 | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |

NOTES: (1) LSB means Least Significant Bit. With $\mathrm{V}_{\text {REF }}$ equal to 5.0 V , 1 LSB is 1.22 mV .
(2) THD measured out to the 9th-harmonic.


## TIMING CHARACTERISTICS(1)

At $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C},+\mathrm{V}_{\mathrm{DD}}=+2.7 \mathrm{~V}$, unless otherwise noted.

| PARAMETER | SYMBOL | CONDITIONS | MIN | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SCL Clock Frequency | $\mathrm{f}_{\text {SCL }}$ | Standard Mode Fast Mode High-Speed Mode, $C_{B}=100 \mathrm{pF}$ max High-Speed Mode, $\mathrm{C}_{\mathrm{B}}=400 \mathrm{pF}$ max |  | $\begin{aligned} & 100 \\ & 400 \\ & 3.4 \\ & 1.7 \end{aligned}$ | kHz <br> kHz <br> MHz <br> MHz |
| Bus Free Time Between a STOP and START Condition | $\mathrm{t}_{\text {BUF }}$ | Standard Mode Fast Mode | $\begin{aligned} & 4.7 \\ & 1.3 \end{aligned}$ |  | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| Hold Time (Repeated) START Condition | $\mathrm{t}_{\text {HD } ; \text { STA }}$ | Standard Mode Fast Mode <br> High-Speed Mode | $\begin{aligned} & 4.0 \\ & 600 \\ & 160 \end{aligned}$ |  | $\mu \mathrm{s}$ <br> ns <br> ns |
| LOW Period of the SCL Clock | tow | Standard Mode Fast Mode High-Speed Mode, $C_{B}=100 \mathrm{pF} \max ^{(2)}$ High-Speed Mode, $\mathrm{C}_{\mathrm{B}}=400 \mathrm{pF} \max ^{(2)}$ | $\begin{aligned} & \hline 4.7 \\ & 1.3 \\ & 160 \\ & 320 \end{aligned}$ |  | $\mu \mathrm{S}$ <br> $\mu \mathrm{s}$ <br> ns <br> ns |
| HIGH Period of the SCL Clock | $\mathrm{t}_{\text {HIGH }}$ | Standard Mode Fast Mode High-Speed Mode, $C_{B}=100 \mathrm{pF} \max ^{(2)}$ High-Speed Mode, $C_{B}=400 \mathrm{pF} \max ^{(2)}$ | $\begin{gathered} 4.0 \\ 600 \\ 60 \\ 120 \end{gathered}$ |  | $\mu \mathrm{s}$ <br> ns <br> ns <br> ns |
| Setup Time for a Repeated START Condition | $\mathrm{t}_{\text {SU }}$; STA | Standard Mode Fast Mode <br> High-Speed Mode | $\begin{aligned} & 4.7 \\ & 600 \\ & 160 \end{aligned}$ |  | $\begin{aligned} & \hline \mu \mathrm{s} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| Data Setup Time | $\mathrm{t}_{\text {SU; }}$ DAT | Standard Mode Fast Mode <br> High-Speed Mode | $\begin{gathered} \hline 250 \\ 100 \\ 10 \\ \hline \end{gathered}$ |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Data Hold Time | $\mathrm{t}_{\text {HD } ; \text { DAT }}$ | Standard Mode Fast Mode High-Speed Mode, $C_{B}=100 \mathrm{pF} \max ^{(2)}$ High-Speed Mode, $\mathrm{C}_{\mathrm{B}}=400 \mathrm{pF} \max ^{(2)}$ | $\begin{gathered} 0 \\ 0 \\ 0^{(3)} \\ 0^{(3)} \end{gathered}$ | $\begin{gathered} 3.45 \\ 0.9 \\ 70 \\ 150 \end{gathered}$ | $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> ns <br> ns |
| Rise Time of SCL Signal | $\mathrm{t}_{\mathrm{RCL}}$ | Standard Mode Fast Mode High-Speed Mode, $C_{B}=100 \mathrm{pF} \max ^{(2)}$ High-Speed Mode, $\mathrm{C}_{\mathrm{B}}=400 \mathrm{pF} \max ^{(2)}$ | $\begin{gathered} 20+0.1 \mathrm{C}_{\mathrm{B}} \\ 10 \\ 20 \end{gathered}$ | $\begin{gathered} 1000 \\ 300 \\ 40 \\ 80 \end{gathered}$ | ns <br> ns <br> ns <br> ns |
| Rise Time of SCL Signal After a Repeated START Condition and After an Acknowledge Bit <br> Fall Time of SCL Signal | $t_{\mathrm{RCL} 1}$ <br> $t_{\text {FCL }}$ | Standard Mode Fast Mode High-Speed Mode, $C_{B}=100 \mathrm{pF} \max ^{(2)}$ High-Speed Mode, $\mathrm{C}_{\mathrm{B}}=400 \mathrm{pF} \max ^{(2)}$ Standard Mode Fast Mode High-Speed Mode, $\mathrm{C}_{\mathrm{B}}=100 \mathrm{pF} \max ^{(2)}$ High-Speed Mode, $\mathrm{C}_{\mathrm{B}}=400 \mathrm{pF} \max ^{(2)}$ | $\begin{gathered} 20+0.1 C_{B} \\ 10 \\ 20 \\ \\ 20+0.1 C_{B} \\ 10 \\ 20 \end{gathered}$ | $\begin{gathered} 1000 \\ 300 \\ 80 \\ 160 \\ 300 \\ 300 \\ 40 \\ 80 \end{gathered}$ |  |

NOTES: (1) All values referred to $\mathrm{V}_{\text {IHmin }}$ and $\mathrm{V}_{\text {ILmax }}$ levels.
(2) For bus line loads $\mathrm{C}_{\mathrm{B}}$ between 100 pF and 400 pF the timing parameters must be linearly interpolated.
(3) A device must internally provide a data hold time to bridge the undefined part between $\mathrm{V}_{\mathbb{H}}$ and $\mathrm{V}_{\mathrm{IL}}$ of the falling edge of the SCLH signal. An input circuit with a threshold as low as possible for the falling edge of the SCLH signal minimizes this hold time.

## TIMING CHARACTERISTICS(1) (Cont.)

At $T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C},+V_{D D}=+2.7 \mathrm{~V}$, unless otherwise noted.

| PARAMETER | SYMBOL | CONDITIONS | MIN | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Rise Time of SDA Signal | $\mathrm{t}_{\text {RDA }}$ | Standard Mode Fast Mode High-Speed Mode, $C_{B}=100 \mathrm{pF} \max ^{(2)}$ High-Speed Mode, $\mathrm{C}_{\mathrm{B}}=400 \mathrm{pF} \max ^{(2)}$ | $\begin{gathered} 20+0.1 \mathrm{C}_{\mathrm{B}} \\ 10 \\ 20 \end{gathered}$ | $\begin{gathered} 1000 \\ 300 \\ 80 \\ 160 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| Fall Time of SDA Signal | $\mathrm{t}_{\text {FDA }}$ | Standard Mode Fast Mode High-Speed Mode, $C_{B}=100 \mathrm{pF} \max ^{(2)}$ High-Speed Mode, $C_{B}=400 \mathrm{pF} \max ^{(2)}$ | $\begin{gathered} 20+0.1 C_{B} \\ 10 \\ 20 \end{gathered}$ | $\begin{gathered} 300 \\ 300 \\ 80 \\ 160 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Setup Time for STOP Condition | $t_{\text {su }}$; sto | Standard Mode Fast Mode High-Speed Mode | $\begin{aligned} & \hline 4.0 \\ & 600 \\ & 160 \end{aligned}$ |  | $\begin{aligned} & \mu \mathrm{s} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| Capacitive Load for SDA and SCL Line | $\mathrm{C}_{B}$ |  |  | 400 | pF |
| Pulse Width of Spike Suppressed | $t_{\text {SP }}$ | Fast Mode High-Speed Mode |  | $\begin{aligned} & 50 \\ & 10 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Noise Margin at the HIGH Level for Each Connected Device (Including Hysteresis) | $\mathrm{V}_{\mathrm{NH}}$ | Standard Mode Fast Mode <br> High-Speed Mode | $0.2 \mathrm{~V}_{\text {DD }}$ |  | V |
| Noise Margin at the LOW Level for Each Connected Device (Including Hysteresis) | $\mathrm{V}_{\mathrm{NL}}$ | Standard Mode Fast Mode High-Speed Mode | $0.1 \mathrm{~V}_{\text {DD }}$ |  | V |

NOTES: (1) All values referred to $\mathrm{V}_{\text {IHMIN }}$ and $\mathrm{V}_{\text {ILMAX }}$ levels.
(2) For bus line loads $C_{B}$ between 100 pF and 400 pF the timing parameters must be linearly interpolated.
(3) A device must internally provide a data hold time to bridge the undefined part between $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ of the falling edge of the SCLH signal. An input circuit with a threshold as low as possible for the falling edge of the SCLH signal minimizes this hold time.

## TYPICAL CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.7 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=$ External $+2.5 \mathrm{~V}, \mathrm{f}_{\text {SAMPLE }}=50 \mathrm{kHz}$, unless otherwise noted.


DIFFERENTIAL LINEARITY ERROR vs CODE (2.5V Internal Reference)


DIFFERENTIAL LINEARITY ERROR vs CODE
(2.5V External Reference)


INTEGRAL LINEARITY ERROR vs CODE
(2.5V Internal Reference)


INTEGRAL LINEARITY ERROR vs CODE (2.5V External Reference)



## TYPICAL CHARACTERISTICS (Cont.)

$\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=+2.7 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=$ External $+2.5 \mathrm{~V}, \mathrm{f}_{\mathrm{SAMPLE}}=50 \mathrm{kHz}$, unless otherwise noted.







## THEORY OF OPERATION

The ADS7828 is a classic Successive Approximation Register (SAR) A/D converter. The architecture is based on capacitive redistribution which inherently includes a sample-and-hold function. The converter is fabricated on a $0.6 \mu$ CMOS process.
The ADS7828 core is controlled by an internally generated free-running clock. When the ADS7828 is not performing conversions or being addressed, it keeps the A/D converter core powered off, and the internal clock does not operate.

The simplified diagram of input and output for the ADS7828 is shown in Figure 1.

## ANALOG INPUT

When the converter enters the hold mode, the voltage on the selected CHx pin is captured on the internal capacitor array. The input current on the analog inputs depends on the conversion rate of the device. During the sample period, the source must charge the internal sampling capacitor (typically $25 \mathrm{pF})$. After the capacitor has been fully charged, there is no further input current. The amount of charge transfer from the analog source to the converter is a function of conversion rate.

## REFERENCE

The ADS7828 can operate with an internal 2.5 V reference or an external reference. If a +5 V supply is used, an external +5 V reference is required in order to provide full dynamic range for a 0 V to $+\mathrm{V}_{\mathrm{DD}}$ analog input. This external reference can be as low as 50 mV . When using a +2.7 V supply, the
internal +2.5 V reference will provide full dynamic range for a 0 V to $+\mathrm{V}_{\mathrm{DD}}$ analog input.
As the reference voltage is reduced, the analog voltage weight of each digital output code is reduced. This is often referred to as the LSB (least significant bit) size and is equal to the reference voltage divided by 4096. This means that any offset or gain error inherent in the A/D converter will appear to increase, in terms of LSB size, as the reference voltage is reduced.
The noise inherent in the converter will also appear to increase with lower LSB size. With a 2.5 V reference, the internal noise of the converter typically contributes only 0.32 LSB peak-topeak of potential error to the output code. When the external reference is 50 mV , the potential error contribution from the internal noise will be 50 times larger-16LSBs. The errors due to the internal noise are Gaussian in nature and can be reduced by averaging consecutive conversion results.

## DIGITAL INTERFACE

The ADS7828 supports the $I^{2} \mathrm{C}$ serial bus and data transmission protocol, in all three defined modes: standard, fast, and high-speed. A device that sends data onto the bus is defined as a transmitter, and a device receiving data as a receiver. The device that controls the message is called a "master." The devices that are controlled by the master are "slaves." The bus must be controlled by a master device that generates the serial clock (SCL), controls the bus access, and generates the START and STOP conditions. The ADS7828 operates as a slave on the $\mathrm{I}^{2} \mathrm{C}$ bus. Connections to the bus are made via the open-drain I/O lines SDA and SCL.


FIGURE 1. Simplified I/O of the ADS7828.

The following bus protocol has been defined (as shown in Figure 2):

- Data transfer may be initiated only when the bus is not busy.
- During data transfer, the data line must remain stable whenever the clock line is HIGH. Changes in the data line while the clock line is HIGH will be interpreted as control signals.

Accordingly, the following bus conditions have been defined:
Bus Not Busy: Both data and clock lines remain HIGH.
Start Data Transfer: A change in the state of the data line, from HIGH to LOW, while the clock is HIGH, defines a START condition.

Stop Data Transfer: A change in the state of the data line, from LOW to HIGH, while the clock line is HIGH, defines the STOP condition.

Data Valid: The state of the data line represents valid data, when, after a START condition, the data line is stable for the duration of the HIGH period of the clock signal. There is one clock pulse per bit of data.
Each data transfer is initiated with a START condition and terminated with a STOP condition. The number of data bytes transferred between START and STOP conditions is not limited and is determined by the master device. The information is transferred byte-wise and each receiver acknowledges with a ninth-bit.
Within the $I^{2} \mathrm{C}$ bus specifications a standard mode $(100 \mathrm{kHz}$ clock rate), a fast mode ( 400 kHz clock rate), and a highspeed mode ( 3.4 MHz clock rate) are defined. The ADS7828 works in all three modes.

Acknowledge: Each receiving device, when addressed, is obliged to generate an acknowledge after the reception of each byte. The master device must generate an extra clock pulse that is associated with this acknowledge bit.
A device that acknowledges must pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable LOW during the HIGH period of the acknowledge clock pulse. Of course, setup and hold times
must be taken into account. A master must signal an end of data to the slave by not generating an acknowledge bit on the last byte that has been clocked out of the slave. In this case, the slave must leave the data line HIGH to enable the master to generate the STOP condition.

Figure 2 details how data transfer is accomplished on the $I^{2} \mathrm{C}$ bus. Depending upon the state of the $\mathrm{R} / \overline{\mathrm{W}}$ bit, two types of data transfer are possible:

1. Data transfer from a master transmitter to a slave receiver. The first byte transmitted by the master is the slave address. Next follows a number of data bytes. The slave returns an acknowledge bit after the slave address and each received byte.
2. Data transfer from a slave transmitter to a master receiver. The first byte, the slave address, is transmitted by the master. The slave then returns an acknowledge bit. Next, a number of data bytes are transmitted by the slave to the master. The master returns an acknowledge bit after all received bytes other than the last byte. At the end of the last received byte, a not-acknowledge is returned.

The master device generates all of the serial clock pulses and the START and STOP conditions. A transfer is ended with a STOP condition or a repeated START condition. Since a repeated START condition is also the beginning of the next serial transfer, the bus will not be released.

The ADS7828 may operate in the following two modes:

- Slave Receiver Mode: Serial data and clock are received through SDA and SCL. After each byte is received, an acknowledge bit is transmitted. START and STOP conditions are recognized as the beginning and end of a serial transfer. Address recognition is performed by hardware after reception of the slave address and direction bit.
- Slave Transmitter Mode: The first byte (the slave address) is received and handled as in the slave receiver mode. However, in this mode the direction bit will indicate that the transfer direction is reversed. Serial data is transmitted on SDA by the ADS7828 while the serial clock is input on SCL. START and STOP conditions are recognized as the beginning and end of a serial transfer.


FIGURE 2. Basic Operation of the ADS7828.

ADDRESS BYTE

| MSB | 6 | 5 | 4 | 3 |  | 2 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

The address byte is the first byte received following the START condition from the master device. The first five bits (MSBs) of the slave address are factory pre-set to 10010. The next two bits of the address byte are the device select bits, A1 and A0. Input pins (A1-A0) on the ADS7828 determine these two bits of the device address for a particular ADS7828. A maximum of four devices with the same pre-set code can therefore be connected on the same bus at one time.

The A1-A0 Address Inputs can be connected to $\mathrm{V}_{\mathrm{DD}}$ or digital ground. The device address is set by the state of these pins upon power-up of the ADS7828.
The last bit of the address byte $(\mathrm{R} / \overline{\mathrm{W}})$ defines the operation to be performed. When set to a ' 1 ' a read operation is selected; when set to a ' 0 ' a write operation is selected. Following the START condition the ADS7828 monitors the SDA bus, checking the device type identifier being transmitted. Upon receiving the 10010 code, the appropriate device select bits, and the $R / \bar{W}$ bit, the slave device outputs an acknowledge signal on the SDA line.

## COMMAND BYTE

| MSB | 6 | 5 | 4 | 3 | 2 | 1 | LSB |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SD | C2 | C1 | C0 | PD1 | PD0 | $X$ | $X$ |

The ADS7828 operating mode is determined by a command byte which is illustrated above.
SD: Single-Ended/Differential Inputs
0 : Differential Inputs
1: Single-Ended Inputs
C2 - C0: Channel Selections
PD1-0: Power-Down Selection X: Unused

See Table I for a power-down selection summary.
See Table II for a channel selection control summary.

| PD1 | PD0 | DESCRIPTION |
| :---: | :---: | :--- |
| 0 | 0 | Power Down Between A/D Converter Conversions |
| 0 | 1 | Internal Reference OFF and A/D Converter ON |
| 1 | 0 | Internal Reference ON and A/D Converter OFF |
| 1 | 1 | Internal Reference ON and A/D Converter ON |

TABLE I. Power-Down Selection

| CHANNEL SELECTION CONTROL |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SD | C2 | C1 | C0 | CHO | CH1 | CH2 | CH3 | CH4 | CH5 | CH6 | CH7 | COM |
| 0 | 0 | 0 | 0 | +IN | -IN | - | - | - | - | - | - | - |
| 0 | 0 | 0 | 1 | - | - | +IN | -IN | - | - | - | - | - |
| 0 | 0 | 1 | 0 | - | - | - | - | $+\mathrm{IN}$ | -IN | - | - | - |
| 0 | 0 | 1 | 1 | - | - | - | - | - | - | +IN | -IN | - |
| 0 | 1 | 0 | 0 | -IN | $+\mathrm{IN}$ | - | - | - | - | - | - | - |
| 0 | 1 | 0 | 1 | - | - | -IN | +IN | - | - | - | - | - |
| 0 | 1 | 1 | 0 | - | - | - | - | -IN | +IN | - | - | - |
| 0 | 1 | 1 | 1 | - | - | - | - | - | - | -IN | +IN | - |
| 1 | 0 | 0 | 0 | +IN | - | - | - | - | - | - | - | -IN |
| 1 | 0 | 0 | 1 | - | - | +IN | - | - | - | - | - | -IN |
| 1 | 0 | 1 | 0 | - | - | - | - | +IN | - | - | - | -IN |
| 1 | 0 | 1 | 1 | - | - | - | - | - | - | $+\mathrm{IN}$ | - | -IN |
| 1 | 1 | 0 | 0 | - | +IN | - | - | - | - | - | - | -IN |
| 1 | 1 | 0 | 1 | - | - | - | +IN | - | - | - | - | -IN |
| 1 | 1 | 1 | 0 | - | - | - | - | - | +IN | - | - | -IN |
| 1 | 1 | 1 | 1 | - | - | - | - | - | - | - | $+\mathrm{IN}$ | -IN |

TABLE II. Channel Selection Control Addressed by Command Byte.

## INITIATING CONVERSION

Provided the master has write-addressed it, the ADS7828 turns on the A/D converter's section and begins conversions when it receives BIT 4 of the command byte shown in the Command Byte. If the command byte is correct, the ADS7828 will return an ACK condition.

## READING DATA

Data can be read from the ADS7828 by read-addressing the part (LSB of address byte set to 1) and receiving the transmitted bytes. Converted data can only be read from the ADS7828 once a conversion has been initiated as described in the preceding section.
Each 12-bit data word is returned in two bytes, as shown below, where D11 is the MSB of the data word, and D0 is the LSB. Byte 0 is sent first, followed by Byte 1.

|  | MSB | 6 | 5 | 4 |  |  |  | 3 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

## READING IN F/S MODE

Figure 3 describes the interaction between the master and the slave ADS7828 in Fast or Standard (F/S) mode. At the end of reading conversion data the ADS7828 can be issued a repeated START condition by the master to secure bus operation for subsequent conversions of the A/D converter. This would be the most efficient way to perform continuous conversions.


NOTE: (1) To secure bus operation and loop back to the stage of write-addressing for next conversion, use repeated START.

FIGURE 3. Typical Read Sequence in F/S Mode.

## READING IN HS MODE

High Speed (HS) mode is fast enough that codes can be read out one at a time. In HS mode, there is not enough time for a single conversion to complete between the reception of a repeated START condition and the read-addressing byte, so the ADS7828 stretches the clock after the read-addressing byte has been fully received, holding it LOW until the conversion is complete.

See Figure 4 for a typical read sequence for HS mode. Included in the read sequence is the shift from F/S to HS modes. It may be desirable to remain in HS mode after reading a conversion; to do this, issue a repeated START instead of a STOP at the end of the read sequence, since a STOP causes the part to return to F/S mode.


NOTES: (1) To remain in HS mode, use repeated START instead of STOP.
(2) SCLH is SCL in HS mode.

FIGURE 4. Typical Read Sequence in HS Mode.

## READING WITH REFERENCE ON/OFF

The internal reference defaults to off when the ADS7828 power is on. To turn the internal reference on or off, see Table I. If the reference (internal or external) is constantly turned on and off, a proper amount of settling time must be added before a normal conversion cycle can be started. The exact amount of settling time needed varies depending on the configuration.
See Figure 5 for an example of the proper internal reference turn-on sequence before issuing the typical read sequences required for the F/S mode when an internal reference is used.
When using an internal reference, there are three things that must be done:

1) In order to use the internal reference, the PD1 bit of Command Byte must always be set to logic ' 1 ' for each sample conversion that is issued by the sequence, as shown in Figure 3.
2) In order to achieve 12-bit accuracy conversion when using the internal reference, the internal reference settling time must be considered, as shown in the

Internal $V_{\text {REF }}$ vs Turn-On Time Typical Characteristic plot. If the PD1 bit has been set to logic ' 0 ' while using the ADS7828, then the settling time must be reconsidered after PD1 is set to logic ' 1 '. In other words, whenever the internal reference is turned on after it has been turned off, the settling time must be long enough to get 12-bit accuracy conversion.
3) When the internal reference is off, it is not turned on until both the first Command Byte with PD1 = ' 1 ' is sent and then a STOP condition or repeated START condition is issued. (The actual turn-on time occurs once the STOP or repeated START condition is issued.) Any Command Byte with PD1 = ' 1 ' issued after the internal reference is turned on serves only to keep the internal reference on. Otherwise, the internal reference would be turned off by any Command Byte with PD1 = ' 0 '.
The example in Figure 5 can be generalized for a HS mode conversion cycle by simply swapping the timing of the conversion cycle.
If using an external reference, PD1 must be set to ' 0 ', and the external reference must be settled. The typical sequence in Figure 3 or Figure 4 can then be used.


NOTES: (1) Typical read sequences can be reused after the internal reference is settled.
(2) To secure bus operation and loop back to the stage of write-addressing for next conversion, use repeated START.

FIGURE 5. Internal Reference Turn-On Sequence and Typical Read Sequence (F/S mode shown).

## LAYOUT

For optimum performance, care should be taken with the physical layout of the ADS7828 circuitry. The basic SAR architecture is sensitive to glitches or sudden changes on the power supply, reference, ground connections, and digital inputs that occur just prior to latching the output of the analog comparator. Therefore, during any single conversion for an " n -bit" SAR converter, there are n "windows" in which large external transient voltages can easily affect the conversion result. Such glitches might originate from switching power supplies, nearby digital logic, and high-power devices.
With this in mind, power to the ADS7828 should be clean and well-bypassed. A $0.1 \mu \mathrm{~F}$ ceramic bypass capacitor should be placed as close to the device as possible. A $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ capacitor may also be needed if the impedance of the connection between $+\mathrm{V}_{\mathrm{DD}}$ and the power supply is high.

The ADS7828 architecture offers no inherent rejection of noise or voltage variation in regards to using an external reference input. This is of particular concern when the reference input is tied to the power supply. Any noise and ripple from the supply will appear directly in the digital results. While high-frequency noise can be filtered out, voltage variation due to line frequency $(50 \mathrm{~Hz}$ or 60 Hz$)$ can be difficult to remove.

The GND pin should be connected to a clean ground point. In many cases, this will be the "analog" ground. Avoid connections that are too near the grounding point of a microcontroller or digital signal processor. The ideal layout will include an analog ground plane dedicated to the converter and associated analog circuitry.

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS7828E/250 | ACTIVE | TSSOP | PW | 16 | 250 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | $\begin{aligned} & \hline \text { ADS } \\ & 7828 \mathrm{E} \end{aligned}$ | Samples |
| ADS7828E/250G4 | ACTIVE | TSSOP | PW | 16 | 250 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | $\begin{aligned} & \hline \text { ADS } \\ & 7828 \mathrm{E} \end{aligned}$ | Samples |
| ADS7828E/2K5 | ACTIVE | TSSOP | PW | 16 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | $\begin{aligned} & \hline \text { ADS } \\ & 7828 \mathrm{E} \end{aligned}$ | Samples |
| ADS7828E/2K5G4 | ACTIVE | TSSOP | PW | 16 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | $\begin{aligned} & \text { ADS } \\ & 7828 \mathrm{E} \end{aligned}$ | Samples |
| ADS7828EB/250 | ACTIVE | TSSOP | PW | 16 | 250 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | $\begin{aligned} & \hline \text { ADS } \\ & 7828 \mathrm{E} \\ & \mathrm{~B} \end{aligned}$ | Samples |
| ADS7828EB/250G4 | ACtive | TSSOP | PW | 16 | 250 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | $\begin{aligned} & \text { ADS } \\ & 7828 \mathrm{E} \\ & \mathrm{~B} \end{aligned}$ | Samples |
| ADS7828EB/2K5 | ACTIVE | TSSOP | PW | 16 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | $\begin{aligned} & \hline \text { ADS } \\ & 7828 \mathrm{E} \\ & \mathrm{~B} \end{aligned}$ | Samples |
| ADS7828EB/2K5G4 | ACTIVE | TSSOP | PW | 16 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | $\begin{aligned} & \hline \text { ADS } \\ & 7828 \mathrm{E} \\ & \text { B } \end{aligned}$ | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but Tl does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annul basis.

## OTHER QUALIFIED VERSIONS OF ADS7828 :

- Automotive: ADS7828-Q1


## NOTE: Qualified Version Definitions:

- Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects


## TAPE AND REEL INFORMATION


*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> $\mathbf{W 1}(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS7828E/250 | TSSOP | PW | 16 | 250 | 180.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 |
| ADS7828E/2K5 | TSSOP | PW | 16 | 2500 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 |
| ADS7828EB/250 | TSSOP | PW | 16 | 250 | 180.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 |
| ADS7828EB/2K5 | TSSOP | PW | 16 | 2500 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADS7828E/250 | TSSOP | PW | 16 | 250 | 210.0 | 185.0 | 35.0 |
| ADS7828E/2K5 | TSSOP | PW | 16 | 2500 | 367.0 | 367.0 | 35.0 |
| ADS7828EB/250 | TSSOP | PW | 16 | 250 | 210.0 | 185.0 | 35.0 |
| ADS7828EB/2K5 | TSSOP | PW | 16 | 2500 | 367.0 | 367.0 | 35.0 |



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.


NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


SOLDER PASTE EXAMPLE BASED ON 0.125 mm THICK STENCIL SCALE: 10X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Tl grants you permission to use these resources only for development of an application that uses the Tl products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify Tl and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.
Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.


[^0]:    ${ }^{2} \mathrm{C}$ is a trademark of Koninklijke Philps Electronics N.V. All other trademarks are the property of their respective owners.

