

Data sheet acquired from Harris Semiconductor SCHS090C - Revised October 2003

## **CD4572UB Types**



of 'B' Series CMOS Devices."

### CMOS Hex Gate

Four Inverters, One 2-Input NOR Gate, One 2-Input NAND Gate

Features:

- Pin 7 NOR input positioned adjacent to V<sub>ss</sub> for easy use of gate as an inverter
- Pin 15 NAND input positioned adjacent to VDD for easy use of gate as an inverter
- Standard symmetrical output characteristics
- 100% tested for quiescent current at 20 V
- Maximum input current of 1 µA at 18 V over full package-temperature range: 100 nA at 18 V and 25° C

■ 5-V, 10-V, and 15-V parametric ratings

Meets all requirements of JEDEC Standard No. 13B, "Standard Specifications for Description of 'B' Series **CMOS Devices**"

The CD4572UB types are supplied in 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (M, M96, MT, and NSR suffixes), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).

with direct implementation of inverter, NAND, and NOR functions and supplements the existing family of CMOS gates. The CD4572UB devices meet all requirements of JEDEC Standard No. 13B, "Standard Specifications for Description

CD4572UB Hex Gate provides the system designer





#### **TERMINAL ASSIGNMENT**



Fig. 1 - Schematic diagram of one of four identical inverters.



the 2-input NOR gate.



Fig. 3 - Schematic diagram for the 2-input NAND gate.



# CD4572UB Types



| MAXIMUM RATINGS, Absolute-Maximum Values:                                                                                          | an an an a fair an tair a fair an tair a fair an tair a<br>Tair ann an tair | North Contraction                       |                                         |
|------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------------------------------------|
| DC SUPPLY-VOLTAGE RANGE, (V <sub>DD</sub> )<br>Voltages referenced to V <sub>SS</sub> Terminal)<br>INPUT VOLTAGE RANGE, ALE INPUTS | ್ರಾಂಟ್ ಮುಂದಾಗಿ ಬಿಂಗ್ ನಿರ್ಮಾರ್ ಮೇ ಶಿ                                                                                                                                                                                                 | / 19-19                                 | A L.                                    |
| Voltages referenced to VSS Terminal)                                                                                               |                                                                                                                                                                                                                                     |                                         | 0.5V to +20V                            |
| INPUT VOLTAGE RANGE, ALL INPUTS                                                                                                    |                                                                                                                                                                                                                                     |                                         | 0.5V to VDD +0.5V                       |
| DC INPUT CURRENT, ANY ONE INPUT                                                                                                    |                                                                                                                                                                                                                                     |                                         | ±10mA                                   |
| POWER DISSIPATION PER PACKAGE (PD):                                                                                                | A's.                                                                                                                                                                                                                                | - 1, e                                  | * · · · · · · · · · · · · · · · · · · · |
| For T <sub>A</sub> = -55°C to +100°C                                                                                               |                                                                                                                                                                                                                                     |                                         | 500mW                                   |
| For T <sub>A</sub> = +100°C to +125°C                                                                                              |                                                                                                                                                                                                                                     | Derate Linearity                        | at 12mW/ºC to 200mW                     |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR                                                                                           | and the state of the second state of the state                                                                                                                                                                                      |                                         |                                         |
|                                                                                                                                    |                                                                                                                                                                                                                                     |                                         |                                         |
| FOR TA = FULL PACKAGE-TEMPERATURE RANGE (                                                                                          | All Package Types}                                                                                                                                                                                                                  |                                         | 100mW                                   |
| FOR $T_A = FULL PACKAGE-TEMPERATURE RANGE (OPERATING-TEMPERATURE RANGE (T_A)$                                                      |                                                                                                                                                                                                                                     |                                         | 55°C to +125°C                          |
| OPERATING-TEMPERATURE RANGE (TA)                                                                                                   |                                                                                                                                                                                                                                     |                                         | 55°C to +125°C                          |
| OPERATING-TEMPERATURE RANGE (T <sub>A</sub> )<br>STORAGE TEMPERATURE RANGE (T <sub>sta</sub> )                                     |                                                                                                                                                                                                                                     | • • • • • • • • • • • • • • • • • • • • | 55°C to +125°C<br>65°C to +150°C        |
| OPERATING-TEMPERATURE RANGE (TA)                                                                                                   |                                                                                                                                                                                                                                     | • • • • • • • • • • • • • • • • • • • • | 55°C to +125°C<br>65°C to +150°C        |

જેવી પૈયા તે જિલ્લાન વિજ્ઞાણ મહાલ મહાલ પ્રાપ્ય છે. તે પ્રાપ્ય તે પ્રાપ્ય દ્વાર પ્રાપ્ય તે લાગ તે છે. દ્વાર પ્રા વર્ષ વાર વ્યવસાય વારા કે જ વિજ્ઞાણ પ્રાપ્ય છે. આ ગામને પ્રાપ્ય વ્યવસાય થઈ હેલા કર્યો સાથ પ્રાપ્ય લોક્સ કરવા તે વે વાર છે. જે વે વ્યવસાય વાર જે જે સાથ વ્યવસાય વ્યવસાય વાર પ્રાપ્ય લોક્સ, વર પ્રાપ્ય સ્થાપ્ય સાથ વ્યવસાય

#### **RECOMMENDED OPERATING CONDITIONS**

j. 

For maximum reliability, nominal operating conditions should be selected so that operation is always within the 1. an tha suidh. Anns 12.558 following ranges: . -

| QUADAOTEDICTIO                                                            | LIN  | UNITS |       |
|---------------------------------------------------------------------------|------|-------|-------|
| CHARACTERISTIC                                                            | Min. | Max.  | UNITS |
| Supply-Voltage Range (For T <sub>A</sub> =Full Package-Temperature Range) | 3    | 18    | V     |
|                                                                           |      |       |       |

#### STATIC ELECTRICAL CHARACTERISTICS

an an taon an t Taon amin' amin'

|                                        | CO        | NDITIO      | NS                     |       |         |            |         |        |                   |             |       |  |
|----------------------------------------|-----------|-------------|------------------------|-------|---------|------------|---------|--------|-------------------|-------------|-------|--|
| CHARACTERISTIC                         | V0<br>(V) | VIN<br>(V)  | V <sub>DD</sub><br>(V) |       | AITS AT | INDICA     | TED TEN | MPERAT | +25               | °C)         | UNITS |  |
|                                        |           | . ,         |                        |       |         |            |         |        |                   | Max.        |       |  |
|                                        | <u> </u>  | 0, 5        | 5                      | 0.25  | 0.25    | 7.5        | 7.5     | —      | 0.01              | 0.25        |       |  |
| Quiescent Device                       |           | 0, 10       | 10                     | 0.5   | 0.5     | 15         | 15      | —      | 0.01              | 0.5         | μA    |  |
| Current, Ipp Max.                      | —         | 0, 15       | 15                     | 1     | 1       | 30         | 30      | —      | 0.01              | 1           |       |  |
|                                        |           | 0, 20       | 20                     | 5     | 5       | 150        | 150     | —      | 0.02              | 5           |       |  |
| Output Low                             | 0.4       | 0, 5        | 5                      | 0.64  | 0.61 🕆  | 0.42       | 0.36    | 0.51   | 1                 | —           |       |  |
| (Sink) Current                         | 0.5       | 0, 10       | 10                     | 1:6   | 1.5     | 1,1        | 0.9     | 1.3    | 2.6               | _           |       |  |
| lo∟ Min.                               | 1.5       | 0, 15       | 15                     | 4.2   | 4       | 2.8        | 2.4     | 3.4    | 6.8               | . —         |       |  |
| Output High                            | 4.6       | 0, 5        | 5                      | -0.64 | -0.61   | -0.42      | -0.36   | -0.51  | <b>1</b> _⊁       | —           | - mA  |  |
| (Source)                               | 2.5       | 0, 5        | 5                      | -2    | -1.8    | -1.3       | -1.15   | -1.6   | -3.2              | · · · · · · | 110   |  |
| Current,                               | 9.5       | 0, 10       | 10                     | -1.6  | -1.5    | -1.1       | -0.9    | -1.3   | -2.6              | . —         |       |  |
| loн Min.                               | 13.5      | 0, 15       | 15                     | -4.2  | -4      | -2.8       | -2.4    | -3.4   | -6.8              |             |       |  |
| Output Voltage:                        |           | 0, 5        | 5                      |       | 0.0     | )5         |         |        | 0                 | 0.05        |       |  |
| Low-Level,                             |           | 0, 10       | 10                     |       | 0.0     | )5         |         | —      | 0                 | 0.05        |       |  |
| Vo∟ Max.                               |           | 0, 15       | 15                     |       | 0.0     | )5         |         |        | 0                 | 0.05        |       |  |
| Output Voltage:                        | —         | 0, 5        | 5                      |       | 4.9     | 95         |         | 4.95   | 5                 |             | 5     |  |
| High-Level,                            |           | 0, 10       | 10                     |       | 9.9     | 95         |         | 9.95   | 10                | —           |       |  |
| V <sub>он</sub> Min.                   | —         | 0, 15       | 15                     |       | 14.     | 95         |         | 14.95  | 15                | _           | v     |  |
| Input Low                              | 0.5, 4.5  |             | 5                      |       | 1       |            |         | -      |                   | 1           | v     |  |
| Voltage,                               | 1, 9      | <del></del> | 10                     |       | 2       |            |         |        |                   | 2           |       |  |
| VIL Max.                               | 1.5, 13.5 | _           | 15                     |       | 2.      | 5          |         |        |                   | 2.5         |       |  |
| Input High                             | 0.5, 4.5  | <u> </u>    | 5                      |       | 4       | <u>ا ا</u> |         | 4      |                   |             |       |  |
| Voltage,                               | 1,9       |             | 10                     | 8     |         |            |         | 8      |                   | —           |       |  |
| V <sub>IH</sub> Min.                   | 1.5, 13.5 |             | 15                     |       | 12      | .5         |         | 12.5   |                   |             |       |  |
| Input Current,<br>I <sub>IN</sub> Max. | -         | 0, 18       | 18                     | ±0.1  | ±0.1    | ±1         | ±1      | _      | ±10 <sup>-5</sup> | ±0.1        | μA    |  |

#### CD4572UB Types

| CHARACTERISTIC                        | SYMBOL     | TEST CONDITIONS     |          | LINUTO |     |      |
|---------------------------------------|------------|---------------------|----------|--------|-----|------|
|                                       | STMBUL     | V <sub>DD</sub> (V) | Min.     | Max.   |     |      |
|                                       |            | 5                   |          | 100    | 200 | 1    |
| Propagation Delay Time                | tphl, tplh | 10                  |          | 55     | 110 |      |
|                                       |            | 15                  | <u> </u> | 40     | 85  |      |
|                                       |            | 5                   | _        | 100    | 200 | - ns |
| Transition Time                       | tTHL, TTLH | 10                  | _        | 50     | 100 |      |
| • • • • • • • • • • • • • • • • • • • |            | 15                  | _        | 40     | 80  |      |
| Input Capacitance                     | CIN        | Any Input           | -        | 10     | 15  | pF   |

#### DYNAMIC ELECTRICAL CHARACTERISTICS at TA=25°C, Input tr,tr=20 ns, CL=50 pF, RL=200 KΩ



Fig. 4 - Typical output low (sink) current characteristics.



Fig. 8 - Minimum and maximum inverter voltage transfer characteristics.

2.5

12.5



Fig. 5 - Minimum output low (sink) current characteristics.



Fig. 7 - Minimum output high (source) current characteristics.







#### CD4572UB Types

100

. .

191 - S.C. - 57

 $M_{\rm eff} = g_{12} g_{12}^{\rm eff}$ 

1985 (M) 1914 - N



23.20

Fig: 19 - Transition times and propagation delay times, combination logic.

و در ۲۰ ۲۰

<u>ن</u>

e. .

· ...



20

exclusion of the second of the second of **Dimensions and pad layout for CD4572UBH.** The asi8-second second second of the second s

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils (10<sup>-3</sup> inch). 

and the second second

The state of the second

1.

nanar -

. . . . <del>.</del> . . . .



6-Feb-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| CD4572UBE        | ACTIVE | PDIP         | Ν       | 16   | 25      | Green (RoHS<br>& no Sb/Br) | NIPDAU           | N / A for Pkg Type | -55 to 125   | CD4572UBE      | Samples |
| CD4572UBEE4      | ACTIVE | PDIP         | Ν       | 16   | 25      | Green (RoHS<br>& no Sb/Br) | NIPDAU           | N / A for Pkg Type | -55 to 125   | CD4572UBE      | Samples |
| CD4572UBM        | ACTIVE | SOIC         | D       | 16   | 40      | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -55 to 125   | CD4572UBM      | Samples |
| CD4572UBMG4      | ACTIVE | SOIC         | D       | 16   | 40      | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -55 to 125   | CD4572UBM      | Samples |
| CD4572UBNSR      | ACTIVE | SO           | NS      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -55 to 125   | CD4572UB       | Samples |
| CD4572UBPWR      | ACTIVE | TSSOP        | PW      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -55 to 125   | CM572UB        | Samples |
| CD4572UBPWRE4    | ACTIVE | TSSOP        | PW      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -55 to 125   | CM572UB        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



### PACKAGE OPTION ADDENDUM

6-Feb-2020

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nomina | d               |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| CD4572UBNSR                | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| CD4572UBPWR                | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

### PACKAGE MATERIALS INFORMATION

26-Jan-2013



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD4572UBNSR | SO           | NS              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| CD4572UBPWR | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/E 08/12

### D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) –16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### **PW0016A**



### **PACKAGE OUTLINE**

#### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



### PW0016A

### **EXAMPLE BOARD LAYOUT**

#### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



### PW0016A

### **EXAMPLE STENCIL DESIGN**

#### TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### MECHANICAL DATA

#### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0°-10° Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



### N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated