



Order

Now







SN74CBTLV3383

SCDS047H - MARCH 1998-REVISED DECEMBER 2018

# SN74CBTLV3383 Low-Voltage 10-Bit FET Bus-Exchange Switch

#### Features 1

- 5-Ω Switch Connection Between Two Ports
- Rail-to-Rail Switching on Data I/O Ports
- Ioff Supports Partial-Power-Down Mode Operation
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A
  - 200-V Machine Model (A115-A)

#### Applications 2

- Gaming
- Rack Server
- **Communication Board**

#### Description 3

The SN74CBTLV3383 provides ten bits of high-speed bus switching or exchanging. The low on-state resistance of the switch allows connections to be made with minimal propagation delay.

The device operates as a 10-bit bus switch or as a 5bit bus exchanger, which provides swapping of the A and B pairs of signals. The bus-exchange function is selected when BX is high, and  $\overline{BE}$  is low.

This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off.

#### Device Information<sup>(1)</sup>

| PART NUMBER    | PACKAGE     | BODY SIZE (NOM)   |
|----------------|-------------|-------------------|
|                | QSOP - DBQ  | 8.65 mm x 3.90 mm |
|                | SOIC - DW   | 15.4 mm x 7.50 mm |
| SIN/4CB1LV3303 | TSSOP - PW  | 7.80 mm x 4.40 mm |
|                | TVSOP - DGV | 5.00 mm x 4.40 mm |
|                |             |                   |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic, Each FET Switch





EXAS **ISTRUMENTS** 

www.ti.com

# **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications 4                      |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information 4              |
|   | 6.5  | Electrical Characteristics 5       |
|   | 6.6  | Switching Characteristics 5        |
| 7 | Para | ameter Measurement Information     |
| 8 | Deta | ailed Description7                 |
|   | 8.1  | Overview7                          |
|   | 8.2  | Functional Block Diagram 7         |
|   | 8.3  | Feature Description7               |
|   |      |                                    |

|    | 8.4          | Device Functional Modes                            | 3  |
|----|--------------|----------------------------------------------------|----|
| 9  | App          | lication and Implementation                        | )  |
|    | 9.1          | Application Information                            | )  |
|    | 9.2          | Typical Application                                | )  |
| 10 | Pow          | er Supply Recommendations 10                       | )  |
| 11 | Lay          | out                                                |    |
|    | 11.1         | Layout Guidelines 11                               | i. |
|    | 11.2         | Layout Example 11                                  |    |
| 12 | Dev          | ice and Documentation Support 12                   | 2  |
|    | 12.1         | Documentation Support 12                           | 2  |
|    | 12.2         | Receiving Notification of Documentation Updates 12 | 2  |
|    | 12.3         | Community Resources 12                             | 2  |
|    | 12.4         | Trademarks 12                                      | 2  |
|    | 12.5         | Electrostatic Discharge Caution 12                 | 2  |
|    | 12.6         | Glossary 12                                        | 2  |
| 13 | Mec<br>Infor | hanical, Packaging, and Orderable<br>mation        | 2  |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision G (October 2003) to Revision H

| Changes from Revision G (October 2003) to Revision H                                                                                                                                                           | Page         |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| Added Device Information table, ESD Ratings table, Feature Description section, Device Functional Mode<br>Application and Implementation section, Power Supply Recommendations section, Layout section, Device | es,<br>e and |
| Documentation Support section, and Mechanical, Packaging, and Orderable Information section                                                                                                                    | 1            |



# 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN             |     | 1/0 | DESCRIPTION                                                                                                                             |  |
|-----------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME            | NO. | 1/0 | DESCRIPTION                                                                                                                             |  |
| BE              | 1   | I   | Active low enable: When this pin is high, all switches are turned off. When this pin is low, BX pin controls the signal path selection. |  |
| 1B1             | 2   | I/O | Signal path. Can be an input or output                                                                                                  |  |
| 1A1             | 3   | I/O | Signal path. Can be an input or output                                                                                                  |  |
| 1A2             | 4   | I/O | Signal path. Can be an input or output                                                                                                  |  |
| 1B2             | 5   | I/O | Signal path. Can be an input or output                                                                                                  |  |
| 2B1             | 6   | I/O | Signal path. Can be an input or output                                                                                                  |  |
| 2A1             | 7   | I/O | Signal path. Can be an input or output                                                                                                  |  |
| 2A2             | 8   | I/O | Signal path. Can be an input or output                                                                                                  |  |
| 2B2             | 9   | I/O | Signal path. Can be an input or output                                                                                                  |  |
| 3B1             | 10  | I/O | Signal path. Can be an input or output                                                                                                  |  |
| 3A1             | 11  | I/O | Signal path. Can be an input or output                                                                                                  |  |
| GND             | 12  | Р   | Ground (0V) reference                                                                                                                   |  |
| BX              | 13  | I   | Controls state of switches                                                                                                              |  |
| 3A2             | 14  | I/O | Signal path. Can be an input or output                                                                                                  |  |
| 3B2             | 15  | I/O | Signal path. Can be an input or output                                                                                                  |  |
| 4B1             | 16  | I/O | Signal path. Can be an input or output                                                                                                  |  |
| 4A1             | 17  | I/O | Signal path. Can be an input or output                                                                                                  |  |
| 4A2             | 18  | I/O | Signal path. Can be an input or output                                                                                                  |  |
| 4B2             | 19  | I/O | Signal path. Can be an input or output                                                                                                  |  |
| 5B1             | 20  | I/O | Signal path. Can be an input or output                                                                                                  |  |
| 5A1             | 21  | I/O | Signal path. Can be an input or output                                                                                                  |  |
| 5A2             | 22  | I/O | Signal path. Can be an input or output                                                                                                  |  |
| 5B2             | 23  | I/O | Signal path. Can be an input or output                                                                                                  |  |
| V <sub>cc</sub> | 24  | Р   | Positive power supply.                                                                                                                  |  |

Copyright © 1998–2018, Texas Instruments Incorporated

## 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                           | MIN  | MAX | UNIT |
|------------------|-------------------------------------------|------|-----|------|
| V <sub>CC</sub>  | Supply voltage range                      | -0.5 | 4.6 | V    |
| VI               | Input voltage range                       | -0.5 | 4.6 | V    |
|                  | Continuous channel current .              |      | 128 | mA   |
| I <sub>IK</sub>  | Input clamp current, V <sub>I/O</sub> < 0 |      | -50 | mA   |
| T <sub>stg</sub> | Storage temperature                       | -65  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |                         |                                                                          | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>        | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22- $C101^{(2)}$ | ±1000 | V    |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                 |                                   |                           | MIN | NOM MA | X UNIT |
|-----------------|-----------------------------------|---------------------------|-----|--------|--------|
| V <sub>CC</sub> | Supply voltage                    |                           | 2.3 | 3      | 6 V    |
| V               | Llich lovel central input veltage | $V_{CC}$ = 2.3 V to 2.7 V | 1.7 |        | V      |
| VIH             | High-level control liput voltage  | $V_{CC}$ = 2.7 V to 3.6 V | 2   |        | V      |
| V               |                                   | $V_{CC}$ = 2.3 V to 2.7 V |     | 0      | 7 V    |
| VIL             | Low-level control input voltage   | $V_{CC}$ = 2.7 V to 3.6 V |     | 0      | 8 V    |
| T <sub>A</sub>  | Operating free-air temperature    |                           | -40 | 8      | 5 °C   |

All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, (1) Implications of Slow or Floating CMOS Inputs.

#### 6.4 Thermal Information

|                       |                                              |               | SN74CBTLV3383  |              |               |      |  |  |
|-----------------------|----------------------------------------------|---------------|----------------|--------------|---------------|------|--|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | DBQ<br>(QSOP) | DVG<br>(TVSOP) | DW<br>(SPIC) | PW<br>(TSSOP) | UNIT |  |  |
|                       |                                              | 24 PINS       | 24 PINS        | 24 PINS      | 24 PINS       |      |  |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 86.6          | 105.6          | 66.6         | 90.1          | °C/W |  |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 40.5          | 36.9           | 36.7         | 34.12         | °C/W |  |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 40.8          | 51.1           | 36.6         | 45.2          | °C/W |  |  |
| ΨJT                   | Junction-to-top characterization parameter   | 7.8           | 2.6            | 13.1         | 2.8           | °C/W |  |  |
| Ψјв                   | Junction-to-board characterization parameter | 40.4          | 50.6           | 36.4         | 44.8          | °C/W |  |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a           | n/a            | n/a          | n/a           | °C/W |  |  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application (1) report.

### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                            |                                       | TEST CONDITIONS           |                                          |                            | MIN | TYP <sup>(1)</sup> | MAX  | UNIT |
|------------------------------------------------------|---------------------------------------|---------------------------|------------------------------------------|----------------------------|-----|--------------------|------|------|
| V <sub>IK</sub>                                      | Clamp current                         | $V_{CC} = 3 V$            | I <sub>I</sub> = -18 mA                  |                            |     |                    | -1.2 | V    |
| I <sub>I</sub>                                       | Input current                         | $V_{CC} = 3.6 V$          | $V_I = V_{CC}$ or $GN$                   | D                          | -1  |                    | 1    | μA   |
| l <sub>off</sub>                                     | Partial power down mode operation     | $V_{CC} = 0 V$            | $V_{\rm I}$ or $V_{\rm IO} = 0$ to 3.6 V |                            |     |                    | 10   | μΑ   |
| I <sub>CC</sub>                                      | Supply current                        | $V_{\rm CC} = 3.6$        | $I_{\rm O}=0, \ V_{\rm I}=V_{\rm CO}$    | or GND                     |     |                    | 10   | μA   |
| $\Delta I_{CC}^{(2)}$                                | Supply current - Control inputs       | V <sub>CC</sub> = 3.6 V   | One input at 3V                          | Other inputs at VCC or GND |     |                    | 300  | μΑ   |
| Cı                                                   | Input Capacitance - Control<br>inputs | $V_1 = 3 V \text{ or } 0$ | V <sub>1</sub> = 3 V or 0                |                            |     | 3.5                |      | pF   |
| CIO(OFF)                                             | Input to output capacitance           | $V_0 = 3 V \text{ or } 0$ | $\overline{BE} = V_{CC}$                 |                            |     | 13.5               |      | pF   |
|                                                      |                                       | $V_{00} = 2.3 V$          | N 0                                      | l <sub>I</sub> = 64 mA     |     | 5                  | 8    | Ω    |
|                                                      |                                       | TYP at VCC =              | $V_1 = 0$                                | I <sub>I</sub> = 24 mA     |     | 5                  | 8    | Ω    |
| . (3)                                                |                                       | 2.5 V                     | V <sub>I</sub> = 1.7 V                   | l <sub>I</sub> = 15 mA     |     | 27                 | 40   | Ω    |
| r <sub>(on)</sub> <sup>(o)</sup> On-state resistance | On-state resistance                   |                           | V O                                      | I <sub>I</sub> = 64 mA     |     | 5                  | 7    | Ω    |
|                                                      |                                       | $V_{CC} = 3 V$            | $v_1 = 0$                                | I <sub>I</sub> = 24 mA     |     | 5                  | 7    | Ω    |
|                                                      |                                       |                           | V <sub>I</sub> = 2.4 V                   | l <sub>l</sub> = 15 mA     |     | 10                 | 15   | Ω    |

(1)

(2)

All typical values are at  $V_{CC}$  = 3.3 V (unless otherwise noted),  $T_A$  = 25°C This is the increase in supply current for each input that is at the specified voltage level, rather than  $V_{CC}$  or GND. Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. (3)

# 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

| DADAMETED                      |                        | TEST CONDITIONS |             | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ |      | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |      |      |
|--------------------------------|------------------------|-----------------|-------------|--------------------------------------------|------|--------------------------------------------|------|------|
|                                | PARAMETER              | FROM (INPUT)    | TO (OUTPUT) | MIN                                        | MAX  | MIN                                        | MAX  | UNIT |
| t <sub>pd</sub> <sup>(1)</sup> | Propagation delay time | A or B          | Bo or A     |                                            | 0.15 |                                            | 0.25 | ns   |
| t <sub>pd</sub>                | Propagation delay time | BX              | A or B      | 1.5                                        | 5.8  | 1.5                                        | 4.7  | ns   |
| t <sub>en</sub>                | Enable time            | BE              | A or B      | 1.5                                        | 5.3  | 1.5                                        | 4.7  | ns   |
| t <sub>dis</sub>               | Disable time           | BE              | A or B      | 1                                          | 6    | 1                                          | 6    | ns   |

(1) The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).

## 7 Parameter Measurement Information



| TEST                               | S1                |
|------------------------------------|-------------------|
| <sup>t</sup> PLH <sup>/t</sup> PHL | Open              |
| tPLZ/tPZL                          | $2 \times V_{CC}$ |
| <sup>t</sup> PHZ <sup>/t</sup> PZH | GND               |

| V <sub>CC</sub> | CL    | RL           | $v_\Delta$ |
|-----------------|-------|--------------|------------|
| 2.5 V ±0.2 V    | 30 pF | <b>500</b> Ω | 0.15 V     |
| 3.3 V ±0.3 V    | 50 pF | <b>500</b> Ω | 0.3 V      |





Figure 2. Voltage Waveforms Pulse Duration



Figure 4. Voltage Waveforms Propagation Delay Times Inverting and Noninverting Outputs



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control
- C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz,  $Z_0 = 50 \Omega$ ,  $t_r \le 2 \text{ ns}$ ,  $t_f \le 2 \text{ ns}$ .
- D. The outputs are measured one at a time with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. H. All parameters and waveforms are not applicable to all devices.

Timing Input Data Input Timing Input  $V_{CC/2}$   $V_{CC/2}$   $V_{CC/2}$   $V_{CC/2}$   $V_{CC/2}$   $V_{CC/2}$   $V_{CC/2}$   $V_{CC/2}$   $V_{CC}$  $V_{CC}$ 

Figure 3. Voltage Waveforms Setup and Hold Times



Figure 5. Voltage Waveforms Enable And Disable Times Low- and High-Level Enabling



### 8 Detailed Description

#### 8.1 Overview

The SN74CBTLV3383 device is a 10-bit high-speed bus exchange FET switch. The low ONstate resistance of the switch allows connections to be made with minimal propagation delay. The select (BX) input controls the data flow. The FET multiplexers and demultiplexers are disabled when the output-enable (BE) input is high. This device is fully specified for partial-power-down applications using loff. The loff feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### **Bidirectional Operation**

The SN74CBTLV3383 conducts equally well from source (xA1, xA2) to drain (xB1,xB2). Each channel has very similar characteristics in both directions and supports both analog and digital signals.

#### Rail-to-rail switching

The SN74CBTLV3383 will support signals on the I/O path across the full supply range 0 to  $V_{CC}$ 

Copyright © 1998–2018, Texas Instruments Incorporated

SCDS047H-MARCH 1998-REVISED DECEMBER 2018

TEXAS INSTRUMENTS

www.ti.com

### 8.4 Device Functional Modes

Shows the functional modes of the SN74CBTLV3383.

#### Table 1. Function Table

| INP | UTS | INPUTS-OUTPUTS |         |  |  |  |
|-----|-----|----------------|---------|--|--|--|
| BE  | вх  | 1A1–5A1        | 1A2-5A2 |  |  |  |
| L   | L   | 1B1–5B1        | 1B2–5B2 |  |  |  |
| L   | Н   | 1B2–5B2        | 1B1–5B1 |  |  |  |
| Н   | Х   | Z              | Z       |  |  |  |



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The SN74CBTLV3383 device operates as a 10-bit bus switch or as a 5-bit bus exchanger, which provides swapping of the A and B pairs of signals. The bus-exchange function is selected when BX is high, and BE is low. The application shown here is a 5-bit bus being multiplexed between two devices. The BE and BX pins are used to control the chip from the bus controller. This is a generic example, and could apply to many situations.

#### 9.2 Typical Application



Figure 6. Simple Schematic

#### 9.2.1 Design Requirements

- 1. Recommended Input Conditions:
  - For specified high and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in Recommended Operating Conditions.
  - Inputs and outputs are overvoltage tolerant slowing them to go as high as 4.6 V at any valid VCC.
- 2. Recommended Output Conditions:
  - Load currents should not exceed ±128 mA per channel.
- 3. Frequency Selection Criterion:
  - Maximum frequency tested is 200 MHz.

#### 9.2.2 Detailed Design Procedure

The SN74CBTLV3383 can be operated without any external components. All inputs signals passing through the switch must fall within the recommend operating conditions of the SN74CBTLV3383 including signal range and continuous current. For this design example, with a supply of 3.3 V, the signals can range from 0 V to 3.3 V when the device is powered. The max continuous current can be 128 mA.

SCDS047H-MARCH 1998-REVISED DECEMBER 2018



www.ti.com

### **10 Power Supply Recommendations**

The SN74CBTLV3383 operates across a wide supply range of 2.3 V to 3.6 V. Do not exceed the absolute maximum ratings because stresses beyond the listed ratings can cause permanent damage to the devices. Power-supply bypassing improves noise margin and prevents switching noise propagation from the VDD supply to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from 0.1  $\mu$ F to 10  $\mu$ F from VDD to ground. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground planes.



### 11 Layout

#### 11.1 Layout Guidelines

Reflections and matching are closely related to the loop antenna theory but are different enough to be discussed separately from the theory. When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. Figure 4 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections.

#### 11.2 Layout Example



Figure 7. Example Layout



## **12 Device and Documentation Support**

### **12.1 Documentation Support**

#### **12.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



6-Feb-2020

# PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------|---------|
| SN74CBTLV3383DBQR | ACTIVE | SSOP         | DBQ                | 24   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -40 to 85    | CBTLV3383      | Samples |
| SN74CBTLV3383DGVR | ACTIVE | TVSOP        | DGV                | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 85    | CL383          | Samples |
| SN74CBTLV3383DW   | ACTIVE | SOIC         | DW                 | 24   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 85    | CBTLV3383      | Samples |
| SN74CBTLV3383DWE4 | ACTIVE | SOIC         | DW                 | 24   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 85    | CBTLV3383      | Samples |
| SN74CBTLV3383DWR  | ACTIVE | SOIC         | DW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 85    | CBTLV3383      | Samples |
| SN74CBTLV3383PW   | ACTIVE | TSSOP        | PW                 | 24   | 60             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 85    | CL383          | Samples |
| SN74CBTLV3383PWG4 | ACTIVE | TSSOP        | PW                 | 24   | 60             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 85    | CL383          | Samples |
| SN74CBTLV3383PWR  | ACTIVE | TSSOP        | PW                 | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM  | -40 to 85    | CL383          | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



# PACKAGE OPTION ADDENDUM

6-Feb-2020

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74CBTLV3383DBQR           | SSOP            | DBQ                | 24   | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74CBTLV3383DGVR           | TVSOP           | DGV                | 24   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74CBTLV3383DWR            | SOIC            | DW                 | 24   | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74CBTLV3383PWR            | TSSOP           | PW                 | 24   | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

14-Feb-2019



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74CBTLV3383DBQR | SSOP         | DBQ             | 24   | 2500 | 367.0       | 367.0      | 38.0        |
| SN74CBTLV3383DGVR | TVSOP        | DGV             | 24   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74CBTLV3383DWR  | SOIC         | DW              | 24   | 2000 | 350.0       | 350.0      | 43.0        |
| SN74CBTLV3383PWR  | TSSOP        | PW              | 24   | 2000 | 367.0       | 367.0      | 38.0        |

# **MECHANICAL DATA**

PLASTIC SMALL-OUTLINE

MPDS006C - FEBRUARY 1996 - REVISED AUGUST 2000

### DGV (R-PDSO-G\*\*)

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.
- D. Falls within JEDEC: 24/48 Pins MO-153

14/16/20/56 Pins – MO-194



DW (R-PDSO-G24)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-013 variation AD.



DBQ (R-PDSO-G24)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.

D. Falls within JEDEC MO-137 variation AE.



# **PW0024A**



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0024A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0024A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated