Product Specification, Confidential # AS3693E-16 Channel high precision LED driver for LCD Backlight ### 1 General Description The AS3693E is a 16 channels high precision LED controller with build in PWM generators for driving external FETs in LCD-backlight panels. The output current can be controlled either by an external PWM signal or by 16 build in PWM generators with programmable delay, period and duty cycle. Three free configurable dynamic power feedback circuits make the device usable for white LED as well as RGB backlights. Build in safety features include thermal shutdown as well as open and short LED detection. All circuit parameters are programmable via I2C or SPI interface. #### 2 Key Features - 16 Channel LED driver - Output current only limited by external transistor - Output voltage 0.4V to 50V - Absolute current accuracy +/- 0.5% - Output slew rate programmable - Current programmable with external resistor - Linear current control with 8 bit DAC - Linear current control with external analog voltage - Digital current control with external PWM signal - Digital current control with 16 independent PWM generators - Free programmable 12 bit resolution ( period, high time and delay ) - Overvoltage detection (short LED) - Undervoltage detection ( open LED ) - Temperature shutdown - Fault interrupt output - I2C interface - SPI interface - 5 bit device address (sets device address and interface mode) - Automatic supply regulation feedback - Each output can be assigned to red, green or blue feedback. - Package epTQFP64 and QFN64 ### 3 Applications LED backlighting for LCD – TV sets and monitors ### 4 Block Diagram ### **Table of Contents** | 1 | Gen | neral Description | . 1 | |----|-------|---------------------------------------------|-----| | 2 | Key | Features | . 1 | | 3 | App | lications | . 1 | | 4 | Bloc | ck Diagram | . 2 | | 5 | Cha | aracteristics | | | į | 5.1 | Absolute Maximum Ratings | . 4 | | į | 5.2 | Operating Conditions | . 5 | | , | 5.3 | Electrical Characteristics | | | 6 | Турі | ical Operation Characteristics | . 7 | | | 6.1 | Output current vs Output Voltage | . 7 | | | 6.2 | Vsupply vs VREG and V2.5 at startup | . 7 | | | 6.3 | 9us Slew Rate | . 8 | | | 6.4 | Supply Regulation | | | 7 | Bloc | ck Description | | | • | 7.1 | Feedback Circuit | | | | 7.1. | | | | | 7.1. | 2 Voltage fault registers | | | | 7.2 | Curreg 1-16 | | | • | 7.3 | PWM – modes | | | | 7.3. | | | | | 7.3. | | 13 | | | 7.4 | PWM – high time, period and delay registers | | | | 7.5 | Shunt Regulator | | | | 7.5. | | | | | 7.6 | Over temperature control | | | | | e address setup | | | | 7.6. | | | | | 7.6. | | | | | 7.7 | Digital interface | | | | 7.7. | | | | _ | 7.7. | | | | 8 | | jister map | | | 9 | | out and Packaging | | | | 9.1 | Pinout | | | | 9.2 | Package drawing epTQFP64 | 27 | | | 9.3 | Package drawing QFN64 | 29 | | | | ering Information | | | | | nt | | | | | | | | Cc | ntact | Information | 33 | #### 5 Characteristics ### 5.1 Absolute Maximum Ratings Stresses beyond those listed in Table 1 may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated in Section 5 Electrical Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 1 - Absolute Maximum Ratings | Symbol | Parameter | Min | Max | Unit | Note | |---------|-------------------------------------------------|-------|---------------|-----------|----------------------------------------------------------------------------------| | VDDMAX | Supply for LED's | -0.3 | >50 | ٧ | See notes <sup>1</sup> | | VINVREG | VREG supply voltage | -0.3 | 7.0 | ٧ | Applicable for pin VREG | | IINVREG | Maximum Vreg current | | 100 | mA | Maximum Current flowing into Vreg | | VIN2.5V | 2.5 V Pins | -0.3 | V2_5+0.3V | ٧ | Applicable for 2.5V pins <sup>4</sup> | | VIN5V | 5V Pins | -0.3 | VREG+<br>0.3V | ٧ | Applicable for 5V pins <sup>2</sup> | | VIN50V | 50V Pins | -0.3 | 55 | ٧ | Applicable for CURR1, CURR2,<br>CURR3 up to CURR16 | | lin | Input Pin Current | -25 | +25 | mA | At 25°C, Norm: Jedec 17 | | TSTRG | Storage Temperature Range | -55 | 150 | °C | | | | Humidity | 5 | 85 | % | Non condensing | | VESD | Electrostatic Discharge on Pins Curr1 – Curr16 | -4000 | 4000 | ٧ | Norm: MIL 883 E Method 3015 | | VESD | Electrostatic Discharge on all Pins | -2000 | 2000 | ٧ | Norm: MIL 883 E Method 3015 | | PT | Total Power Dissipation | | 3.8W | W | At Ta = 25°C, no airflow for<br>ePTQFP64 on two layer FR4-Cu<br>PCB <sup>3</sup> | | PDERATE | PT Derating Factor | | 40 | mW/<br>°C | See notes <sup>3</sup> | | TBODY | Body Temperature during<br>Soldering | | 260 | °C | according to IPC/JEDEC J-STD-<br>020C | #### Notes: <sup>1,</sup> As the AS3693E is not directly connected to this supply. Only the parameters $V_{\text{INVNEG}}$ , $V_{\text{INSV}}$ and $V_{\text{INSV}}$ have to be guaranteed by the application <sup>2,</sup> All pins except CURR1 to CURR16 and 2.5V <sup>3,</sup> Copper area > 9 cm2, thermal vias <sup>4, 2.5</sup>V Pins are Fault, SDO, ADDR1 and ADDR2 # **5.2 Operating Conditions** Table 2 – Operating Conditions | Symbol | Parameter | Min | Тур | Max | Unit | Note | |------------------|-------------------------------------------|-----|-----|----------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | VDD | Main Supply | | | Not<br>Limited | <b>V</b> | Supply is not directly connected to the AS3693E – see section 'Shunt Regulator' | | VDDTOL | Main Supply Voltage Tolerance | -20 | | +20 | % | Applies only for supply VREG is connected via Rvdd | | VREGINT | Supply (shunt regulated by AS3693E) | 5.0 | 5.2 | 5.4 | > | If internally (shunt-)regulated by ZD1 | | VREGEXT | | 3 | 4.5 | 4.9 | ٧ | If externally supplied | | VUVL | Untervoltage lockout voltage | 2.4 | 2.7 | 3 | ٧ | If Vreg < UVUL current sources are turned off | | | _ | | | | | ( Addr $0x01$ , Addr $0x02 = 0x00$ ) | | IVREG | Supply Current (Chip current consumption) | | | 20 | mA | Excluding current through shunt regulator (ZD1) – see section 'Shunt Regulator'. Note: Take care of the Power dissipation of the external Resistor. | | IVREG_M<br>AX | Maximum Supply current | | | 30 | mA | Maximum Current Into VREG – PIN (Supply current + shunt regulator current). | | lypec | | | | | | Condition: externally supplied | | IVREG<br>EXT_OFF | | | | 350 | uA | Curr_reg1-16 off (register 01h = 00h, register 02h = 00h) | ### **5.3 Electrical Characteristics** Table 3 - Analog Electrical Characteristics | Symbol | Parameter | Min | Тур | Max | Unit | Note | |---------------|----------------------------------------|------|-----|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Vcurr | Voltage at CURR1 to CURR16 | | | 50.0 | V | | | | | | | | | Using 250mV reference | | | | -0.5 | | +0.5 | % | @25C T <sub>JUNCTION</sub> , excluding variation of external resistors | | | | | | | | Using 250mV reference | | ICURR,<br>TOL | Current Source Tolerance | -1.5 | | +1.5 | % | -20 °C to +100 °C <sup>(1)</sup> T <sub>JUNCTION</sub> ,<br>-20 °C to +85 °C T <sub>AMB</sub> , excluding variation of external resistors;<br>$V(CURRx) \le 4.0V$ | | | | -1.6 | | | % | Using DAC reference | | | | | | +1.6 | | VDAC =250mV ( Data = 0x80 ) | | | | | | +1.0 | | @25C T <sub>JUNCTION</sub> , excluding variation of external resistors | | DAC_INL | DAC INL | -4 | | +4 | LSB | | | Vc | Automatic Supply Regulation trip point | 0.5 | | 1 | V | See section 'Feedback Circuit (DCDC_Regulation_Trip_Point)'. | | Vc,gain | Automatic Supply Regulation gain | | 2.0 | | mA/V | Voltage to current ratio; output current range typ. 0 to 200uA | | Точтемр | Over temperature Limit | 130 | 140 | 150 | °C | Maximum junction temperature <sup>(2)</sup> | | Thyst | Over temperature hysteresis | | 10 | | °C | | | Symbol | Parameter | Min | Тур | Max | Unit | Note | |--------|------------------------|-----|-----|-----|------|-----------------------------------| | CLK | Internal Clock for PWM | 400 | 500 | 600 | KHz | Clock for internal PWM generation | #### Notes: - 1, Accuracy at +100 °C guaranteed by design and verified by laboratory characterization - 2, If the temperature exceeds the over temperature limit, the PWM will be turned off. If the temperature decreases, the PWM is activated again. The register settings are not reset. Table 4 – Digital Input pins characteristics (SDI,VSYNC,HSYNC,SCL,CS) | Symbol | Parameter | Min | Тур | Max | Unit | Note | |-------------|---------------------------|------|-----|------|------|----------------------| | VIH | High Level Input voltage | 1.3 | | VREG | V | | | VIL | Low Level Input voltage | -0.3 | | 0.4 | V | | | f_SCL | Maximum SCL Frequency | | | 10 | MHz | | | | | | | | | | | | | | | | | | | | | | | | | | | ts_SCISCL | Setup time SDI,SCL | 15 | | | ns | SPI interface mode | | th_SCLSCI | Hold time SCL,SDI | 15 | | | ns | SPI interface mode | | ts_CSSCL | Setup time CS,SCL | 15 | | | ns | SPI interface mode | | th_SCLCS | Hold time SCL, CS | 15 | | | ns | SPI interface mode | | †BUF | Bus free time between | 1.3 | | | us | I2C interface mode | | LBOF | Stop and Start conditions | 1.0 | | | us | 120 interface mode | | Tsetupstart | Setup time for repeated | 100 | | | ns | I2C interface mode | | Toolapolari | Start condition | | | | 110 | into into indo | | Tholdstart | Hold time for repeated | 160 | | | ns | I2C interface mode | | THOIGSTAIT | Start condition | 100 | | | 113 | 120 Interface mode | | Tsetupstop | Setup time for | 160 | | | ns | s I2C interface mode | | i setupstop | Stop condition | 100 | | | 115 | 120 interface mode | Table 5 - Digital output pins characteristics (SDO) | Symbol | Parameter | Min | Тур | Max | Unit | Note | |--------|---------------------------|------|-----|-----|------|------| | Vон | High Level Output voltage | 2.4 | | 2.5 | V | | | Vol | Low Level Output voltage | -0.3 | | 0.4 | ٧ | | # **6 Typical Operation Characteristics** # 6.1 Output current vs Output Voltage # 6.2 Vsupply vs VREG and V2.5 at startup ### 6.3 9us Slew Rate # 6.4 Supply Regulation ### 7 Block Description ### 7.1 Feedback Circuit The AS3693E supports a flexible feedback selection for external DCDC – supplies. Beside the default setup for RGGB lighting, each channel can be assigned to an external DCDC feedback loop. This feedback circuit is important to reduce power dissipation of the device. Table 6 - Feedback Control | Addr: | 04h | Feedback control | | | | | | |-------|-------------------------------------|---------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | | Enables and Disables the Different Feedback modes | | | | | | | Bit | Bit Name | Default | Access | Description | | | | | 0 | Feedback on | 1 | R/W | 1 = Feedback Circuit is active<br>0 = The entire Feedback Loop is disabled | | | | | 1 | Feedback on PWM | 0 | R/W | 0 = The Feedback Regulator is always active<br>1 = The Feedback Regulator is only active, if PWM = 1 | | | | | 2 | Open_Led_Det_on | 1 | R/W | Enables open Led Detection Comparators 0 = Open Led Detection Disabled 1 = Open Led Detection Enabled | | | | | 3 | Short_det_on | 1 | R/W | Enables Short detection 0 = Short detection on 1 = Sort Detection off | | | | | 5:4 | Short Led Detect<br>Voltage(VSL) | 00 | R/W | Short led Detection Trip Voltage ( debounced 3mS ) 00 = 2V 01 = 3V | | | | | 7:6 | DCDC_Regulation_tri<br>p Point (VC) | 01 | R/W | Trip Point voltage of the DCDC-Feedback Regulation Circuit. (NOTE: This value has to be adjusted if Analog Ref select Bit is changed.) 00 = 0.5V (Note use for Currents up to 70 mA) 01 = 0.6V (Note use for Currents up to 80 mA) 10 = 0.8V (Note use for Currents up to 110 mA) 11 = 1.0V (Note use for Currents up to 150 mA) | | | | #### 7.1.1 Feedback Selection In the AS3693E, each led – string feedback can be assigned to the specific led-supply, to minimize the power consumption in the system. It can be chosen in between FBR, FBG and FBB. Table 7 – Feedback Selection | Addr: | 05h,06h,07h,08h | Feedback Select 1-4 | | | | | | | |-------|--------------------------------------------------------|---------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | | This regis | ter contro | Is the Feedback of the Automatic feedback loop | | | | | | Bit | Bit Name | Default | Access | Description | | | | | | 1:0 | FB1_Select<br>FB5_Select<br>FB9_Select<br>FB13_Select | 00 | R/W | Selects the feedback of the voltage regulators 00= regulator on FBR 01= regulator on FBG 10= regulator on FBB 11= regulator not connected to FB | | | | | | 3:2 | FB2_Select<br>FB6_Select<br>FB10_Select<br>FB14_Select | 01 | R/W | Selects the feedback of the voltage regulators 00= regulator on FBR 01= regulator on FBG 10= regulator on FBB 11= regulator not connected to FB | | | | | | 5:4 | FB3_Select<br>FB7_Select<br>FB11_Select<br>FB15_Select | 01 | R/W | Selects the feedback of the voltage regulators 00= regulator on FBR 01= regulator on FBG 10= regulator on FBB 11= regulator not connected to FB | | | | | | 7:6 | FB4_Select<br>FB8_Select<br>FB12_Select<br>FB16_Select | 10 | R/W | Selects the feedback of the voltage regulators 00= regulator on FBR 01= regulator on FBG 10= regulator on FBB 11= regulator not connected to FB | | | | | ### 7.1.2 Voltage fault registers In this registers a open or short led fault can be detected. If an open or short led error occurs, pin fault is pulled to 0 (3 ms debounced). Remark: At 100% PWM duty cycle, short led fault detection is not available. Please set PWM to 99% duty cycle. Open led fault detection is available at 100% PWM duty cycle. Table 8 – Fault Registers | Addr: 09h-0ch | | Voltage Fault 1,2,3,4 | | | | | | |---------------|------------------------------------------------------------|-----------------------------------------------|--------|-------------------------------------------------------------------------------------|--|--|--| | | | This register shows a fault on any led string | | | | | | | Bit | Bit Name | Default | Access | Description | | | | | 1:0 | Fault_Reg 1<br>Fault_Reg 5<br>Fault_Reg 9<br>Fault_Reg 13 | 00 | R | Shows a error on any led string 00 = no fault 01 = open led 10 = short led | | | | | 3:2 | Fault_Reg 2 Fault_Reg 6 Fault_Reg 10 Fault_Reg 14 | 00 | R | Shows a error on any led string<br>00 = no fault<br>01 = open led<br>10 = short led | | | | | 5:4 | Fault_Reg 3<br>Fault_Reg 7<br>Fault_Reg 11<br>Fault_Reg 15 | 00 | R | Shows a error on any led string 00 = no fault 01 = open led 10 = short led | | | | | 7:6 | Fault_Reg 4 Fault_Reg 8 Fault_Reg 12 Fault_Reg 16 | 00 | R | Shows a error on any Led string 00 = no Fault 01 = open Led 10 = short Led | | | | ### 7.2 Curreg 1-16 Each current source can be turned on and off separately. Table 9 –Reg. Control 1 | Addr: 01h | | Reg. Control1 | | | | | | |-----------|---------------|----------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | | This register enables or disables the curreg 1 - 8 | | | | | | | Bit | Bit Name | Default Access Description | | | | | | | 7:0 | Curreg 1-8_ON | *00000000 | R/W | Enables or disables the current regulators 0 = regulator off 1 = regulator on *NOTE: Register changes from 0x00 to 0xFF with first rising edge of VSYNC-signal. | | | | Table 10- Reg.Control 2 | Addr: 02h | | Reg. Control2 | | | | | |-----------|-----------------|---------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | This Register enables or disables the curreg 9-16 | | | | | | Bit | Bit Name | Default | Access | Description | | | | 7:0 | Curreg 9 -16_ON | *00000000 | R/W | Enables or disables the current regulators 0 = regulator off 1 = regulator on *NOTE: Register changes from 0x00 to 0xFF with first rising edge of VSYNC-signal. | | | Table 11 -CURREG\_CONTROL | Addr: | Addr: 0dh | | Curreg Control | | | | | |-------|-----------------------|---------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | | | Controls Rise, Fall times and References of the Curreg. | | | | | | Bit | Bit Name | Default | Access | Description | | | | | 1:0 | Analog Ref Select | 00 R/W | R/W | Voltage reference for the current regulators can be chosen with these options. 00 = 250mV reference 01 = external reference 10 = DAC reference 11 = do not use | | | | | 3:2 | SLEW_RATE_CONT<br>ROL | 01 | R/W | SLEW – RATE – Control. Adjusts the rise and fall time of the current switching 00 = typ. 9us 01 = typ. 6us 10 = typ. 3us 11 = typ. 1us | | | | | 5:4 | PWM_LOW_LEVEL | 00 | R/W | Note: Test bits for internal use only | | | | | 7 | boost mode | 0 | R/W | Gives +30% current. only available in internal reference mode. | | | | Table 12 - Ref\_DAC\_Voltage | Addr: 0eh | | Ref_DAC_Voltage | | | | | |--------------|-----------------|-------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | The Regulation Voltage can be chosen in this register | | | | | | Bit Bit Name | | Default | Access | Description | | | | 70 | Ref_DAC_Voltage | 00 | R/W | Reference voltage for current regulators. (Note: If Analog Ref Select = 10, the regulation voltage can be adjusted here. 00000000 = 0mV 00000001 01111111 = 250 mV 11111111 = 500mV | | | #### 7.3 PWM - modes Table 14- PWM CONTROL | Addr: 0fh | | PWM_MODE | | | | | | |--------------|--------------|---------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------|--|--|--| | | | Controls the different PWM modes and Internal or external PWM | | | | | | | Bit Bit Name | | Default Acce | | Description | | | | | 1:0 | PWM_MODE | ODE 01 R/W | | 00 PWM<br>01 Async - mode<br>10 not used<br>11 not used | | | | | 2 | PWM INT/EXT | 1 | R/W | 0 PWM generator uses external H and Vsync clock 1 PWM generator uses internal 500kHz clock. | | | | | 3 | VSYNC_INVERT | 0 | R/W | 0 VSYNC active high (PWM triggers on rising edge) 1 VSYNC active low (PWM triggers on falling edge) | | | | | 4 | PWMINVERT | 0 | R/W | 0 PWM normal (PWM starts with "1" after delay) 1 PWM inverted(PWM starts with "0" after delay) | | | | Note: If Vsync or Hsync is not used, connect it to GND. #### 7.3.1 **PWM mode (PWM\_MODE = 00)** In this mode the external PWM-signal at pin VSYNC directly controls the output current. #### 7.3.2 ASYNC – mode (PWM\_MODE = 01) This PWM is synchronized with Hsync or internal 500KHz clock. The registers are updated with each serial data. High time (M) = registers 0h12 to 0h31 PWM period (P) = register 0h10 # 7.4 PWM – high time, period and delay registers Table 15 - Curreg1-16\_DELAY\_LSB | | *** * ** * <b>3</b> *= = = * | | | | | | | | |-----------------|------------------------------|--------------------------------------|--------|--------------------------------------|--|--|--|--| | Addr: 32h – 50h | | CURREGX_DELAY_LSB | | | | | | | | _ | | Defines delay of the different PWM's | | | | | | | | Bit | Bit Name | Default | Access | Description | | | | | | 7:0 | CurregX_DELAY_LSB | 00000000 | R/W | This function is disabled in AS3693E | | | | | #### Table 16 - Curreg1-16\_DELAY\_MSB | Addr: 32h-51h | | CURREGX_DELAY_LSB | | | | | |---------------|-------------------|--------------------------------------|--------|--------------------------------------|--|--| | | | Defines delay of the different PWM's | | | | | | Bit | Bit Name | Default | Access | Description | | | | 3:0 | CurregX_DELAY_MSB | 0000 | R/W | This function is disabled in AS3693E | | | #### Table 17- PWM\_PERIOD\_LSB | Addr: 10h | | PWM - | PWM – Period – LSB | | | | | |-----------|----------------|-----------------------|--------------------|-------------------------------|--|--|--| | | | Defines PWM – Periode | | | | | | | Bit | Bit Name | Default | Access | Description | | | | | 7:0 | PWM_PERIOD_LSB | 11111111 | R/W | Defines the period of the PWM | | | | #### Table 18- PWM\_PERIOD\_MSB | Addr: 11h | | PWM – Period – MSB | | | | | |-----------|------------------|-----------------------|--------|-------------------------------|--|--| | | | Defines PWM – Periode | | | | | | Bit | Bit Name Default | | Access | Description | | | | 3:0 | PWM_PERIOD_MSB | 0000 R/W | | Defines the period of the PWM | | | #### Table 19- Curreg1-16\_HT\_LSB | Addr: 12h-30h | | CURRE | CURREGX_HT_LSB | | | | |---------------|----------------|----------------------------|----------------|-----------------------|--|--| | | | Defines High Time of PWM | | | | | | Bit | Bit Name | Default Access Description | | | | | | 7:0 | Curreg1_HT_LSB | 0 | R/W | Defines PWM high time | | | #### Table 20- Curreg1-16\_HT\_MSB | Addr: 13h-31h | | CURREGX_HT_MSB | | | | |---------------|----------|--------------------------|--------|-------------|--| | | | Defines High Time of PWM | | | | | Bit | Bit Name | Default | Access | Description | | | | | | | | | ### 7.5 Shunt Regulator The supply of the AS3693E is generated from the high voltage supply. To obtain a 5V regulated supply, a series resistor Rvdd is used together with an internal zener diode (ZD1). An external capacitor Cvdd is used to filter the supply on the pin VREG. The external resistor Rvdd has to be choosen according to the following formula: $$Rvdd = \frac{VDD_{MIN} - 5,4V}{20mA}$$ VDD<sub>MIN</sub> is the minimum voltage of the supply, where Rvdd is connected This ensures enough supply current (IVREGMAX) for the AS3693E under minimum supply voltage VDDMIN. If a stable 5V supply within the operating conditions limits of VREGEXT is already existing in the system it is possible to supply the AS3693E directly. In this case remove the resistor Rvdd and connected this supply directly to VREG. #### 7.5.1 Undervoltage lockout The undervoltage lockout is an additional safety feature to prevent LED-current under abnormal Vreg conditions. If the supply voltage Vreg is below 3V (e.g. device is supplied only by the voltage of the serial interface ) the registers Reg.Control1 and RegControl2 (0x01 and 0x02) are reset. This turns off all current sinks. ### 7.6 Over temperature control Table 14- Overtemp Control | Addr:5 | Addr:55h | | Over temperature Control | | | | |--------|-------------|------------------------------------|--------------------------|--------------------------------------------------------------------------------|--|--| | | | Controls the temperature functions | | | | | | Bit | Bit Name | Default | Access | Description | | | | 0 | overtemp_on | 1 | R/W | Enables the over temperature protection 0 = Protection off 1 = Protection on | | | | 1 | ov_temp | 0 | R/W | Displays temperature status 0 = Normal operation 1 = Over temperature shutdown | | | ### **Device address setup** The I2C and SPI – Device address can be set via PIN ADDR1 and ADDR2. The AS3693E offers 31 I2C or 32 SPI addresses, which can be set via external resistor. ADDR2 bit 2 decides if I2C or SPI interface is used. Table 13- Device Address | Device | Device Adress Setup: | | I2C ADDRESS | | | | | |--------|----------------------|----------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | | I2C ADDR | I2C ADDRESS Options | | | | | | Bit | Bit Name | Default | Description | | | | | | 2:0 | Device ADDR1 | 000 | R | Lower 3 bits of device address 000 open Note: don't use address 00h 001 $320k\Omega$ 010 $160k\Omega$ 011 $80k\Omega$ 100 $40k\Omega$ 101 $20k\Omega$ 110 $10k\Omega$ 111 $10k\Omega$ 111 $10k\Omega$ | | | | | 5:3 | Device ADDR2 | 000 | R | Upper 3 bits of device address 000 open Note: activates I2C - mode 001 320kΩ Note: activates I2C - mode 010 160kΩ Note: activates I2C - mode 011 80kΩ Note: activates I2C - mode 100 40kΩ Note: activates SPI - mode 101 20kΩ Note: activates SPI - mode 110 10kΩ Note: activates SPI - mode 111 0Ω Note: activates SPI - mode 111 0Ω Note: activates SPI - mode | | | | ### 7.6.1 I2C Device Address setup | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|--------------|----------|----------|----------|----------|----------|-------| | 0 | 0 (ADDR2<2>) | ADDR2<1> | ADDR2<0> | ADDR1<2> | ADDR1<1> | ADDR1<0> | R/W | ### 7.6.2 SPI Device Address setup | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|--------------|----------|----------|----------|----------|----------| | 0 | 0 | 1 (ADDR2<2>) | ADDR2<1> | ADDR2<0> | ADDR1<2> | ADDR1<1> | ADDR1<0> | ### 7.7 Digital interface The AS3693E can be controlled with two types of interfaces. #### 7.7.1 I2C interface #### 7.7.1.1 Feature List - Fast-mode capability (max. SCL-frequency is 400 kHz) Write formats: Single-Byte-Write. Page-Write - Read formats: Current-Address-Read, Random-Read, Sequential-Read - SDA input delay and SCL spike filtering by integrated RC-components #### 7.7.1.2 Transfer Formats Figure $1 - I^2C$ Byte-Write: Figure $2 - I^2C$ Page-Write: Byte-Write and Page-Write are used to write data to the slave. The transmission begins with the START condition, which is generated by the master when the bus is in IDLE state (the bus is free). The device-write address is followed by the word address. After the word address any number of data bytes can be send to the slave. The word address is incremented internally, in order to write subsequent data bytes on subsequent address locations. For reading data from the slave device, the master has to change the transfer direction. This can be done either with a repeated START condition followed by the device-read address, or simply with a new transmission START followed by the device-read address, when the bus is in IDLE state. The device-read address is always followed by the 1<sup>st</sup> register byte transmitted from the slave. In Read-Mode any number of subsequent register bytes can be read from the slave. The word address is incremented internally. The diagrams below show various read formats available: Figure $3 - l^2C$ Random-Read: Random-Read and Sequential-Read are combined formats. The repeated START condition is used to change the direction after the data transfer from the master. The word address transfer is initiated with a START condition issued by the master while the bus is idle. The START condition is followed by the device-write address and the word address. In order to change the data direction a repeated START condition is issued on the 1<sup>st</sup> SCL pulse after the acknowledge bit of the word address transfer. After the reception of the device-read address, the slave becomes the transmitter. In this state the slave transmits register data located by the previous received word address vector. The master responds to the data byte with a not-acknowledge, and issues a STOP condition on the bus. Figure $4 - I^2C$ Sequential-Read: Sequential-Read is the extended form of Random-Read, as more than one register-data bytes are transferred subsequently. In difference to the Random-Read, for a sequential read the transferred register-data bytes are responded by an acknowledge from the master. The number of data bytes transferred in one sequence is unlimited (consider the behavior of the word-address counter). To terminate the transmission the master has to send a not-acknowledge following the last data byte and generate the STOP condition subsequently. Figure $5 - l^2C$ Current-Address-Read: To keep the access time as small as possible, this format allows a read access without the word address transfer in advance to the data transfer. The bus is idle and the master issues a START condition followed by the Device-Read address. Analogous to Random-Read, a single byte transfer is terminated with a not-acknowledge after the 1<sup>st</sup> register byte. Analogous to Sequential-Read an unlimited number of data bytes can be transferred, where the data bytes has to be responded with an acknowledge from the master. For termination of the transmission the master sends a not-acknowledge following the last data byte and a subsequent STOP condition. #### 7.7.2 SPI interface **SPI** Mode – Digital Interface Pins: | CS(N) | Chip Select input | | | |-----------------------|-----------------------------|--|--| | SDO | Serial Data output | | | | SDI Serial Data input | | | | | SCL | Serial Clock input | | | | VSYNC | Video Sync signal input | | | | HSYNC | Video Sync signal input | | | | ADDR1 | Device Address pins (can be | | | | ADDR2 | set via resistor). | | | #### 7.7.2.1 Read Sequence ### 7.7.2.2 Page Read Sequence ### 7.7.2.3 Write Sequence ### 7.7.2.4 Page Write Sequence # 8 Register map | Name | Addr | Def<br>ault | B7 | b6 | b5 | B4 | b3 | b2 | b1 | b0 | |--------------------|------|-------------|-----------------|------------------------------|-----------------|-------------------|----------------------|-----------------------------|-------------------------|---------------------| | Reg. Control1 | 01h | 00h* | Curreg<br>8_ON | Curreg7<br>_ON | Curreg6<br>_ON | Curreg5<br>_ON | Curreg4<br>_ON | Curreg<br>3_ON | Curreg<br>2_ON | Curreg1<br>_ON | | Reg Control 2 | 02h | 00h* | Curreg<br>16_ON | Curreg1<br>5_ON | Curreg1<br>4_ON | Curreg1<br>3_ON | Curreg1<br>2_ON | Curreg<br>11_ON | Curreg<br>10_ON | Curreg9<br>_ON | | Feedback Control | 04h | 4Dh | | REGULATI<br>P_POINT | | ed Detect<br>tage | SHORT<br>_DET_<br>ON | OPEN_<br>LED<br>_DET<br>_ON | Feedba<br>ck_on_<br>PWM | FEEDB<br>ACK_O<br>N | | Fedback Select 1 | 05h | 94h | FB4_ | Select | FB3_ | Select | FB2_ | Select | FB1_ | Select | | Fedback Select 2 | 06h | 94h | FB8_ | Select | FB7_ | Select | FB6_ | Select | FB5_ | Select | | Fedback Select 3 | 07h | 94h | FB12_ | Select | FB11_ | Select | FB10_ | Select | FB9_ | Select | | Fedback Select 4 | 08h | 94h | FB16_ | Select | FB15_ | Select | FB14_ | Select | FB13_ | Select | | Voltage_Fault 1 | 09h | 00h | Fault | Reg4 | Fault | Reg3 | Fault_ | Reg2 | Fault_ | Reg1 | | Voltage_Fault 2 | 0Ah | 00h | Fault | Reg8 | Fault | Reg7 | Fault_ | Reg6 | Fault_ | Reg5 | | Voltage_Fault 3 | 0Bh | 00h | Fault_ | Reg12 | Fault_ | Reg11 | Fault_l | Reg10 | Fault_ | Reg9 | | Voltage_Fault 4 | 0Ch | 00h | Fault_ | Reg16 | Fault_ | Reg15 | Fault_l | Reg14 | Fault_ | Reg13 | | CURREG_CONTR<br>OL | 0Dh | 04h | boost<br>mode | switch_<br>output_<br>driver | | DW_LEVE | RC_ | SEL | Select Ref | | | Ref_DAC_Voltage | 0Eh | 00h | | | I | Vref_ | DAC | | | | | PWM -CONTROL | 0Fh | 04h | | | | PWM<br>INVER<br>T | VSYNC<br>_INVER<br>T | PWM-<br>INT/EX<br>T | PWM - | MODE | | PWM-<br>PERIOD_LSB | 10h | FFh | | I | | PWM –PEI | RIOD - LSB | | | | | PWM-PERIOD-<br>MSB | 11h | 00h | | | | | | PWM – pe | riod - MSB | | | Curreg1_HT_LSB | 12h | 00h | | | | Curreg1_ | HT_LSB | | | | | Curreg1_HT_MSB | 13h | 00h | | | | | | Curreg1_ | HT_MSB | | | Curreg2_HT_LSB | 14h | 00h | | | | Curreg2_ | HT_LSB | | | | | Curreg2_HT_MSB | 15h | 00h | | | | | | Curreg2_ | HT_MSB | | | Curreg3_HT_LSB | 16h | 00h | Curreg3_HT_LSB | | | | | | | | | Curreg3_HT_MSB | 17h | 00h | Curreg3_HT_ MSB | | | | | | | | | Curreg4_HT_LSB | 18h | 00h | Curreg4_HT_LSB | | | | | | | | | Curreg4_HT_MSB | 19h | 00h | Curreg4_HT_ MSB | | | | | | | | | Curreg5_HT_LSB | 1Ah | 00h | Curreg5_HT_LSB | | | | | | | | | Curreg5_HT_MSB | 1Bh | 00h | Curreg5_HT_ MSB | | | | | | | | | Curreg6_HT_LSB | 1Ch | 00h | Curreg6_HT_LSB | | | | | | | | | Curreg6_HT_MSB | 1Dh | 00h | Curreg6_HT_ MSB | | | | | | | | | Curreg7_HT_LSB | 1Eh | 00h | | | | Curreg7_ | HT_LSB | | | | | Curreg7_HT_MSB | 1Fh | 00h | | | | | | Curreg7_ | HT_ MSB | | | Name | Addr | Def<br>ault | В7 | b6 | b5 | B4 | b3 | b2 | b1 | b0 | |------------------------|------|-------------|--------------------|----|----|-----------|----------|------------|----------|----| | Curreg8_HT_LSB | 20h | 00h | | | | Curreg8_ | HT_LSB | | | | | Curreg8_HT_MSB | 21h | 00h | | | | | | Curreg8_ | HT_ MSB | | | Curreg9_HT_LSB | 22h | 00h | | | | Curreg9_ | HT_LSB | | | | | Curreg9_HT_MSB | 23h | 00h | | | | | | Curreg9_ | HT_ MSB | | | Curreg10_HT_LSB | 24h | 00h | | | | Curreg10 | _HT_LSB | | | | | Curreg10_HT_MSB | 25h | 00h | | | | | | Curreg10_ | HT_MSB | | | Curreg11_HT_LSB | 26h | 00h | | | | Curreg11 | _HT_LSB | | | | | Curreg11_HT_MSB | 27h | 00h | | | | | | Curreg11_ | HT_MSB | | | Curreg12_HT_LSB | 28h | 00h | | | | Curreg12 | _HT_LSB | | | | | Curreg12_HT_MSB | 29h | 00h | | | | | | Curreg12_ | _HT_MSB | | | Curreg13_HT_LSB | 2Ah | 00h | | | | Curreg13 | _HT_LSB | | | | | Curreg13_HT_MSB | 2Bh | 00h | | | | | | Curreg13_ | _HT_MSB | | | Curreg14_HT_LSB | 2Ch | 00h | | | | Curreg14 | _HT_LSB | | | | | Curreg14_HT_MSB | 2Dh | 00h | | | | | | Curreg14_ | _HT_MSB | | | Curreg15_HT_LSB | 2Eh | 00h | | | | Curreg15 | _HT_LSB | | | | | Curreg15_HT_MSB | 2Fh | 00h | | | | | | Curreg15 | HT_MSB | | | Curreg16_HT_LSB | 30h | 00h | | | | Curreg16 | _HT_LSB | | | | | Curreg16_HT_MSB | 31h | 00h | Curreg16_HT_MSB | | | | | | | | | Curreg1_DELAY_L<br>SB | 32h | 00h | Curreg1_DELAY_LSB | | | | | | | | | Curreg1_ DELAY<br>_MSB | 33h | 00h | Curreg1_DELAY_MSB | | | | 3 | | | | | Curreg2_ DELAY<br>_LSB | 34h | 00h | Curreg2_DELAY_LSB | | | | | | | | | Curreg2_ DELAY<br>_MSB | 35h | 00h | | | | | ( | Curreg2_DI | ELAY_MSI | 3 | | Curreg3_ DELAY<br>_LSB | 36h | 00h | | | | Curreg3_D | ELAY_LSE | 3 | | | | Curreg3_ DELAY<br>_MSB | 37h | 00h | | | | | ( | Curreg3_DE | ELAY_MS | 3 | | Curreg4_ DELAY<br>_LSB | 38h | 00h | | | | Curreg4_D | ELAY_LSE | 3 | | | | Curreg4_ DELAY<br>_MSB | 39h | 00h | | | | | ( | Curreg4_DE | ELAY_MS | 3 | | Curreg5_DELAY_L<br>SB | 3Ah | 00h | | | | Curreg5_D | ELAY_LSE | 3 | | | | Curreg5_DELAY_M<br>SB | 3Bh | 00h | | | | | ( | Curreg5_DE | ELAY_MS | 3 | | Curreg6_DELAY_L<br>SB | 3Ch | 00h | Curreg6_DELAY_LSB | | | | | | | | | Curreg6_DELAY_M<br>SB | 3Dh | 00h | Curreg6_DELAY_ MSB | | | 3 | | | | | | Curreg7_DELAY_L<br>SB | 3Eh | 00h | Curreg7_DELAY_LSB | | | | | | | | | Curreg7_DELAY_M<br>SB | 3Fh | 00h | | | | | ( | Curreg7_DE | ELAY_MS | 3 | | Curreg8_DELAY_L<br>SB | 40h | 00h | | | | Curreg8_D | ELAY_LSE | 3 | | | | Name | Addr | Def<br>ault | B7 | b6 | b5 | B4 | b3 | b2 | b1 | b0 | |------------------------|------|-------------|--------------------|--------------------|----|------------|-----------|------------|----------|----------------| | Curreg8_DELAY_M<br>SB | 41h | 00h | | Curreg8_DELAY_ MSB | | | | | | 3 | | Curreg9_DELAY_L<br>SB | 42h | 00h | | | | Curreg9_D | ELAY_LSB | | | | | Curreg9_DELAY_M<br>SB | 43h | 00h | | | | | C | Curreg9_DE | ELAY_MSI | 3 | | Curreg10_DELAY_<br>LSB | 44h | 00h | | | ( | Curreg10_E | DELAY_LSE | 3 | | | | Curreg10_DELAY_<br>MSB | 45h | 00h | | | | | С | urreg10_D | ELAY_ MS | В | | Curreg11_DELAY_<br>LSB | 46h | 00h | | | ( | Curreg11_E | DELAY_LSE | 3 | | | | Curreg11_DELAY_<br>MSB | 47h | 00h | | | | | С | urreg11_D | ELAY_ MS | В | | Curreg12_DELAY_<br>LSB | 48h | 00h | | | ( | Curreg12_[ | DELAY_LSE | 3 | | | | Curreg12_DELAY_<br>MSB | 49h | 00h | | Curreg12_DELAY_MSB | | | | | В | | | Curreg13_DELAY_<br>LSB | 4Ah | 00h | | | ( | Curreg13_[ | DELAY_LSE | 3 | | | | Curreg13_DELAY_<br>MSB | 4Bh | 00h | | | | | С | urreg13_D | ELAY_MS | В | | Curreg14_DELAY_<br>LSB | 4Ch | 00h | | | ( | Curreg14_[ | DELAY_LSE | 3 | | | | Curreg14_DELAY_<br>MSB | 4Dh | 00h | | | | | С | urreg14_D | ELAY_MS | В | | Curreg15_DELAY_<br>LSB | 4Eh | 00h | Curreg15_DELAY_LSB | | | | | | | | | Curreg15_DELAY_<br>MSB | 4Fh | 00h | Curreg15_DELAY_MSB | | | | | В | | | | Curreg16_DELAY_<br>LSB | 50h | 00h | Curreg16_DELAY_LSB | | | | | | | | | Curreg16_DELAY_<br>MSB | 51h | 00h | Curreg16_DELAY_LSB | | | | 3 | | | | | Overtemp control | 55h | 01h | | | | | | | ov_temp | ov_temp<br>_on | | ASIC ID1 | 5Ch | CAh | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | | ASIC ID2 | 5Dh | 5Xh | 0 | 1 | 0 | 1 | | REVI | SION | | Revision code: 0x8... initial version November 2008 \*NOTE: Register changes from 0x00 to 0xFF with first rising edge of VSYNC-signal. # 9 Pinout and Packaging ### 9.1 Pinout Table 5 – Pinlist | Pin | - Pinlist<br><b>Name</b> | Typo | Description | | | | |-----|--------------------------|--------------------|----------------------------------------------------------------------------------|--|--|--| | 1 | GATE16 | <b>Type</b><br>AIO | Connect to Gate of External Transistor | | | | | 2 | RFB1 | AIO | Connect to Source of External Transistor and to Resistor RSET | | | | | | | | | | | | | 3 | GATE1 | AIO | Connect to Gate of External Transistor | | | | | 4 | CURR_sense1 | AIO | Connect to Drain of external Transistor (input for Open and Short led detection) | | | | | 5 | FBG | AIO | Automatic supply regulation for GREEN led strings; if not used, leave open | | | | | 6 | FBB | AIO | Automatic supply regulation for BLUE led strings; if not used, leave open | | | | | 7 | REF(EXT) | Al | Reference pin for PWM = 1 voltage, if not used leave open | | | | | 8 | GND(SENSE) | AIO | GND supply connection (sense) | | | | | 9 | VREG | AIO | Shunt regulator supply; connect to Rvdd and Cvdd | | | | | 10 | V2_5 | AIO | Digital supply, connect 1uF blocking capacitor | | | | | 11 | ADDR2 | AIO | Connect to external resistor for serial interface address selection, | | | | | 12 | ADDR1 | AIO | Connect to external resistor for serial interface address selection. | | | | | 13 | CURR_sense2 | AIO | Connect to Drain of external Transistor (input for Open and Short led detection) | | | | | 14 | GATE2 | AIO | Connect to Gate of External Transistor | | | | | 15 | RFB2 | AIO | Connect to Source of External Transistor and to Resistor RSET | | | | | 16 | GATE3 | AIO | Connect to Gate of External Transistor | | | | | 17 | RFB3 | AIO | Connect to Source of External Transistor and to Resistor RSET | | | | | 18 | CURR_sense3 | AIO | Connect to Drain of external Transistor (input for Open and Short led detection) | | | | | 19 | GATE4 | AIO | Connect to Gate of External Transistor | | | | | 20 | RFB4 | AIO | Connect to Source of External Transistor and to Resistor RSET | | | | | 21 | CURR_sense4 | AIO | Connect to Drain of external Transistor (input for Open and Short led detection) | | | | | 22 | GATE5 | AIO | Connect to Gate of External Transistor | | | | | 23 | RFB5 | AIO | Connect to Source of External Transistor and to Resistor RSET | | | | | 24 | CURR_sense5 | AIO | Connect to Drain of external Transistor (input for Open and Short led detection) | | | | | 25 | CURR_sense6 | AIO | Connect to Drain of external Transistor (input for Open and Short led detection) | | | | | 26 | RFB6 | AIO | Connect to Source of External Transistor and to Resistor RSET | | | | | 27 | GATE6 | AIO | Connect to Gate of External Transistor | | | | | 28 | CURR_sense7 | AIO | Connect to Drain of external Transistor (input for Open and Short led detection) | | | | | 29 | RFB7 | AIO | Connect to Source of External Transistor and to Resistor RSET | | | | | 30 | GATE7 | AIO | Connect to Gate of External Transistor | | | | | 31 | CURR_sense8 | AIO | Connect to Drain of external Transistor (input for Open and Short led detection) | | | | | 32 | RFB8 | AIO | Connect to Source of External Transistor and to Resistor RSET | | | | | 33 | GATE8 | AIO | Connect to Gate of External Transistor | | | | | 34 | RFB9 | AIO | Connect to Source of External Transistor and to Resistor RSET | | | | | 35 | GATE9 | AIO | Connect to Gate of External Transistor | | | | Table 5 - Pinlist | Pin | Name | Туре | Description | | | | |------------|--------------|------|----------------------------------------------------------------------------------|--|--|--| | 36 | CURR_sense9 | AIO | Connect to Drain of external Transistor (input for Open and Short led detection) | | | | | 37 | FBR | AIO | Automatic supply regulation for RED led strings; if not used, leave open | | | | | 38 | VSYNC | DI | External PWM-input in PWM-mode. NOTE: Connect to GND in ASYNC MODE | | | | | 39 | HSYNC | DI | External clock input in ASYNC-mode. NOTE: Connect to GND in PWM- MODE | | | | | 40 | CS | DI | SPI : CS – function, I2C: connect to GND | | | | | 41 | SCL | DI | SPI/ I2C: Serial interface clock input. | | | | | 42 | SDA | DI | SPI/ I2C: Serial interface data I/O. | | | | | 43 | SDO | DO | SPI: digital data output, I2C: leave open | | | | | 44 | FAULT | DO | FAULT PIN, open drain output. Connect pull up resistor to V2_5 | | | | | 45 | CURR_sense10 | AIO | Connect to Drain of external Transistor (input for Open and Short led detection) | | | | | 46 | GATE10 | AIO | Connect to Gate of External Transistor | | | | | 47 | RFB10 | AIO | Connect to Source of External Transistor and to Resistor RSET | | | | | 48 | GATE11 | AIO | Connect to Gate of External Transistor | | | | | 49 | RFB11 | AIO | Connect to Source of External Transistor and to Resistor RSET | | | | | 50 | CURR_sense11 | AIO | Connect to Drain of external Transistor (input for Open and Short led detection) | | | | | 51 | GATE12 | AIO | Connect to Gate of External Transistor | | | | | 52 | RFB12 | AIO | Connect to Source of External Transistor and to Resistor RSET | | | | | 53 | CURR_sense12 | AIO | Connect to Drain of external Transistor (input for Open and Short led detection) | | | | | 54 | GATE13 | AIO | Connect to Gate of External Transistor | | | | | 55 | RFB13 | AIO | Connect to Source of External Transistor and to Resistor RSET | | | | | 56 | CURR_sense13 | AIO | Connect to Drain of external Transistor (input for Open and Short led detection) | | | | | 57 | CURR_sense14 | AIO | Connect to Drain of external Transistor (input for Open and Short led detection) | | | | | 58 | RFB14 | AIO | Connect to Source of External Transistor and to Resistor RSET | | | | | 59 | GATE14 | AIO | Connect to Gate of External Transistor | | | | | 60 | CURR_sense15 | AIO | Connect to Drain of external Transistor (input for Open and Short led detection) | | | | | 61 | RFB15 | AIO | Connect to Source of External Transistor and to Resistor RSET | | | | | 62 | GATE15 | AIO | Connect to Gate of External Transistor | | | | | 63 | CURR_sense16 | AIO | Connect to Drain of external Transistor (input for Open and Short led detection) | | | | | 64 | RFB16 | AIO | Connect to Source of External Transistor and to Resistor RSET | | | | | 65<br>(EP) | GND | S | VSS Supply connection; add as many vias to ground plane as possible. | | | | AIO...Analog pin DI...Digital input. Protected with clamp to 2.5V DO...Digital output. Protected with clamp to 2.5V S... VSS supply Note: Connect any unused output channel as follows: - GATEx = open, RFbx = CURR\_senseX = GND ### 9.2 Package drawing epTQFP64 | | · · · · · · · · · · · · · · · · · · · | · · · · · · · · · · · · · · · · · · · | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | THE BERNELL AND REPORTED FROM THE PARTY OF ANOTHER PROPERTY ANO | S DEDEC VARIATION ALL DIMENSIONS IN MILLIPETERS S ACB AC | 1. ALL DIMENSIONING AND TOLERANCING CONFORM TO ANSI Y14.5-1982. ADATUM PLANE [H] LOCATED AT MOLD PARTING LINE AND COINCIDENT WITH LEAD, WHERE LEAD EXITS PLASTIC BODY AT BOTTOM OF PARTING DATUMS [A-B] AND [D] TO BE DETERMINED AT CENTERLINE BETWEEN LEADS WHERE LEADS EXIT PLASTIC BODY AT DATUM PLANE [H]. A TO BE DETERMINED AT SEATING PLANE [C]. B DIMENSIONS DI AND E1 DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTRUSION IS 0.254 MM ON DI AND E1 DIMENSIONS. 6. "N" IS THE TOTAL NUMBER OF TERMINALS. THESE DIMENSIONS TO BE DETERMINED AT DATUM PLANE [H]. | | | S JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS M M M M M M M M M | FIDRM TO ANSI Y14.5-1982. TING LINE AND COINCIDENT BODY AT BOTTOM OF PARTING LINE. ED AT CENTERLINE BETWEEN AT DATUM PLANE H. MOLD PROTRUSION. M ON DI AND E1 | | TICS WILLY NY SI DALINES | S S S S S S S S S S | 8. PACKAGE TOP DIMENSIONS ARE SMALLER THAN BOTTOM DIMENSIONS AND TOP OF PACKAGE WILL NOT OVERHANG BOTTOM OF PACKAGE. ALLOWABLE DAMBAR PROTRUSION SHALL BE GOSMM TOTAL IN EXCESS OF THE & DIMENSION SHALL BE GOSMM TOTAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. 10. CONTROLLING DIMENSION: MILLIMETER. 11. THIS OUTLINE COMPORMS TO JEDEC PUBLICATION 95 REGISTRATION MS-026, VARIATIONS ACB., ACC, ACD & ACE. A1 IS DEFINED AS THE DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT OF THE PACKAGE BODY. A3 DIMENSION DE AND EEZ REPRESENT THE SIZE OF THE EXPOSED PAD. THE ACTUAL DIMENSIONS ARE SPECIFIED ON THE BONDING DIAGRAM, AND IS DEPENDENT ON THE DIE SIZE. | | Technology www.amkor.com PACKAGE OUTLINE, TGFP, 10X10 mm BODY, 1,0X010 mm FORM, 20 × 20 mm BODY, 1,0X010 mm FORM, (OPTIONAL, 6PAD) MAS SEE PACE 1 80 10 10 10 10 10 10 10 10 10 10 10 10 10 | DEBEC VARIATION ALL DIMENSIONS IN MILLIMETERS | THAN BOTTOM DIMENSIONS AND BOTTOM OF PACKAGE. AR PROTRUSION. L BE O.OSMM TOTAL AXIMUM MATERIAL ED ON THE LOWER BLICATION 95 B, ACC, ACD & ACE. 4 THE SEATING PLANE GE BODY. SIZE OF THE EXPOSED PAD. ESIZE OF THE EXPOSED PAD. TH BOTTOM OF PACKAGE. | E2 = 4.5mm D2=4.5mm ### 9.3 Package drawing QFN64 # PACKAGE OUTLINE | DWG NO. | 98SPP64014A | |---------|-------------| | ISSUE | О | | DATE | AUG.08,2007 | #### REVISION HISTORY; | REV | DESCRIPTION | PREPARED BY | REVIEWED BY | |-----|---------------|---------------------|----------------------| | О | INITIAL ISSUE | H.J.Han/Aug.08,2007 | S.M.Kwon/Aug.08,2007 | QFN 9X9 64LD 6.20 x 6.20mm PAD COMPANY ASE KOREA SHEET 3 OF 3 # 10 Ordering Information Table 6 - Ordering Information | Part Number | Marking | Package Type | Delivery Form | Description | |--------------|---------|--------------|---------------------------|--------------------------------------------------------------------------------| | AS3693E-ZTQT | AS3693E | epTQFP 64 | Tape and Reel in Dry Pack | Package size = 10x10mm, Exposed pad size = 4.5x4.5 mm, Pitch = 0.5mm, Pb-free; | | AS3693E-ZQFT | AS3693E | QFN64 | Tape and Reel in Dry Pack | Package size = 9x9mm, Pitch = 0.5mm,<br>Pb-free; | #### Copyright Copyright © 1997-2006, austriamicrosystems AG, Schloss Premstaetten, 8141 Unterpremstaetten, Austria-Europe. Trademarks Registered ®. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner. All products and companies mentioned are trademarks of their respective companies. #### Disclaimer Devices sold by austriamicrosystems AG are covered by the warranty and patent identification provisions appearing in its Term of Sale. austriamicrosystems AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. austriamicrosystems AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with austriamicrosystems AG for current information. This product is intended for use in normal commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by austriamicrosystems AG for each application. The information furnished here by austriamicrosystems AG is believed to be correct and accurate. However, austriamicrosystems AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of austriamicrosystems AG rendering of technical or other services. #### **Contact Information** Headquarters: austriamicrosystems AG Business Unit Communications A 8141 Schloss Premstätten, Austria T. +43 (0) 3136 500 0 F. +43 (0) 3136 5692 info@austriamicrosystems.com For Sales Offices, Distributors and Representatives, please visit: www.austriamicrosystems.com # austriamicrosystems — a leap ahead