SCAS015B - JUNE 1987 - REVISED APRIL 1996

- Eight Latches in a Single Package
- 3-State Bus Driving True Outputs
- Full Parallel Access for Loading
- Buffered Input and Output-Enable Pins
- Inputs Are TTL-Voltage Compatible
- Flow-Through Architecture Optimizes PCB Layout
- Center-Pin V<sub>CC</sub> and GND Configurations Minimize High-Speed Switching Noise
- EPIC™ (Enhanced-Performance Implanted CMOS) 1-μm Process
- 500-mA Typical Latch-Up Immunity at 125°C
- Package Options Include Plastic Small-Outline (DW) and Shrink Small-Outline (DB) Packages, and Standard Plastic 300-mil DIPs (NT)

# DB, DW, OR NT PACKAGE (TOP VIEW)



#### description

This 8-bit latch features 3-state outputs designed specifically for driving highly-capacitive or relatively low-impedance loads. It is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The eight latches of the 74ACT11373 are transparent D-type latches. While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When the enable is taken low, the Q outputs are latched at the levels that were set up at the D inputs.

A buffered output-enable  $(\overline{OE})$  input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impendance third state and increased drive provide the capability to drive the bus lines in a bus-organized system without need for interface or pullup components.

OE does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are off.

The 74ACT11373 is characterized for operation from -40°C to 85°C.

# FUNCTION TABLE (each latch)

|    | INPUTS | OUTPUT |                |
|----|--------|--------|----------------|
| OE | LE     | D      | Q              |
| L  | Н      | Н      | Н              |
| L  | Н      | L      | L              |
| L  | L      | Χ      | Q <sub>0</sub> |
| Н  | Χ      | Χ      | Z              |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC is a trademark of Texas Instruments Incorporated



## logic symbol†

| OE<br>LE                               | 13                                     | EN<br>C1 |   |   |                                   |                                        |
|----------------------------------------|----------------------------------------|----------|---|---|-----------------------------------|----------------------------------------|
| 1D<br>2D<br>3D<br>4D<br>5D<br>6D<br>7D | 23<br>22<br>21<br>20<br>17<br>16<br>15 | 1D       | D | ▽ | 1<br>2<br>3<br>4<br>9<br>10<br>11 | 1Q<br>2Q<br>3Q<br>4Q<br>5Q<br>6Q<br>7Q |
| 8D                                     |                                        |          |   |   |                                   | 8Q                                     |

<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

## logic diagram (positive logic)





## 74ACT11373 OCTAL TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS

SCAS015B - JUNE 1987 - REVISED APRIL 1996

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                        | 0.5 V to 6 V                     |
|------------------------------------------------------------------------------|----------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                             | 0.5 V to V <sub>CC</sub> + 0.5 V |
| Output voltage range, VO (see Note 1)                                        | 0.5 V to V <sub>CC</sub> + 0.5 V |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ )                | ±20 mA                           |
| Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ )               | ±50 mA                           |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ )                   | ±50 mA                           |
| Continuous current through V <sub>CC</sub> or GND                            | ±200 mA                          |
| Maximum power dissipation at $T_A = 55^{\circ}$ C (in still air) (see Note 2 | ): DB package 0.65 W             |
|                                                                              | DW package1.7 W                  |
|                                                                              | NT package 1.3 W                 |
| Storage temperature range, T <sub>stq</sub>                                  |                                  |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. The maximum package power dissipation is calculated using a junction temperature of 150 °C and a board trace length of 750 mils, except for the NT package, which has a trace length of zero.

#### recommended operating conditions

|       |                                    | MIN | MAX | UNIT |
|-------|------------------------------------|-----|-----|------|
| Vcc   | Supply voltage                     | 4.5 | 5.5 | V    |
| VIH   | High-level input voltage           | 2   |     | V    |
| VIL   | Low-level input voltage            |     | 0.8 | V    |
| ٧ı    | Input voltage                      | 0   | VCC | V    |
| ٧o    | Output voltage                     | 0   | VCC | V    |
| IOH   | High-level output current          |     | -24 | mA   |
| loL   | Low-level output current           |     | 24  | mA   |
| Δt/Δν | Input transition rise or fall rate | 0   | 10  | ns/V |
| TA    | Operating free-air temperature     | -40 | 85  | °C   |



# 74ACT11373 OCTAL TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS

SCAS015B - JUNE 1987 - REVISED APRIL 1996

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER         | TEST CONDITION                      | s v                            | ,     | T    | λ = 25°C | ;    | MIN    | MAX              | UNIT |
|-------------------|-------------------------------------|--------------------------------|-------|------|----------|------|--------|------------------|------|
| PARAMETER         | TEST CONDITION                      | 3 0                            | /cc   | MIN  | TYP      | MAX  | IVIIIV | IVIAA            | UNIT |
|                   | 10.1 50.1.A                         | 4.                             | 1.5 V | 4.4  |          |      | 4.4    |                  |      |
|                   | IOH = -50 μA                        | 5.                             | 5.5 V | 5.4  |          |      | 5.4    |                  |      |
| V <sub>OH</sub>   | I <sub>OH</sub> = -24 mA            | 4.                             | 1.5 V | 3.94 |          |      | 3.8    |                  | V    |
|                   | 10H = -24 IIIA                      | 5.                             | 5.5 V | 4.94 |          |      | 4.8    |                  |      |
|                   | $I_{OH} = -75 \text{ mA}^{\dagger}$ | 5.                             | 5.5 V |      |          |      | 3.85   |                  |      |
|                   | I <sub>OL</sub> = 50 μA             | 4.                             | 1.5 V |      |          | 0.1  |        | 0.1              |      |
|                   | IOΓ = 20 hA                         | 5.                             | 5.5 V |      |          | 0.1  |        | 0.1              |      |
| V <sub>OL</sub>   | I <sub>OL</sub> = 24 mA             | 4.                             | 1.5 V |      |          | 0.36 |        | 0.44             | V    |
|                   | 10L = 24 111A                       | 5.                             | 5.5 V |      |          | 0.36 |        | 0.44             |      |
|                   | $I_{OL} = 75 \text{ mA}^{\dagger}$  | 5.                             | 5.5 V |      |          |      |        | 1.65             |      |
| I <sub>OZ</sub>   | $V_O = V_{CC}$ or GND               | 5.                             | 5.5 V |      |          | ±0.5 |        | ±5               | μΑ   |
| lį                | $V_I = V_{CC}$ or GND               | 5.                             | 5.5 V |      |          | ±0.1 |        | ±1               | μΑ   |
| ICC               | $V_I = V_{CC}$ or GND, $I_O = 0$    | 5.                             | 5.5 V |      |          | 8    |        | 80               | μΑ   |
| ∆lCC <sup>‡</sup> | One input at 3.4 V, Other input     | s at GND or V <sub>CC</sub> 5. | 5.5 V |      |          | 0.9  |        | 1                | mA   |
| C <sub>i</sub>    | $V_I = V_{CC}$ or GND               |                                | 5 V   |      | 4        | ·    |        | , and the second | pF   |
| Co                | $V_O = V_{CC}$ or GND               |                                | 5 V   |      | 10       | ·    |        |                  | pF   |

<sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms.

# timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

|                 |                             | $T_A = 2$ | 25°C | MIN    | MAX | UNIT |
|-----------------|-----------------------------|-----------|------|--------|-----|------|
|                 |                             | MIN       | MAX  | IVIIIN |     | UNIT |
| t <sub>W</sub>  | Pulse duration, LE high     | 5         |      | 5      |     | ns   |
| t <sub>su</sub> | Setup time, data before LE↓ | 3.5       |      | 3.5    |     | ns   |
| th              | Hold time, data LE↓         | 3.5       |      | 3.5    |     | ns   |

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM    | то       | T,  | 4 = 25°C | ;    | MIN    | MAX  | UNIT |
|------------------|---------|----------|-----|----------|------|--------|------|------|
| FARAWILTER       | (INPUT) | (OUTPUT) | MIN | TYP      | MAX  | IVIIIV | WAA  | ONIT |
| tPLH             | D       | Q        | 1.5 | 7.5      | 10.3 | 1.5    | 11.8 | ne   |
| t <sub>PHL</sub> | ט       | I G      | 1.5 | 6.5      | 9.3  | 1.5    | 10   | ns   |
| t <sub>PLH</sub> | LE      | Any Q    | 1.5 | 8.5      | 11.3 | 1.5    | 13   | ns   |
| <sup>t</sup> PHL | LL      | Ally Q   | 1.5 | 8.5      | 10.9 | 1.5    | 12.2 | 115  |
| <sup>t</sup> PZH | ŌĒ      | Any Q    | 1.5 | 7        | 10.7 | 1.5    | 12.5 | ne   |
| t <sub>PZL</sub> | OE      | Ally Q   | 1.5 | 7.5      | 10.9 | 1.5    | 12   | ns   |
| <sup>t</sup> PHZ | ŌĒ      | Any Q    | 1.5 | 10       | 12.1 | 1.5    | 12.2 | ne   |
| tPLZ             | OE .    | Ally Q   | 1.5 | 7.5      | 9.5  | 1.5    | 10.1 | ns   |



<sup>‡</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>.

## operating characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

|                                             | PARAMETER                               |                                   | TEST CO                | TYP          | UNIT |    |
|---------------------------------------------|-----------------------------------------|-----------------------------------|------------------------|--------------|------|----|
| C . Power dissipation conscitance per letch | Outputs enabled                         | C <sub>1</sub> = 50 pF. f = 1 MHz |                        | 65           | n.E  |    |
| Cpd                                         | Power dissipation capacitance per latch | Outputs disabled                  | $C_L = 50 \text{ pF},$ | 1 = 1 101112 | 54   | рF |

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A.  $C_L$  includes probe and jig capacitance.

50% V<sub>CC</sub>

**VOLTAGE WAVEFORMS** 

**Out-of-Phase** 

Output

B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.

Waveform 2

(see Note B)

S1 at GND

- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_f = 3 \text{ ns}$ ,  $t_f = 3 \text{ ns}$ .
- D. The outputs are measured one at a time with one input transition per measurement.

VOL

Figure 1. Load Circuit and Voltage Waveforms



80% V<sub>CC</sub>

≈ 0 V

50% V<sub>C</sub>C

**VOLTAGE WAVEFORMS** 

www.ti.com 11-Nov-2009

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| 74ACT11373DBLE   | OBSOLETE              | SSOP            | DB                 | 24   |                | TBD                       | Call TI          | Call TI                      |
| 74ACT11373DBR    | ACTIVE                | SSOP            | DB                 | 24   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ACT11373DBRE4  | ACTIVE                | SSOP            | DB                 | 24   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ACT11373DBRG4  | ACTIVE                | SSOP            | DB                 | 24   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ACT11373DW     | ACTIVE                | SOIC            | DW                 | 24   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ACT11373DWE4   | ACTIVE                | SOIC            | DW                 | 24   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ACT11373DWG4   | ACTIVE                | SOIC            | DW                 | 24   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ACT11373DWR    | ACTIVE                | SOIC            | DW                 | 24   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ACT11373DWRE4  | ACTIVE                | SOIC            | DW                 | 24   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ACT11373DWRG4  | ACTIVE                | SOIC            | DW                 | 24   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ACT11373NT     | ACTIVE                | PDIP            | NT                 | 24   | 15             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| 74ACT11373NTE4   | ACTIVE                | PDIP            | NT                 | 24   | 15             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |

<sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



11-Nov-2009 www.ti.com In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 29-Jul-2009

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 74ACT11373DBR | SSOP            | DB                 | 24 | 2000 | 330.0                    | 16.4                     | 8.2        | 8.8        | 2.5        | 12.0       | 16.0      | Q1               |
| 74ACT11373DWR | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |

www.ti.com 29-Jul-2009



| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| 74ACT11373DBR | SSOP         | DB              | 24   | 2000 | 346.0       | 346.0      | 33.0        |
| 74ACT11373DWR | SOIC         | DW              | 24   | 2000 | 346.0       | 346.0      | 41.0        |

## DB (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

# NT (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

The 28 pin end lead shoulder width is a vendor option, either half or full width.



# DW (R-PDSO-G24)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.





6-Feb-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| 74ACT11373DBR    | ACTIVE | SSOP         | DB      | 24   | 2000    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | AT373          | Samples |
| 74ACT11373DW     | ACTIVE | SOIC         | DW      | 24   | 25      | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | ACT11373       | Samples |
| 74ACT11373DWR    | ACTIVE | SOIC         | DW      | 24   | 2000    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | ACT11373       | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



6-Feb-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 14-Feb-2019

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 74ACT11373DBR | SSOP            | DB                 | 24 | 2000 | 330.0                    | 16.4                     | 8.2        | 8.8        | 2.5        | 12.0       | 16.0      | Q1               |
| 74ACT11373DWR | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |

www.ti.com 14-Feb-2019



| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| 74ACT11373DBR | SSOP         | DB              | 24   | 2000 | 367.0       | 367.0      | 38.0        |  |
| 74ACT11373DWR | SOIC         | DW              | 24   | 2000 | 350.0       | 350.0      | 43.0        |  |

DW (R-PDSO-G24)

## PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.



## DB (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated