



## Sealed Lead-Acid Battery Charger

#### **FEATURES**

- Optimum Control for Maximum Battery Capacity and Life
- Internal State Logic Provides Three Charge States
- Precision Reference Tracks Battery Requirements Over Temperature
- Controls Both Voltage and Current at Charger Output
- · System Interface Functions
- Typical Standby Supply Current of only 1.6mA

#### DESCRIPTION

The UC2906 series of battery charger controllers contains all of the necessary circuitry to optimally control the charge and hold cycle for sealed lead-acid batteries. These integrated circuits monitor and control both the output voltage and current of the charger through three separate charge states; a high current bulk-charge state, a controlled over-charge, and a precision float-charge, or standby, state.

Optimum charging conditions are maintained over an extended temperature range with an internal reference that tracks the nominal temperature characteristics of the lead-acid cell. A typical standby supply current requirement of only 1.6mA allows these ICs to predictably monitor ambient temperatures.

Separate voltage loop and current limit amplifiers regulate the output voltage and current levels in the charger by controlling the onboard driver. The driver will supply at least 25mA of base drive to an external pass device. Voltage and current sense comparators are used to sense the battery condition and respond with logic inputs to the charge state logic. A charge enable comparator with a trickle bias output can be used to implement a low current turn-on mode of the charger, preventing high current charging during abnormal conditions such as a shorted battery cell.

Other features include a supply under-voltage sense circuit with a logic output to indicate when input power is present. In addition the over-charge state of the charger can be externally monitored and terminated using the over-charge indicate output and over-charge terminate input.

#### **BLOCK DIAGRAM**



SLUS186C - SEPTEMBER 1996 - REVISED MAY 2005

#### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage (+VIN)                                     |
|-----------------------------------------------------------|
| Amplifier and Comparator Input Voltages0.3V to +40V       |
| Over-Charge Terminate Input Voltage –0.3V to +40V         |
| Current Sense Amplifier Output Current80mA                |
| Other Open Collector Output Currents20mA                  |
| Trickle Bias Voltage Differential with respect to VIN32V  |
| Trickle Bias Output Current40mA                           |
| Driver Current80mA                                        |
| Power Dissipation at T <sub>A</sub> = 25°C (Note 2)1000mW |
| Power Dissipation at T <sub>C</sub> = 25°C (Note 2)2000mW |
| Operating Junction Temperature –55°C to +150°C            |
| Storage Temperature65°C to +150°C                         |
| Lead Temperature (Soldering, 10 Seconds) 300°C            |

- Note 1: Voltages are referenced to ground (Pin 6). Currents are positive into, negative out of, the specified terminals.
- **Note 2:** Consult Packaging section of Databook for thermal limitations and considerations of packages.

#### DIL-16, SOIC-16 (TOP VIEW) J or N Package, DW Package C/S OUT 1 16 DRIVER SINK 15 DRIVER SOURCE C/S - 2 C/S + 3 14 COMPENSATION C/L 4 13 VOLTAGE SENSE +VIN 5 12 CHARGE ENABLE GROUND 6 11 TRICKLE BIAS **POWER** STATE LEVEL CONTROL INDICATE 7 OVER-CHARGE TERMINATE 8 **OVER-CHARGE** INDICATE

#### CONNECTION DIAGRAMS

PLCC-20, LCC-20 (TOP VIEW)

| Q, L Packages | - \ |   |    |    | ,  |    |    |   |
|---------------|-----|---|----|----|----|----|----|---|
|               | /   | 3 | 2  | 1  | 20 | 19 |    | 1 |
| 1             | 4   |   |    |    |    |    | 18 | þ |
| ]             | 5   |   |    |    |    |    | 17 | þ |
| ĺ             | 6   |   |    |    |    |    | 16 | ) |
| . [           | 7   |   |    |    |    |    | 15 | ) |
| Ì             | 8   |   |    |    |    |    | 14 | þ |
|               |     | 9 | 10 | 11 | 12 | 13 |    | l |

| PIN FUNCTION                 | PIN |
|------------------------------|-----|
| N/C                          | 1   |
| C/S OUT                      | 2   |
| C/S-                         | 3   |
| C/S+                         | 4   |
| C/L                          | 5   |
| N/C                          | 6   |
| +VIN                         | 7   |
| GROUND                       | 8   |
| POWER INDICATE               | 9   |
| <b>OVER CHARGE TERMINATE</b> | 10  |
| N/C                          | 11  |
| OVER CHARGE INDICATE         | 12  |
| STATE LEVEL CONTROL          | 13  |
| TRICKLE BIAS                 | 14  |
| CHARGE ENABLE                | 15  |
| N/C                          | 16  |
| VOLTAGE SENSE                | 17  |
| COMPENSATION                 | 18  |
| DRIVER SOURCE                | 19  |
| DRIVER SINK                  | 20  |

**ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, these specifications apply for  $T_A = -40^{\circ}$ C to  $+70^{\circ}$ C for the UC3906 and 0°C to  $+70^{\circ}$ C for the UC3906,  $+V_{IN} = 10V$ ,  $T_A = T_J$ .

| PARAMETER                          | TEST CONDITIONS                                                                             |       | UC2906 | i .   |       | UNITS |       |       |
|------------------------------------|---------------------------------------------------------------------------------------------|-------|--------|-------|-------|-------|-------|-------|
|                                    | 1 1                                                                                         | MIN   | TYP    | MAX   | MIN   | TYP   | MAX   |       |
| Input Supply                       |                                                                                             |       |        |       |       |       |       |       |
| Supply Current                     | +V <sub>IN</sub> = 10V                                                                      |       | 1.6    | 3.3   |       | 1.6   | 3.3   | mA    |
|                                    | +V <sub>IN</sub> = 40V                                                                      |       | 1.8    | 3.6   | П     | 1.8   | 3.6   | mA    |
|                                    | $+V_{IN} = 40V$ , $T_A = -40$ °C to 85°C                                                    |       | 1.8    | 4     |       |       |       | mA    |
| Supply Under-Voltage Threshold     | +V <sub>IN</sub> = Low to High                                                              | 4.2   | 4.5    | 4.8   | 4.2   | 4.5   | 4.8   | , V   |
| Supply Under-Voltage<br>Hysteresis |                                                                                             |       | 0.20   | 0.30  | 4     | 0.20  | 0.30  | V     |
| Internal Reference (VREF)          | · ·                                                                                         |       |        |       |       |       |       |       |
| Voltage Level (Note 3)             | Measured as Regulating Level at<br>Pin 13 w/ Driver Current = 1mA,<br>T <sub>J</sub> = 25°C | 2.275 | 2.3    | 2.325 | 2.270 | 2.3   | 2.330 | V     |
| Line Regulation                    | +V <sub>IN</sub> = 5 to 40V                                                                 |       | 3      | 8     |       | 3     | 8     | mV    |
| Temperature Coefficient            |                                                                                             |       | -3.5   |       |       | -3.5  |       | mV/°C |

**ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, these specifications apply for  $T_A = -40^{\circ}C$  to  $+70^{\circ}C$  for the UC2906 and  $0^{\circ}C$  to  $+70^{\circ}C$  for the UC3906,  $+V_{IN} = 10V$ ,  $T_A = T_J$ .

| PARAMETER                                | TEST CONDITIONS                                            |       | UC2906 |       |       | UNITS                                 |       |     |
|------------------------------------------|------------------------------------------------------------|-------|--------|-------|-------|---------------------------------------|-------|-----|
|                                          |                                                            | MIN   | TYP    | MAX   | MIN   | TYP                                   | MAX   |     |
| Voltage Amplifier                        |                                                            |       |        |       |       |                                       |       |     |
| Input Bias Current                       | Total Input Bias at Regulating Level                       | -0.5  | -0.2   |       | -0.5  | -0.2                                  |       | μΑ  |
| Maximum Output Current                   | Source                                                     | -45   | -30    | -15   | -45   | -30                                   | -15   | μΑ  |
| , i                                      | Sink                                                       | 30    | 60     | 90    | 30    | 60                                    | 90    | μΑ  |
| Open Loop Gain                           | Driver current = 1mA                                       | 50    | 65     |       | 50    | 65                                    |       | dB  |
| Output Voltage Swing                     | Volts above GND or below +V <sub>IN</sub>                  |       | 0.2    |       |       | 0.2                                   | 1     | V   |
| Driver                                   |                                                            |       | 1      |       | 1     |                                       |       | ,   |
| Minimum Supply to Source<br>Differential | Pin $16 = +V_{IN}$ , $I_{O} = 10mA$                        | 1     | 2.0    | 2.2   |       | 2.0                                   | 2.2   | V   |
| Maximum Output Current                   | Pin 16 to Pin 15 = 2V                                      | 25    | 40     |       | 25    | 40                                    |       | mA  |
| Saturation Voltage                       |                                                            | 1     | 0.2    | 0.45  |       | 0.2                                   | 0.45  | V   |
| Current Limit Amplifier                  |                                                            |       |        |       |       |                                       |       |     |
| Input Bias Current                       |                                                            |       | 0.2    | 1.0   |       | 0.2                                   | 1.0   | μΑ  |
| Threshold Voltage                        | Offset below +V <sub>IN</sub>                              | 225   | 250    | 275   | 225   | 250                                   | 275   | mV  |
| Threshold Supply Sensitivity             | +V <sub>IN</sub> = 5 to 40V                                |       | 0.03   | 0.25  |       | 0.03                                  | 0.25  | %/V |
| Voltage Sense Comparator                 |                                                            |       |        |       |       |                                       |       |     |
| Threshold Voltage                        | As a function of V <sub>REF</sub> , L <sub>1</sub> = RESET | 0.94  | 0.949  | 0.960 | 0.94  | 0.949                                 | 0.960 | V/V |
|                                          | As a function of V <sub>REF</sub> , L <sub>1</sub> = SET   | 0.895 | 0.90   | 0.910 | 0.895 | 0.90                                  | 0.910 | V/V |
| Input Bias Current                       | Total Input Bias at Thresholds                             | -0.5  | -0.2   |       | -0.5  | -0.2                                  |       | μΑ  |
| Current Sense Comparator                 |                                                            |       |        |       |       | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |       |     |
| Input Bias Current                       |                                                            |       | 0.1    | 0.5   | "     | 0.1                                   | 0.5   | μΑ  |
| Input Offset Current                     |                                                            |       | 0.01   | 0.2   |       | 0.01                                  | 0.2   | μΑ  |
| Input Offset Voltage                     | Referenced to Pin 2, I <sub>OUT</sub> = 1mA                | 20    | 25     | 30    | 20    | 25                                    | 30    | mV  |
| Offset Supply Sensitivity                | +V <sub>IN</sub> = 5 to 40V                                | 1 1   | 0.05   | 0.35  | 11    | 0.05                                  | 0.35  | %/V |
| Offset Common Mode Sensitivity           | CMV = 2V to +V <sub>IN</sub>                               |       | 0.05   | 0.35  |       | 0.05                                  | 0.35  | %/V |
| Maximum Output Current                   | V <sub>OUT</sub> = 2V                                      | 25    | 40     |       | 25    | 40                                    | +     | mA  |
| Output Saturation Voltage                | I <sub>OUT</sub> = 10mA                                    |       | 0.2    | 0.45  | 1     | 0.2                                   | 0.45  | V   |
| Enable Comparator                        |                                                            |       | 11     |       |       |                                       |       |     |
| Threshold Voltage                        | As a function of V <sub>REF</sub>                          | 0.99  | 1.0    | 1.01  | 0.99  | 1.0                                   | 1.01  | V/V |
| Input Bias Current                       | 1                                                          | -0.5  | -0.2   |       | -0.5  | -0.2                                  |       | μΑ  |
| Trickle Bias Maximum Output<br>Current   | $V_{OUT} = +V_{IN} - 3V$                                   | 25    | 40     |       | 25    | 40                                    |       | mA  |
| Trickle Bias Maximum Output<br>Voltage   | Volts below +V <sub>IN</sub> , I <sub>OUT</sub> = 10mA     |       | 2.0    | 2.6   |       | 2.0                                   | 2.6   | V   |
| Trickle Bias Reverse Hold-Off<br>Voltage | $+V_{IN} = 0V$ , $I_{OUT} = -10\mu A$                      | 6.3   | 7.0    |       | 6.3   | 7.0                                   |       | V   |
| Over-Charge Terminate Input              |                                                            |       |        | 1     |       |                                       | 1     |     |
| Threshold Voltage                        | , , , ,                                                    | 0.7   | 1.0    | 1.3   | 0.7   | 1.0                                   | 1.3   | V   |
| Internal Pull-Up Current                 | At Threshold                                               |       | 10     |       |       | 10                                    |       | μΑ  |
| Open Collector Outputs (Pins 7, 9        |                                                            |       |        |       |       | η,                                    |       |     |
| Maximum Output Current                   | V <sub>OUT</sub> = 2V                                      | 2.5   | 5      |       | 2.5   | 5                                     |       | mA  |
| Saturation Voltage                       | I <sub>OUT</sub> = 1.6mA                                   |       | 0.25   | 0.45  | 11    | 0.25                                  | 0.45  | ٧   |
|                                          | I <sub>OUT</sub> = 50μA                                    |       | 0.03   | 0.05  | 1     | 0.03                                  | 0.05  | V   |
| Leakage Current                          | V <sub>OUT</sub> = 40V                                     |       | 1      | 3     |       | 1                                     | 3     | μΑ  |

Note 3. The reference voltage will change as a function of power dissipation on the die according to the temperature coefficient of the reference and the thermal resistance, junction-to-ambient.

### **OPERATION AND APPLICATION INFORMATION**



Internal reference temperature characteristic and tolerance.

#### **Dual Level Float Charger Operations**

The UC2906 is shown configured as a dual level float charger in Figure 1. All high currents are handled by the external PNP pass transistor with the driver supplying base drive to this device. This scheme uses the TRICKLE BIAS output and the charge enable comparator

to give the charger a low current turn on mode. The output current of the charger is limited to a low-level until the battery reaches a specified voltage, preventing a high current charging if a battery cell is shorted. Figure 2 shows the state diagram of the charger. Upon turn on the UV sense circuitry puts the charger in state 1, the high rate bulk-charge state. In this state, once the enable threshold has been exceeded, the charger will supply a peak current that is determined by the 250mV offset in the C/L amplifier and the sensing resistor R<sub>S</sub>.

To guarantee full re-charge of the battery, the charger's voltage loop has an elevated regulating level, VOC, during state 1 and state 2. When the battery voltage reaches 95% of VOC, the charger enters the over-charge state, state 2. The charger stays in this state until the OVER-CHARGE TERMINATE pin goes high. In Figure 1, the charger uses the current sense amplifier to generate this signal by sensing when the charge current has tapered to a specified level, IOCT. Alternatively the over-charge could have been controlled by an external source, such as a timer, by using the OVER-CHARGE INDICATE signal at Pin 9. If a load is applied to the battery and begins to discharge it, the charger will contribute its full output to the load. If the battery drops 10% below the float level, the charger will reset itself to state 1. When the load is removed a full charge cycle will follow. A graphical representation of a charge, and discharge, cycle of the dual lever float charger is shown in Figure 3.



Figure 1. The UC2906 in a dual level float charger.

## **OPERATION AND APPLICATION INFORMATION (cont.)**



Figure 2. State diagram and design equations for the dual level float charger.



Figure 3. Typical charge cycle: UC2906 dual level float charger.

## **OPERATION AND APPLICATION INFORMATION (cont.)**

# Compensated Reference Matches Battery Requirements

When the charger is in the float state, the battery will be maintained at a precise float voltage, V<sub>F</sub>. The accuracy of this float state will maximize the standby life of the battery while the bulk-charge and over-charge states guarantee rapid and full re-charge. All of the voltage thresholds on the UC2906 are derived from the internal reference. This reference has a temperature coefficient that tracks the temperature characteristic of the optimum-charge and hold levels for sealed lead-acid cells. This further guarantees that proper charging occurs, even at temperature extremes.

#### **Dual Step Current Charger Operation**

Figures 4, 5 and 6 illustrate the UC2906's use in a different charging scheme. The dual step current charger is useful when a large string of series cells must be charged. The holding-charge state maintains a slightly elevated voltage across the batteries with the holding current, 1H. This will tend to guarantee equal charge distribution between the cells. The bulk-charge state is similar to that of the float charger with the exception that when  $V_{12}$  is reached, no over-charge state occurs since Pin 8 is tied high at all times. The current sense amplifier is used to regulate the holding current. In some applica-

tions a series resistor, or external buffering transistor, may be required at the current sense output to prevent excessive power dissipation on the UC2906.

## A PNP Pass Device Reduces Minimum Input to Output Differential

The configuration of the driver on the UC2906 allows a good bit of flexibility when interfacing to an external pass transistor. The two chargers shown in Figures 1 and 4 both use PNP pass devices, although an NPN device driven from the source output of the UC2906 driver can also be used. In situations where the charger must operate with low input to output differentials the PNP pass device should be configured as shown in Figure 4. The PNP can be operated in a saturated mode with only the series diode and sense resistor adding to the minimum differential. The series diode, D1, in many applications, can be eliminated. This diode prevents any discharging of the battery, except through the sensing divider, when the charger is attached to the battery with no input supply voltage. If discharging under this condition must be kept to an absolute minimum, the sense divider can be referenced to the POWER INDICATE pin, Pin 7, instead of ground. In this manner the open collector off state of Pin 7 will prevent the divider resistors from discharging the battery when the input supply is removed.



Figure 4. The UC2906 in a dual step current charger.

## **OPERATION AND APPLICATION INFORMATION (cont.)**



Figure 5. State Diagram and design equations for the dual step current charger.



Figure 6. Typical charge cycle: UC2906 dual step current charger





16-Oct-2018

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| UC2906DW         | NRND   | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 70    | UC2906DW             |         |
| UC2906DWG4       | NRND   | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 70    | UC2906DW             |         |
| UC2906DWTR       | NRND   | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 70    | UC2906DW             |         |
| UC2906N          | NRND   | PDIP         | N                  | 16   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type  | -40 to 70    | UC2906N              |         |
| UC2906NG4        | NRND   | PDIP         | N                  | 16   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type  | -40 to 70    | UC2906N              |         |
| UC3906DW         | NRND   | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -20 to 70    | UC3906DW             |         |
| UC3906DWG4       | NRND   | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -20 to 70    | UC3906DW             |         |
| UC3906DWTR       | NRND   | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -20 to 70    | UC3906DW             |         |
| UC3906DWTRG4     | NRND   | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -20 to 70    | UC3906DW             |         |
| UC3906N          | NRND   | PDIP         | N                  | 16   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type  | -20 to 70    | UC3906N              |         |
| UC3906NG4        | NRND   | PDIP         | N                  | 16   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type  | -20 to 70    | UC3906N              |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".



## **PACKAGE OPTION ADDENDUM**

16-Oct-2018

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 30-Apr-2014

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UC2906DWTR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| UC3906DWTR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

www.ti.com 30-Apr-2014



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UC2906DWTR | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| UC3906DWTR | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |

7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



#### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated