











HD3SS6126

SLAS975A - NOVEMBER 2013 - REVISED AUGUST 2015

## HD3SS6126 USB 3.0 and USB 2.0 Differential Switch 2:1/1:2 MUX/DEMUX

#### **Features**

- Ideal for USB Applications
  - Signal Switch for USB 3.0 (SuperSpeed USB) and USB 2.0 HS/FS/LS)
- Three Bidirectional Differential Pair Channel MUX/DEMUX Switches Also Suitable for DisplayPort, PCIe Gen1/2/3, SATA 1.5/3/6G, SAS 1.5/3/6G and XAUI Applications
- Supports Data Rates up to 10 Gbps on High-Bandwidth Path (SS)
- V<sub>CC</sub> Operating Range 3.3 V ± 10%
- Wide -3-dB Differential BW of More Than 10 GHz on High-Bandwidth Path (SS)
- Uses a Unique Adaptation Method to Maintain a Constant Channel Impedance Over the Supported Common-Mode Voltage Range
- Excellent High-bandwidth Path Dynamic Characteristics (at 2.5 GHz)
  - Crosstalk = -35 dB
  - Isolation = -23 dB
  - Insertion Loss = -1.1 dB
  - Return Loss = -11 dB
- Small 3.5 mm × 9 mm, 42-Pin WQFN Package (RUA)
- Active Mode Power = 8 mW

### Applications

- Desktop PCs
- Notebook PCs
- **Tablets**
- **Docking Stations**
- **Telecommunications**
- **Televisions**

### 3 Description

The HD3SS6126 device is a high-speed, passive switch that is designed for USB applications to route both SuperSpeed USB RX and TX and USB 2.0 DP and DM signals from a source to two destinations or vice versa. The device can also be used for DisplayPort, PCI-Express™, SATA, SAS, and XAUI applications. The HD3SS6126 device can be used in either sink-side or source-side applications.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| HD3SS6126   | WQFN (42) | 9.00 mm × 3.50 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## **Typical Application Diagram**





#### **Table of Contents**

| 1 | Features 1                                           | 7.2 Functional B                      | ock Diagram            | 11 |
|---|------------------------------------------------------|---------------------------------------|------------------------|----|
| 2 | Applications 1                                       | 7.3 Feature Desc                      | cription               | 11 |
| 3 | Description 1                                        | 7.4 Device Fund                       | tional Modes           | 12 |
| 4 | Revision History2                                    | 8 Application and                     | Implementation         | 13 |
| 5 | Pin Configuration and Functions                      | 8.1 Application In                    | nformation             | 13 |
| 6 | Specifications                                       | 8.2 Typical Appli                     | cation                 | 13 |
| U | 6.1 Absolute Maximum Ratings 5                       | 9 Power Supply F                      | Recommendations        | 15 |
|   | 6.2 ESD Ratings                                      | 10 Layout                             |                        | 15 |
|   | 6.3 Recommended Operating Conditions                 | -                                     | delines                |    |
|   | 6.4 Thermal Information                              | 10.2 Layout Exa                       | mples                  | 15 |
|   | 6.5 Electrical Characteristics – Device Parameters 6 | 11 Device and Doo                     | cumentation Support    | 17 |
|   | 6.6 Electrical Characteristics – Signal Switch       |                                       | Resources              |    |
|   | Parameters7                                          | 11.2 Trademarks                       | S                      | 17 |
|   | 6.7 Switching Characteristics8                       | 11.3 Electrostation                   | Discharge Caution      | 17 |
|   | 6.8 Typical Characteristics                          | 11.4 Glossary                         |                        | 17 |
| 7 | Detailed Description 10                              | · · · · · · · · · · · · · · · · · · · | ckaging, and Orderable |    |
|   | 7.1 Overview 10                                      |                                       |                        | 17 |
|   |                                                      |                                       |                        |    |

### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Original (November 2013) to Revision A

Page



## 5 Pin Configuration and Functions



Copyright © 2013–2015, Texas Instruments Incorporated



#### Pin Functions

| P                 | IN                                                         | 1/0         | DESCRIPTION                                       |  |
|-------------------|------------------------------------------------------------|-------------|---------------------------------------------------|--|
| NAME NO.          |                                                            | I/O         | DESCRIPTION                                       |  |
| GND               | 10, 14, 17,<br>19, 21                                      | Supply      | Ground                                            |  |
| HSA(p)            | 8                                                          | I/O         | Port A USB 2.0 positive signal                    |  |
| HSA(n)            | 7                                                          | 1/0         | Port A USB 2.0 negative signal                    |  |
| HSB(p)            | 31                                                         | I/O         | Port B USB 2.0 positive signal                    |  |
| HSB(n)            | 32                                                         | 1/0         | Port B USB 2.0 negative signal                    |  |
| HSC(p)            | 33                                                         | I/O         | Port C USB 2.0 positive signal                    |  |
| HSC(n)            | 34                                                         | 1/0         | Port C USB 2.0 negative signal                    |  |
| HS_ <del>OE</del> | 6                                                          | I (Control) | Output Enable H = Power Down L = Normal Operation |  |
| NC                | 1, 2, 3, 4, 5,<br>18, 35, 36,<br>37, 38, 39,<br>40, 41, 42 | _           | Electrically No Connection                        |  |
| SEL               | 9                                                          | I (Control) | USB 3.0/2.0 Port Selection Control Pins           |  |
| SSA0(p)           | 11                                                         | I/O         | Port A, Channel 0, USB 3.0 Positive Signal        |  |
| SSA0(n)           | 12                                                         | 1/0         | Port A, Channel 0, USB 3.0 Negative Signal        |  |
| SSA1(p)           | 15                                                         | I/O         | Port A, Channel 1, USB 3.0 Positive Signal        |  |
| SSA1(n)           | 16                                                         | 1/0         | Port A, Channel 1, USB 3.0 Negative Signal        |  |
| SSB0(p)           | 29                                                         | I/O         | Port B, Channel 0, USB 3.0 Positive Signal        |  |
| SSB0(n)           | 28                                                         | 1/0         | Port B, Channel 0, USB 3.0 Negative Signal        |  |
| SSB1(p)           | 27                                                         | I/O         | Port B, Channel 1, USB 3.0 Positive Signal        |  |
| SSB1(n)           | 26                                                         | 1/0         | Port B, Channel 1, USB 3.0 Negative Signal        |  |
| SSC0(p)           | 25                                                         | I/O         | Port C, Channel 0, USB 3.0 Positive Signal        |  |
| SSC0(n)           | 24                                                         | 1/0         | Port C, Channel 0, USB 3.0 Negative Signal        |  |
| SSC1(p)           | 23                                                         | 1/0         | Port C, Channel 1, USB 3.0 Positive Signal        |  |
| SSC1(n)           | 22                                                         | I/O         | Port C, Channel 1, USB 3.0 Negative Signal        |  |
| VDD               | 13, 20, 30                                                 | Supply      | 3.3-V power supply voltage                        |  |



### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                              |                                                                                     | MIN      | MAX             | UNIT |
|------------------------------|-------------------------------------------------------------------------------------|----------|-----------------|------|
| Supply Voltage               | , V <sub>DD</sub> <sup>(2)</sup>                                                    | -0.3     | 4               | V    |
|                              | Differential I/O, High-bandwidth signal path: SSA0/1(p/n), SSB0/1(p/n), SSC0/1(p/n) | -0.5     | 4               |      |
| Voltage                      | Differential I/O, Low-bandwidth signal path: HSAp/n), HSB(p/n), HSC(p/n)            | -0.5     | 7               | V    |
|                              | Control pin and single ended I/O                                                    | -0.3     | $V_{DD} + 0.3$  |      |
| Continuous power dissipation |                                                                                     | See Then | mal Information |      |
| Storage temper               | Storage temperature, T <sub>stg</sub>                                               |          |                 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

typical values for all parameters are at  $V_{CC} = 3.3 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ ; all temperature limits are specified by design

|                       |                           |                                                                                                            | MIN  | NOM | MAX      | UNIT      |
|-----------------------|---------------------------|------------------------------------------------------------------------------------------------------------|------|-----|----------|-----------|
| $V_{DD}$              | Supply voltage            |                                                                                                            | 3.0  | 3.3 | 3.6      | V         |
| $V_{IH}$              | Input high voltage        | Control Pins                                                                                               | 2.0  |     | $V_{DD}$ | V         |
| $V_{IL}$              | Input low voltage         | Control Pins                                                                                               | -0.1 |     | 8.0      | V         |
| V <sub>I/O_Diff</sub> | Differential voltage      | Switch I/O differential voltage for High-bandwidth signal path only: SSA0/1(p/n), SSB0/1(p/n), SSC0/1(p/n) | 0    |     | 1.8      | $V_{p-p}$ |
| V <sub>I/O_CM</sub>   | Common voltage            | Switch I/O common mode voltage for High-bandwidth signal path only: SSA0/1(p/n), SSB0/1(p/n), SSC0/1(p/n)  | 0    |     | 2.0      | V         |
| T <sub>A</sub>        | Operating free-air temper | perating free-air temperature                                                                              |      |     | 70       | °C        |

Copyright © 2013–2015, Texas Instruments Incorporated

<sup>2)</sup> All voltage values, except differential voltages, are with respect to network ground terminal.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 Thermal Information

|                      |                                                  | HD3SS6126 |      |
|----------------------|--------------------------------------------------|-----------|------|
|                      | THERMAL METRIC                                   |           | UNIT |
|                      |                                                  | 42 PINS   |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance           | 53.8      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance        | 38.2      | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance             | 27.4      | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter (1)   | 5.6       | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter (1) | 27.3      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see *Semiconductor and IC Package Thermal Metrics* application report, SPRA953. Test conditions for  $\Psi_{JB}$  and  $\Psi_{JT}$  are clarified in the application report.

#### 6.5 Electrical Characteristics - Device Parameters

over recommended operating conditions (unless otherwise noted)

|                 | PARAMETER                      | TEST CONDITIONS                                                                            | MIN TYP | MAX | UNIT |
|-----------------|--------------------------------|--------------------------------------------------------------------------------------------|---------|-----|------|
| I <sub>CC</sub> | Supply current                 | $V_{DD} = 3.6 \text{ V}$ , SEL = $V_{DD}$ /GND; $\overline{OE}$ = GND; Outputs Floating    | 2.4     | 3   | mA   |
| SEL             |                                |                                                                                            |         |     |      |
| I <sub>IH</sub> | Input high current             | $V_{DD} = 3.6 \text{ V}, V_{IN} = V_{DD}$                                                  |         | 95  | μΑ   |
| I <sub>IL</sub> | Input high current             | V <sub>DD</sub> = 3.6 V, V <sub>IN</sub> = GND                                             |         | 1   | μΑ   |
| HS_C            | DE                             |                                                                                            | •       | ,   |      |
| I <sub>IH</sub> | Input high current             | $V_{DD} = 3.6 \text{ V}, V_{IN} = V_{DD}$                                                  |         | 1   | μΑ   |
| I <sub>IL</sub> | Input high current             | V <sub>DD</sub> = 3.6 V, V <sub>IN</sub> = GND                                             |         | 1   | μΑ   |
| SSA0            | /1, SSB0/1, SSC0/1             |                                                                                            |         | •   |      |
|                 | High-impedance leakage current | $V_{DD}$ = 3.6 V, $V_{IN}$ = 2 V, $V_{OUT}$ = 2 V, $(I_{LK}$ on open outputs Port B and C) |         | 130 |      |
| I <sub>LK</sub> |                                | $V_{DD}$ = 3.6 V, $V_{IN}$ = 2 V, $V_{OUT}$ = 2 V, $(I_{LK}$ on open outputs Port A)       |         | 4   | μA   |
| HSA,            | HSB, HSC                       |                                                                                            |         |     |      |
| I <sub>LK</sub> | High-impedance leakage current | $V_{DD}$ = 3.6 V, $V_{IN}$ = 0 V, $V_{OUT}$ = 0 V to 4 V, HS_ $\overline{OE}$ _IN = GND    |         | 1   | μA   |

Submit Documentation Feedback

Copyright © 2013–2015, Texas Instruments Incorporated



## 6.6 Electrical Characteristics – Signal Switch Parameters

under recommended operating conditions;  $R_L$ ,  $R_{SC}$  = 50  $\Omega$ ,  $C_L$  = 10 pF (unless otherwise noted)

|                      | PARAMETER                                                           | TEST CONDITIONS                                                                              | MIN TYP | MAX  | UNIT |  |
|----------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------|------|------|--|
| SSA0/1(p/n           | ), SSB0/1(p/n), SSC0/1(p/n) Signal Pa                               | th                                                                                           |         |      |      |  |
| C <sub>ON</sub>      | Outputs ON capacitance                                              | V <sub>IN</sub> = 0 V, outputs open, switch ON                                               | 1.5     |      | pF   |  |
| C <sub>OFF</sub>     | Outputs OFF capacitance                                             | V <sub>IN</sub> = 0 V, outputs open, switch OFF                                              | 1       |      | pF   |  |
| R <sub>ON</sub>      | Output ON resistance                                                | $V_{DD} = 3.3 \text{ V}, V_{CM} = 0 \text{ V} - 2 \text{ V},$<br>$I_{O} = -8 \text{ mA}$     | 5       | 8    | Ω    |  |
| $\Delta R_{ON}$      | ON resistance match between pairs of the same channel               | $V_{DD} = 3.3 \text{ V}; 0 \text{ V} \le V_{IN} \le 2 \text{ V};$<br>$I_{O} = -8 \text{ mA}$ |         | 0.7  | Ω    |  |
| R <sub>FLAT_ON</sub> | ON resistance flatness (R <sub>ON(MAX)</sub> — R <sub>ON(MIN)</sub> | $V_{DD} = 3.3 \text{ V}; -0 \text{ V} \le V_{IN} \le 2 \text{ V}$                            |         | 1.15 | Ω    |  |
|                      | D'''                                                                | f = 0.3 MHz                                                                                  | -25     |      |      |  |
| $R_L$                | Differential return loss $(V_{CM} = 0 V)$                           | f = 2.5 GHz                                                                                  | -11     |      | dB   |  |
|                      | (-CIVI)                                                             | f = 4 GHz                                                                                    | -11     |      |      |  |
|                      |                                                                     | f = 0.3 MHz                                                                                  | -85     |      |      |  |
| $X_{TALK}$           | Differential crosstalk<br>(V <sub>CM</sub> = 0 V)                   | f = 2.5 GHz                                                                                  | -35     |      | dB   |  |
|                      |                                                                     | f = 4 GHz                                                                                    | -33     |      |      |  |
|                      | Differential off-isolation (V <sub>CM</sub> = 0 V)                  | f = 0.3 MHz                                                                                  | -85     |      | dB   |  |
| $O_{IRR}$            |                                                                     | f = 2.5 GHz                                                                                  | -23     |      |      |  |
|                      |                                                                     | f = 4 GHz                                                                                    | -21     |      |      |  |
|                      | Differential insertion loss<br>(V <sub>CM</sub> = 0 V)              | f = 0.3 MHz                                                                                  | -0.43   |      |      |  |
| IL                   |                                                                     | f = 2.5 GHz                                                                                  | -1.1    |      | dB   |  |
|                      |                                                                     | f = 4 GHz                                                                                    | -1.3    |      |      |  |
| BW                   | Bandwidth                                                           | At -3 dB                                                                                     | 10      |      | GHz  |  |
| HSA(p/n), H          | ISB(p/n), HSC(p/n) SIGNAL PATH                                      |                                                                                              |         |      |      |  |
| C <sub>ON</sub>      | Outputs ON capacitance                                              | V <sub>IN</sub> = 0 V, Outputs Open, Switch ON                                               | 6       | 7.5  | pF   |  |
| C <sub>OFF</sub>     | Outputs OFF capacitance                                             | V <sub>IN</sub> = 0 V, Outputs Open, Switch OFF                                              | 3.5     | 6    | pF   |  |
| D                    | Output ON registeres                                                | $V_{DD} = 3 \text{ V}, V_{IN} = 0 \text{ V},$<br>$I_{O} = 30 \text{ mA}$                     | 3       | 6    | Ω    |  |
| R <sub>ON</sub>      | Output ON resistance                                                | $V_{DD} = 3 \text{ V}, V_{IN} = 2.4 \text{ V},$<br>$I_{O} = 30 \text{ mA}$                   | 3.4     | 6    | 12   |  |
| ΔD                   | ON resistance match between pairs                                   | $V_{DD} = 3 \text{ V}; V_{IN} = 0 \text{ V};$<br>$I_{O} = 30 \text{ mA}$                     | 0.2     |      | 0    |  |
| ΔR <sub>ON</sub>     | of the same channel                                                 | $V_{DD} = 3 \text{ V}; V_{IN} = 1.7 \text{ V};$<br>$I_{O} = -15 \text{ mA}$                  | 0.2     |      | Ω    |  |
| D                    | ON resistance flatness                                              | V <sub>DD</sub> = 3 V; V <sub>IN</sub> = 0 V;<br>I <sub>O</sub> = 30 mA                      | 1       |      | 0    |  |
| R <sub>FLAT_ON</sub> | (R <sub>ON(MAX)</sub> - R <sub>ON(MIN)</sub>                        | V <sub>DD</sub> = 3 V; V <sub>IN</sub> = 1.7 V;<br>I <sub>O</sub> = -15 mA                   | 1       |      | Ω    |  |
| X <sub>TALK</sub>    | Differential crosstalk (V <sub>CM</sub> = 0 V)                      | R <sub>L</sub> = 50 Ω, f = 250 MHz                                                           | -40     |      | dB   |  |
| O <sub>IRR</sub>     | Differential off-isolation (V <sub>CM</sub> = 0 V)                  | R <sub>L</sub> = 50 Ω, f = 250 MHz                                                           | -41     |      | dB   |  |
| BW                   | Bandwidth                                                           | $R_L = 50 \Omega$                                                                            | 0.9     |      | GHz  |  |

Product Folder Links: HD3SS6126



#### 6.7 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                                   | PARAMETER                            | TEST CONDITIONS                               | MIN | TYP | MAX | UNIT |
|-----------------------------------|--------------------------------------|-----------------------------------------------|-----|-----|-----|------|
| SSA0/1(p                          | o/n), SSB0/1(p/n), SSC0/1(p/n) Signa | l Path                                        |     |     |     |      |
| t <sub>on</sub>                   | SEL-to-Switch ton                    | $R_{SC}$ and $R_L = 50 \Omega$ , See Figure 1 |     | 70  | 250 | ns   |
| t <sub>off</sub>                  | SEL-to-Switch toff                   | $R_{SC}$ and $R_L = 50 \Omega$ , See Figure 1 |     | 70  | 250 | ns   |
| t <sub>PD</sub>                   | Switch propagation delay             | $R_{SC}$ and $R_L = 50 \Omega$ , See Figure 3 |     |     | 85  | ps   |
| t <sub>SK(O)</sub>                | Interpair output skew (CH-CH)        | $R_{SC}$ and $R_L = 50 \Omega$ , See Figure 3 |     |     | 20  | ps   |
| t <sub>SK(b-b)</sub>              | Intrapair Output Skew (bit-bit)      | $R_{SC}$ and $R_L = 50 \Omega$ , See Figure 3 |     |     | 8   | ps   |
| HSA(p/n)                          | , HSB(p/n), HSC(p/n) SIGNAL PATH     |                                               |     |     | · · |      |
|                                   | SEL to Switch toN                    | See Figure 2                                  |     |     | 30  |      |
| t <sub>ON</sub>                   | HS_OE to Switch t <sub>ON</sub>      | See Figure 2                                  |     |     | 17  | ns   |
|                                   | SEL to Switch t <sub>OFF</sub>       | See Figure 2                                  |     |     | 12  |      |
| t <sub>OFF</sub>                  | HS_OE to Switch toFF                 | See Figure 2                                  |     |     | 10  | ns   |
| t <sub>PD</sub> <sup>(1)</sup>    | Switch propagation delay             | See Figure 3                                  |     | 250 |     | ps   |
| t <sub>SK(O)</sub> <sup>(1)</sup> | Interpair output skew (CH-CH)        |                                               |     | 100 | 200 | ps   |
| t <sub>SK(P)</sub> <sup>(1)</sup> | Intrapair Output Skew (bit-bit)      |                                               |     | 100 | 200 | ps   |

#### (1) Specified by design



Figure 1. Select to Switch  $t_{\text{ON}}$  and  $t_{\text{OFF}}$ 



<sup>(1)</sup> All input pulses are supplied by generators have the following characteristics: PRR  $\leq$  10 MHZ,  $Z_O$  = 50  $\Omega$ ,  $t_f$ < 5 ns,  $t_f$ < 5 ns. (2)  $C_L$  includes probe and jig capacitance.

Figure 2. Turnon ( $t_{\text{ON}}$ ) and Turnoff Time ( $t_{\text{OFF}}$ )





C/B/A (p)

50%

C/B/A (n)

C/B/A (n)

C/B/A (n)

#### NOTES:

- 1. Measurements based on an ideal input with zero intrapair skew on the input, i.e. the input at A to B/C or the input at B/C to A
- 2. Interpair skew is measured from lane to lane on the same channel, e.g. C0 to C1
- 3. Intrapair skew is defined as the relative difference from the p and n signals of a single lane

Figure 3. Propagation Delay and Skew



#### 6.8 Typical Characteristics



## 7 Detailed Description

#### 7.1 Overview

The HD3SS6126 is a USB 3.0 and USB 2.0 differential switch, it is designed to support data rates up to 10 Gbps on high-bandwidth paths (SS), it is also suitable for DisplayPort, PCIe Gen1/2/3, SATA 1.5/3/6G, SAS 1.5/3/6G and XAUI applications. The device uses a unique adaptation method to maintain a constant channel impedance over the supported common-mode voltage range, resulting in an excellent high-bandwidth path dynamic characteristics (at 2.5 GHz; Crosstalk = -35 dB, Isolation = -23 dB, Insertion Loss = -1.1 dB, Return Loss = -1.1 dB).



#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

The HD3SS6126 can be powered by VBUS from the USB Host, and is capable of selecting USB2 independently from USB3. Although the main application of the HD3SS6126 is USB3.0/2.0, the device also supports common interfaces such as PCIe Gen1 and Gen2, DP and SATA/SAS applications. The device is able to support these additional interfaces because of its support of data rates up to 5.4 Gbps and common-mode voltages from 0 V to 2 V with a maximum signal swing of 1.8 V. All of these applications use an 8b or 10b coding technique to achieve DC balance and facilitate terminal equipment.

#### **NOTE**

The device may need AC capacitors and additional bias voltage to support the PCIe Gen1 and Gen2 interfaces.

Copyright © 2013–2015, Texas Instruments Incorporated



#### 7.4 Device Functional Modes

Table 1. Truth Table USB 3.0 SuperSpeed USB

| ee. | USB 3.0 PORT SELE |                |                |
|-----|-------------------|----------------|----------------|
| SEL | SSA0/1            | SSB0/1         | SSC0/1         |
| 0   | To/From SSB0/1    | To/From SSA0/1 | Off            |
| 1   | To/From SSC0/1    | Off            | To/From SSA0/1 |

Table 2. Truth Table USB 2.0 High-Speed, Full-Speed, Low-Speed Path

| HS_OE | CEL |             | USB 2.0 Port Selection |             |
|-------|-----|-------------|------------------------|-------------|
| H3_UE | SEL | HSA         | HSB                    | HSC         |
| 0     | 0   | To/From HSB | To/From HSA            | Off         |
| 0     | 1   | To/From HSC | Off                    | To/From HSA |
| 1     | X   | Off         | Off                    | Off         |



### Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

A typical application for the HD3SS6126 is a USB 3.0 KVM switch, where one of two USB hosts system can be selected for an USB device. These guidelines are also suitable for PCIe(Gen1,Gen2), SATA, XAUI and DP, since the HD3SS6126 device is fully compatible with these protocols.

#### 8.2 Typical Application



Figure 6. Two Signal Sources to One Destination



Figure 7. One Signal Sources to Two Destination

Copyright © 2013-2015, Texas Instruments Incorporated



#### **Typical Application (continued)**

#### 8.2.1 Design Requirements

Power supply requirements:

V<sub>DD</sub> from 3 V to 3.6 V

Control pins requirements

- V<sub>IH</sub> from 2 V to V<sub>DD</sub>
- V<sub>II</sub> from -0.1 V to 0.8 V

Differential pairs requirements:

- V<sub>I/O Diff</sub> from 0 V to 1.8 Vp-p
- V<sub>I/O CM</sub> from 0 V to 2 V

T<sub>A</sub> Operating free-air temperature from 0°C to 70°C

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Power Supply

The first step is to design the power supply and determine the  $V_{CC}$  stability and minimum current required (see *Power Supply Recommendations*).

#### 8.2.2.2 Differential Pairs

All of the interfaces the HD3SS6126 device supports require AC coupling between the transmitter and receiver. TI recommends using 0402-sized capacitors to provide AC coupling, but 0603-sized capacitors are also acceptable. Both 0805-sized capacitors and C-packs should be avoided. Best practice is to place AC-coupling capacitors symmetrically. A capacitor value of 0.1uF is best and the value should be matched for the +/-signal pair. The placement should be along the TX pairs on the system board, which are usually routed on the top layer of the board.

All differential pairs must have a matched impedance according to the implemented protocol:  $100-\Omega$  differential ( $\pm 10\%$ ) for PCIe and  $90-\Omega$  differential ( $\pm 15\%$ ) for USB 2.0 and USB 3.0.

The control logic can be implemented by use of an external control processor or by using a simple selector switch. TI recommends using 5-k $\Omega$  pullup and pulldown resistors on the control signals, if they are included. The control logic must not violate the input voltage parameters outlined in the *Recommended Operating Conditions* table.

#### 8.2.3 Application Curves



Submit Documentation Feedback

Copyright © 2013–2015, Texas Instruments Incorporated



### 9 Power Supply Recommendations

The power supply must provide a constant voltage with a 10% maximum variation of the nominal value, and has to be able to provide at least 3 mA for the HD3SS6126 only (based on the maximum power consumption). It is also possible to provide the power supply from VBUS from the Host, just by including a voltage regulator powered through VBUS. Each  $V_{CC}$  pin must have a 0.1- $\mu$ F bypass capacitor placed as closely as possible. TI recommends including two extra capacitors in parallel, which should be also placed as closely as possible to the  $V_{CC}$  pin. The suggested values for these extra capacitors are 1  $\mu$ F and 0.01  $\mu$ F.

#### 10 Layout

### 10.1 Layout Guidelines

Generally, impedance match becomes critical in such high-speed signal applications to avoid reflection. Each differential-signal pair must have a differential impedance of about 90  $\Omega$  ±15% (for PCIe or DP, 100  $\Omega$  ±10%) with single-end signal impedance about 50  $\Omega$  to ground. Usually, Microstrip is used to accomplish impedance match. Four layers are recommended for a low-EMI PCB design. shows physical geometries of differential traces to form Microstrip. In order to better maintain signal integrity, reference the following:

- 1. Route high-speed differential signals on the top layer with a solid ground layer under them to accomplish controlled impedance, while avoiding vias and stubs which may cause impedance discontinuities. If vias must be used, make sure the space of the vias is as minimal as possible.
- Be sure both the length of differential traces and the length of differential signal pairs are matched in order to reduce intrapair skew and interpair skew separately which also does good to low EMI. TI recommends keeping the space of the traces of the differential signal the same across the entire length of the trace to keep impedance match and reduce EMI.
- 3. Route low-speed, but fast-edged control signals on the bottom layer to minimize the crosstalk of the high-speed signal.
- 4. For other adjacent signal traces on the same layer, make distance L ≥ 3 S to facilitate impedance match.
- 5. TI reccommends using 45° bends instead of 90° bends in order to maintain signal integrity and low EMI.

#### 10.2 Layout Examples



Figure 10. PCB Layers Example



## **Layout Examples (continued)**



Figure 11. USB Signals Routing Example



## 11 Device and Documentation Support

#### 11.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Lise

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.2 Trademarks

E2E is a trademark of Texas Instruments.

PCI-Express is a trademark of PCI-SIG.

All other trademarks are the property of their respective owners.

#### 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2013–2015, Texas Instruments Incorporated



### PACKAGE OPTION ADDENDUM

19-Mar-2015

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| HD3SS6126RUAR    | ACTIVE | WQFN         | RUA                | 42   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | 0 to 70      | HD3SS6126            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





19-Mar-2015

PACKAGE MATERIALS INFORMATION

www.ti.com 19-Mar-2015

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| HD3SS6126RUAR | WQFN            | RUA                | 42 | 3000 | 330.0                    | 16.4                     | 3.8        | 9.3        | 1.0        | 8.0        | 16.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 19-Mar-2015



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Drawing Pins S |      | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|--------------|-----------------|----------------|------|-------------|------------|-------------|--|
| HD3SS6126RUAR | WQFN         | RUA             | 42             | 3000 | 367.0       | 367.0      | 38.0        |  |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.



## RUA (R-PWQFN-N42)

## PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters



# RUA (R-PWQFN-N42)

## PLASTIC QUAD FLATPACK NO-LEAD



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity