

Is Now Part of



# **ON Semiconductor**®

# To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="mailto:www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to <a href="mailto:Fairchild\_questions@onsemi.com">Fairchild\_questions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or unavteries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out or i, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor and is officers, employees, uniotificated use, even if such claim any manner.



# N-Channel PowerTrench<sup>®</sup> SyncFET<sup>TM</sup> 30 V, 42 A, 4 m $\Omega$

### Features

- Max  $r_{DS(on)}$  = 4.0 m $\Omega$  at V<sub>GS</sub> = 10 V, I<sub>D</sub> = 18 A
- Max  $r_{DS(on)}$  = 5.2 m $\Omega$  at  $V_{GS}$  = 4.5 V,  $I_D$  = 14 A
- Advanced Package and Silicon combination for low r<sub>DS(on)</sub> and high efficiency
- SyncFET<sup>TM</sup> Schottky Body Diode
- MSL1 robust package design
- 100% UIL tested
- RoHS Compliant



### **General Description**

The FDMS0310S has been designed to minimize losses in power conversion application. Advancements in both silicon and package technologies have been combined to offer the lowest  $r_{DS(on)}$  while maintaining excellent switching performance. This device has the added benefit of an efficient monolithic Schottky body diode.

### Applications

- Synchronous Rectifier for DC/DC Converters
- Notebook Vcore/ GPU low side switch
- Networking Point of Load low side switch
- Desktop



### MOSFET Maximum Ratings T<sub>A</sub> = 25 °C unless otherwise noted

| Symbol                            | Parameter                                                           |                        |           | Ratings     | Units |  |
|-----------------------------------|---------------------------------------------------------------------|------------------------|-----------|-------------|-------|--|
| V <sub>DS</sub>                   | Drain to Source Voltage                                             |                        |           | 30          | V     |  |
| V <sub>DSt</sub>                  | Drain to Source Transient Voltage (t <sub>Transient</sub> < 100 ns) |                        |           | 33          | V     |  |
| V <sub>GS</sub>                   | Gate to Source Voltage                                              |                        | (Note 4)  | ±20         | V     |  |
|                                   | Drain Current -Continuous (Package limited)                         | T <sub>C</sub> = 25 °C |           | 42          |       |  |
|                                   | -Continuous (Silicon limited)                                       | T <sub>C</sub> = 25 °C |           | 83          |       |  |
| D                                 | -Continuous                                                         | T <sub>A</sub> = 25 °C | (Note 1a) | 19          | Α     |  |
|                                   | -Pulsed                                                             |                        |           | 90          |       |  |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy                                       |                        | (Note 3)  | 60          | mJ    |  |
| P <sub>D</sub>                    | Power Dissipation                                                   | T <sub>C</sub> = 25 °C |           | 46          | W     |  |
|                                   | Power Dissipation                                                   | T <sub>A</sub> = 25 °C | (Note 1a) | 2.5         |       |  |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range                    |                        |           | -55 to +150 | °C    |  |

| $R_{	ext{	heta}JC}$ | Thermal Resistance, Junction to Case             | 2.7 | °C/W |
|---------------------|--------------------------------------------------|-----|------|
| $R_{\thetaJA}$      | Thermal Resistance, Junction to Ambient (Note 1a | 50  | C/W  |

### Package Marking and Ordering Information

| Device Marking | Device    | Package  | Reel Size | Tape Width | Quantity   |
|----------------|-----------|----------|-----------|------------|------------|
| FDMS0310S      | FDMS0310S | Power 56 | 13 "      | 12 mm      | 3000 units |

January 2015

| Symbol                                    | Parameter                                                   | Test Conditions                                                        | Min | Тур       | Max        | Units    |  |
|-------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------|-----|-----------|------------|----------|--|
| Off Chara                                 | cteristics                                                  |                                                                        |     |           |            |          |  |
| BV <sub>DSS</sub>                         | Drain to Source Breakdown Voltage                           | I <sub>D</sub> = 1 mA, V <sub>GS</sub> = 0 V                           | 30  |           |            | V        |  |
| ΔBV <sub>DSS</sub><br>ΔT <sub>J</sub>     | Breakdown Voltage Temperature<br>Coefficient                | $I_D$ = 10 mA, referenced to 25 °C                                     |     | 18        |            | mV/°C    |  |
| DSS                                       | Zero Gate Voltage Drain Current                             | V <sub>DS</sub> = 24 V, V <sub>GS</sub> = 0 V                          |     |           | 500        | μA       |  |
| I <sub>GSS</sub>                          | Gate to Source Leakage Current, Forward                     | V <sub>GS</sub> = 20 V, V <sub>DS</sub> = 0 V                          |     |           | 100        | nA       |  |
| On Chara                                  | cteristics (Note 2)                                         |                                                                        |     |           |            |          |  |
| V <sub>GS(th)</sub>                       | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}, I_D = 1 \text{ mA}$                                  | 1.2 | 1.9       | 3.0        | V        |  |
| $\frac{\Delta V_{GS(th)}}{\Delta T_{.l}}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D = 10$ mA, referenced to 25 °C                                     |     | -5        |            | mV/°C    |  |
| 0                                         | Static Drain to Source On Resistance                        | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 18 A                          |     | 3.2       | 4.0        | mΩ       |  |
| r <sub>DS(on)</sub>                       |                                                             | $V_{GS} = 4.5 \text{ V}, \text{ I}_{D} = 14 \text{ A}$                 |     | 4.3       | 5.2        |          |  |
| 20(01)                                    |                                                             | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 18 A, T <sub>J</sub> = 125 °C |     | 4.1       | 5.2        | 1        |  |
| 9 <sub>FS</sub>                           | Forward Transconductance                                    | $V_{DS} = 5 V, I_D = 18 A$                                             |     | 97        |            | S        |  |
| C <sub>oss</sub><br>C <sub>rss</sub>      | Output Capacitance<br>Reverse Transfer Capacitance          | V <sub>DS</sub> = 15 V, V <sub>GS</sub> = 0 V,<br>f = 1 MHz            |     | 735<br>90 | 975<br>135 | pF<br>pF |  |
| R <sub>g</sub>                            | Gate Resistance                                             |                                                                        |     | 1.1       | 2.2        | Ω        |  |
| Switching                                 | g Characteristics                                           |                                                                        |     |           |            |          |  |
| t <sub>d(on)</sub>                        | Turn-On Delay Time                                          |                                                                        |     | 12        | 21         | ns       |  |
| t <sub>r</sub>                            | Rise Time                                                   | V <sub>DD</sub> = 15 V, I <sub>D</sub> = 18 A,                         |     | 5         | 10         | ns       |  |
| t <sub>d(off)</sub>                       | Turn-Off Delay Time                                         | V <sub>GS</sub> = 10 V, R <sub>GEN</sub> = 6 Ω                         |     | 28        | 44         | ns       |  |
| t <sub>f</sub>                            | Fall Time                                                   |                                                                        |     | 4         | 10         | ns       |  |
| Q <sub>g</sub>                            | Total Gate Charge                                           | V <sub>GS</sub> = 0 V to 10 V                                          |     | 33        | 46         | nC       |  |
| Q <sub>q</sub>                            | Total Gate Charge                                           | $V_{GS}$ = 0 V to 4.5 V $V_{DD}$ = 15 V,                               |     | 15        | 22         | nC       |  |
| Q <sub>gs</sub>                           | Gate to Source Gate Charge                                  | I <sub>D</sub> = 18 A                                                  |     | 6.5       |            | nC       |  |
| Q <sub>gd</sub>                           | Gate to Drain "Miller" Charge                               | 1 †                                                                    |     | 4.0       |            | nC       |  |
| Drain-Sou                                 | urce Diode Characteristics                                  |                                                                        |     |           |            |          |  |
|                                           |                                                             | $V_{GS} = 0 V, I_S = 2 A$ (Note 2)                                     |     | 0.48      | 0.7        | v        |  |
| V <sub>SD</sub>                           |                                                             | $V_{GS} = 0 V, I_S = 18 A$ (Note 2)                                    |     | 0.80      | 1.2        | v        |  |
|                                           |                                                             |                                                                        |     | 20        | 40         |          |  |
| t <sub>rr</sub>                           | Reverse Recovery Time                                       | - I <sub>F</sub> = 18 A, di/dt = 300 A/μs                              |     | 26        | 42         | ns       |  |

Notes:

1.  $R_{\theta,JA}$  is determined with the device mounted on a 1in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material.  $R_{\theta,JC}$  is guaranteed by design while  $R_{\theta,CA}$  is determined by the user's board design.





b. 125 °C/W when mounted on a minimum pad of 2 oz copper.



2. Pulse Test: Pulse Width < 300  $\mu$ s, Duty cycle < 2.0%. 3. E<sub>AS</sub> of 60 mJ is based on starting T<sub>J</sub> = 25 °C, L = 1 mH, I<sub>AS</sub> = 11 A, V<sub>DD</sub> = 27 V, V<sub>GS</sub> = 10 V. 100% test at L = 0.3 mH, I<sub>AS</sub> = 16 A. 4. As an N-ch device, the negative Vgs rating is for low duty cycle pulse occurrence only. No continuous rating is implied.

FDMS0310S N-Channel PowerTrench<sup>®</sup> SyncFET<sup>TM</sup>

FDMS0310S N-Channel PowerTrench<sup>®</sup> SyncFET<sup>TM</sup>





www.fairchildsemi.com

FDMS0310S N-Channel PowerTrench<sup>®</sup> SyncFET<sup>TM</sup>



# FDMS0310S N-Channel PowerTrench<sup>®</sup> SyncFET<sup>TM</sup>

### Typical Characteristics (continued)

### SyncFET<sup>™</sup> Schottky body diode Characteristics

Fairchild's SyncFET<sup>TM</sup> process embeds a Schottky diode in parallel with PowerTrench MoSFET. This diode exhibits similar characteristics to a discrete external Schottky diode in parallel with a MOSFET. Figure 14 shows the reverses recovery characteristic of the FDMS0310S.



Figure 14. FDMS0310S SyncFET<sup>™</sup> body diode reverse recovery characteristic

Schottky barrier diodes exhibit significant leakage at high temperature and high reverse voltage. This will increase the power in the device.



Figure 15. SyncFET<sup>TM</sup> body diode reverses leakage versus drain-source voltage



ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor has against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death ass

### PUBLICATION ORDERING INFORMATION

### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

© Semiconductor Components Industries, LLC

## **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

ON Semiconductor: FDMS0310S