

DATASHEET

# **Description**

The 87016l is a low skew, 1:16 LVCMOS/LVTTL Clock Generator. The device has four banks of four outputs and each bank can be independently selected for  $\div 1$  or  $\div 2$  frequency operation. Each bank also has its own power supply pins so that the banks can operate at the following different voltage levels: 3.3V, 2.5V, and 1.8V. The low impedance LVCMOS/LVTTL outputs are designed to drive  $50\Omega$  series or parallel terminated transmission lines.

The divide select inputs, DIV\_SELA:DIV\_SELD, control the output frequency of each bank. The output banks can be independently selected for ÷1 or ÷2 operation. The bank enable inputs, CLK\_ENA:CLK\_END, support enabling and disabling each bank of outputs individually. The CLK\_ENA:CLK\_END circuitry has a synchronizer to prevent runt pulses when enabling or disabling the clock outputs. The master reset input, MR/OE, resets the ÷1/÷2 flip flops and also controls the active and high impedance states of all outputs. This pin has an internal pull-up resistor and is normally used only for test purposes or in systems which use low power modes.

The 87016I is characterized to operate with the core at 3.3V or 2.5V and the banks at 3.3V, 2.5V, or 1.8V. Guaranteed bank, output, and part-to-part skew characteristics make the 87016I ideal for those clock applications demanding well-defined performance and repeatability.

# **Block Diagram**



#### **Features**

- Sixteen LVCMOS/LVTTL outputs (4 banks of 4 outputs)
- Selectable differential CLK1/CLK1 or LVCMOS/LVTTL clock input
- CLK1, CLK1 pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL
- · CLK0 supports the following input types: LVCMOS, LVTTL
- Maximum output frequency: 250MHz
- Independent bank control for ÷1 or ÷2 operation
- Independent output bank voltage settings for 3.3V, 2.5V, or 1.8V operation
- Asynchronous clock enable/disable
- Output skew: 170ps (maximum)
- Bank skew: 50ps (maximum
- Part-to-Part Skew: 800ps (maximum)
- Supply modes: Core/Output 3.3V/3.3V 3.3V/2.5V 3.3V/1.8V 2.5V/2.5V

2.5V/1.8V

1

- -40°C to 85°C ambient operating temperature
- · Lead-free packaging

# **Pin Assignment**



87016I 48-LQFP 7 × 7 × 1.4 mm package body Y Package Top View



**Table 1. Pin Descriptions** 

| Number                                   | Name                  | Ty     | /pe      | Description                                                                                                                  |
|------------------------------------------|-----------------------|--------|----------|------------------------------------------------------------------------------------------------------------------------------|
| 1, 48                                    | $V_{DD}$              | Power  |          | Positive supply pins.                                                                                                        |
| 2                                        | CLK0                  | Input  | Pulldown | Single-ended clock input. LVCMOS/LVTTL interface levels.                                                                     |
| 3                                        | DIV_SELA              | Input  | Pullup   | Controls frequency division for Bank A outputs. See Table 3. LVCMOS / LVTTL interface levels.                                |
| 4                                        | DIV_SELB              | Input  | Pullup   | Controls frequency division for Bank B outputs. See Table 3. LVCMOS / LVTTL interface levels.                                |
| 5                                        | DIV_SELC              | Input  | Pullup   | Controls frequency division for Bank C outputs. See Table 3. LVCMOS / LVTTL interface levels.                                |
| 6                                        | DIV_SELD              | Input  | Pullup   | Controls frequency division for Bank D outputs. See Table 3. LVCMOS / LVTTL interface levels.                                |
| 7                                        | CLK_ENA               | Input  | Pullup   | Output enable for Bank A outputs. Active HIGH. If pin is LOW, outputs drive low. LVCMOS/LVTTL interface levels. See Table 3. |
| 8                                        | CLK_ENB               | Input  | Pullup   | Output enable for Bank A outputs. Active HIGH. If pin is LOW, outputs drive low. LVCMOS/LVTTL interface levels. See Table 3. |
| 9                                        | CLK_ENC               | Input  | Pullup   | Output enable for Bank A outputs. Active HIGH. If pin is LOW, outputs drive low. LVCMOS/LVTTL interface levels. See Table 3. |
| 10                                       | CLK_END               | Input  | Pullup   | Output enable for Bank A outputs. Active HIGH. If pin is LOW, outputs drive low. LVCMOS/LVTTL interface levels. See Table 3. |
| 11                                       | MR/OE                 | Input  | Pullup   | Master reset. When LOW, resets the ÷1/÷2 flip flops and sets the outputs to high impedance. LVCMOS / LVTTL interface levels. |
| 12, 16, 20,<br>24, 28, 32,<br>36, 40, 44 | GND                   | Power  |          | Power supply ground                                                                                                          |
| 13, 15, 17, 19                           | QD3, QD2,<br>QD1, QD0 | Output |          | Bank D single-ended clock outputs. LVCMOS/LVTTL interface levels.                                                            |
| 14, 18                                   | $V_{DDOD}$            | Power  |          | Bank D output supply pins.                                                                                                   |
| 21, 23, 25, 27                           | QC3, QC2,<br>QC1, QC0 | Output |          | Bank C single-ended clock outputs. LVCMOS/LVTTL interface levels.                                                            |
| 22, 26                                   | $V_{DDOC}$            | Power  |          | Bank C output supply pins.                                                                                                   |
| 29, 31, 33, 35                           | QB3, QB2,<br>QB1, QB0 | Output |          | Bank C single-ended clock outputs. LVCMOS/LVTTL interface levels.                                                            |
| 30, 34                                   | $V_{DDOB}$            | Power  |          | Bank B output supply pins.                                                                                                   |
| 37, 39, 41, 43                           | QA3, QA2,<br>QA1, QA0 | Output |          | Bank A single-ended clock outputs. LVCMOS/LVTTL interface levels.                                                            |
| 38, 42                                   | $V_{DDOA}$            | Power  |          | Bank B output supply pins.                                                                                                   |
| 45                                       | CLK_SEL               | Input  | Pulldown | Clock select input. When HIGH, selects CLK1, CLK1 inputs. When LOW, selects CLK0 input. LVCMOS / LVTTL interface levels.     |
| 46                                       | CLK1                  | Input  | Pullup   | Inverting differential clock input.                                                                                          |
| 47                                       | CLK1                  | Input  | Pulldown | Non-inverting differential clock input.                                                                                      |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.



**Table 2. Pin Characteristics** 

| Symbol                | Parameter                     | Test Conditions                                         | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------------|---------------------------------------------------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance             |                                                         |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pull-up Resistor        |                                                         |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pull-down Resistor      |                                                         |         | 51      |         | kΩ    |
|                       |                               | $V_{DD,} V_{DDOx} = 3.465V$                             |         |         | 18      | pF    |
|                       |                               | $V_{DD,} V_{DDOx} = 2.625V$                             |         |         | 12      | pF    |
| C <sub>PD</sub>       | Power Dissipation Capacitance | V <sub>DD</sub> = 3.465V,<br>V <sub>DDOx</sub> = 2.625V |         |         | 20      | pF    |
| ОРО                   | (per output); NOTE 1          | $V_{DD} = 3.465V, V_{DDOx} = 1.89V$                     |         |         | 30      | pF    |
|                       |                               | V <sub>DD</sub> = 2.625V,<br>V <sub>DDOx</sub> = 1.89V  |         |         | 14      | pF    |
| R <sub>OUT</sub>      | Output Impedance              |                                                         | 5       | 7       | 12      | Ω     |

NOTE 1:  $V_{DDOx}$  denotes  $V_{DDOA}$ ,  $V_{DDOB}$ ,  $V_{DDOC}$ ,  $V_{DDOD}$ .

## **Function Tables**

**Table 3. Function Table** 

|       | Inputs  | Outputs  |            |                 |
|-------|---------|----------|------------|-----------------|
| MR/OE | CLK_ENx | DIV_SELx | Bank [A:D] | Qx<br>Frequency |
| 0     | Х       | Х        | Hi-Z       | N/A             |
| 1     | 1       | 0        | Active     | fIN/2           |
| 1     | 1       | 1        | Active     | fIN             |
| 1     | 0       | Х        | LOW        | N/A             |



# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                     | Rating                             |
|------------------------------------------|------------------------------------|
| Supply Voltage, V <sub>CC</sub>          | 4.6V                               |
| Inputs, V <sub>I</sub>                   | -0.5V to V <sub>DD</sub> + 0.5V    |
| Outputs, V <sub>O</sub>                  | -0.5V to V <sub>DD Ox</sub> + 0.5V |
| Package Thermal Impedance, $\theta_{JA}$ | 47.9°C/W (0 Ifpm)                  |
| Storage Temperature, T <sub>STG</sub>    | -65°C to 150°C                     |

## **DC Electrical Characteristics**

**Table 4A. Power Supply DC Characteristics,**  $V_{DD} = 3.3V \pm 5\%$ ,  $V_{DDOx} = 3.3V \pm 5\%$ ,  $2.5V \pm 5\%$ ,  $1.8V \pm 5\%$ ,  $T_A = -40^{\circ}\text{C}$  to  $85^{\circ}\text{C}$ 

| Symbol                                                                                 | Parameter               | <b>Test Conditions</b> | Minimum | Typical | Maximum | Units |
|----------------------------------------------------------------------------------------|-------------------------|------------------------|---------|---------|---------|-------|
| $V_{DD}$                                                                               | Positive Supply Voltage |                        | 3.135   | 3.3     | 3.465   | V     |
| V <sub>DDOA</sub> ,<br>V <sub>DDOB</sub> ,<br>V <sub>DDOC</sub> ,                      |                         |                        | 3.135   | 3.3     | 3.465   | V     |
|                                                                                        | Output Supply Voltage   |                        | 2.375   | 2.5     | 2.625   | V     |
| V <sub>DDOD</sub>                                                                      |                         |                        | 1.71    | 1.8     | 1.89    | V     |
| I <sub>DD</sub>                                                                        | Power Supply Current    |                        |         |         | 100     | mA    |
| I <sub>DDOA</sub> ,<br>I <sub>DDOB</sub> ,<br>I <sub>DDOC</sub> ,<br>I <sub>DDOD</sub> | Output Supply Current   |                        |         |         | 15      | mA    |

Table 4B. Power Supply DC Characteristics,  $V_{DD}$  = 2.5V ± 5%,  $V_{DDOx}$  = 2.5V ± 5%, 1.8V ± 5%,  $T_A$  = -40°C to 85°C

| Symbol                                                                                 | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|----------------------------------------------------------------------------------------|-------------------------|-----------------|---------|---------|---------|-------|
| $V_{DD}$                                                                               | Positive Supply Voltage |                 | 2.375   | 2.5     | 2.625   | V     |
| V <sub>DDOA</sub> ,<br>V <sub>DDOB</sub> ,<br>V <sub>DDOC</sub> ,<br>V <sub>DDOD</sub> |                         |                 | 2.375   | 2.5     | 2.625   | V     |
|                                                                                        | Output Supply Voltage   |                 | 1.71    | 1.8     | 1.89    | V     |
| I <sub>DD</sub>                                                                        | Power Supply Current    |                 |         |         | 95      | mA    |
| I <sub>DDOA</sub> ,<br>I <sub>DDOB</sub> ,<br>I <sub>DDOC</sub> ,<br>I <sub>DDOD</sub> | Output Supply Current   |                 |         |         | 8       | mA    |



Table 4C. LVCMOS/LVTTL DC Characteristics,  $T_A = -40$ °C to 85°C

| Symbol                    | Parameter               |                                        | Test Conditions                                          | Minimum                  | Typical | Maximum               | Units |
|---------------------------|-------------------------|----------------------------------------|----------------------------------------------------------|--------------------------|---------|-----------------------|-------|
| V                         | Input High              | Voltago                                | V <sub>DD</sub> = 3.465V                                 | 2                        |         | V <sub>DD</sub> + 0.3 | V     |
| $V_{IH}$                  | input High              | voitage                                | V <sub>DD</sub> = 2.625V                                 | 1.7                      |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub>           | Input Low               | Voltago                                | V <sub>DD</sub> = 3.465V                                 | -0.3                     |         | 0.8                   | V     |
| v <sub>IL</sub> input Low | Voltage                 | V <sub>DD</sub> = 2.625V               | -0.3                                                     |                          | 0.7     | V                     |       |
|                           | Input                   | CLK0, CLK_SEL                          | $V_{DD} = V_{IN} = 3.465V \text{ or } 2.625V$            |                          |         | 150                   | μA    |
| I <sub>IH</sub>           | High<br>Current         | CLK_EN[A:D],<br>DIV_SEL[A:D],<br>MR/OE | V <sub>DD</sub> = V <sub>IN</sub> = 3.465V or 2.625V     |                          |         | 5                     | μА    |
| I <sub>IL</sub>           | Innut                   | CLK0, CLK_SEL                          | V <sub>DD</sub> = 3.465V or 2.625V, V <sub>IN</sub> = 0V | -5                       |         |                       | μA    |
|                           | Input<br>Low<br>Current | CLK_EN[A:D],<br>DIV_SEL[A:D],<br>MR/OE | V <sub>DD</sub> = 3.465V or 2.625V, V <sub>IN</sub> = 0V | -150                     |         |                       | μА    |
|                           |                         |                                        | V <sub>DDOx</sub> = 3.3V ± 5%                            | 2.6                      |         |                       | V     |
| V <sub>OH</sub>           |                         | gh Voltage;                            | V <sub>DDOx</sub> = 2.5V ± 5%                            | 1.8                      |         |                       | V     |
| · On                      | NOTE 1                  |                                        | $V_{DDOx} = 1.8V \pm 5\%;$<br>$I_{OH} = -2mA$            | V <sub>DDOx</sub> - 0.45 |         |                       | V     |
|                           |                         |                                        | V <sub>DDOx</sub> = 3.3V ± 5%                            |                          |         | 0.5                   | V     |
| V <sub>OL</sub>           |                         | w Voltage;                             | V <sub>DDOx</sub> = 2.5V ± 5%                            |                          |         | 0.5                   | V     |
| · OL                      | NOTE 1                  |                                        | V <sub>DDOx</sub> = 1.8V ± 5%;<br>I <sub>OH</sub> = 2mA  |                          |         | 0.45                  | V     |
| I <sub>OZL</sub>          | Output Hi-Z Current Low |                                        |                                                          | -5                       |         |                       | μA    |
| I <sub>OZH</sub>          | Output Hi-              | Z Current High                         |                                                          |                          |         | 5                     | μA    |

NOTE 1: Outputs terminated with  $50\Omega$  to  $V_{DDOX}/2$ . See Parameter Measurement Information, Output Load Test Circuit diagrams.

Table 4D. Differential DC Characteristics,  $T_A = -40$  °C to 85 °C

| Symbol           | Parameter                               |      | Test Conditions                                          | Minimum   | Typical | Maximum                | Units |
|------------------|-----------------------------------------|------|----------------------------------------------------------|-----------|---------|------------------------|-------|
| I <sub>IH</sub>  | Input High Current                      | CLK1 | V <sub>DD</sub> = V <sub>IN</sub> = 3.465V or 2.625V     |           |         | 5                      | μA    |
|                  | Input High Current                      | CLK1 | V <sub>DD</sub> = V <sub>IN</sub> = 3.465V or 2.625V     |           |         | 150                    | μA    |
| 1                | Input Low Current                       | CLK1 | V <sub>DD</sub> = 3.465V or 2.625V, V <sub>IN</sub> = 0V | -150      |         |                        | μA    |
| 'IL              | Input Low Current                       | CLK1 | V <sub>DD</sub> = 3.465V or 2.625V, V <sub>IN</sub> = 0V | -5        |         |                        | μA    |
| V <sub>PP</sub>  | Peak-to-Peak Voltage                    | Э    |                                                          | 0.15      |         | 1.3                    | V     |
| V <sub>CMR</sub> | Common Mode Input<br>Voltage; NOTE 1, 2 |      |                                                          | GND + 0.5 |         | V <sub>DD</sub> – 0.85 | V     |

NOTE 1: Common mode input voltage is defined as  $V_{IH}$ . NOTE 2: For single-ended applications, the maximum input voltage for CLK1,  $\overline{\text{CLK1}}$  is  $V_{DD}$  + 0.3V.



## **AC Electrical Characteristics**

Table 5A. AC Characteristics,  $V_{DD} = V_{DDOx} = 3.3V \pm 5\%$ ,  $T_A = -40$ °C to 85°C

| Parameter                       | Symbol                     |                       | Test Conditions             | Minimum | Typical | Maximum | Units |
|---------------------------------|----------------------------|-----------------------|-----------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Freque              | ency                  |                             |         |         | 250     | MHz   |
| tp <sub>LH</sub>                | Propagation                | CLK0;<br>NOTE 1A      |                             | 2.8     | 3.4     | 3.9     | ns    |
|                                 | Delay,<br>Low to High      | CLK1/CLK1;<br>NOTE 1B |                             | 2.75    | 3.4     | 4.1     | ns    |
| tsk(b)                          | Bank Skew; NOTE 2, 6       |                       | Measured on the Rising Edge |         |         | 50      | ps    |
| tsk(o)                          | Output Skew;               | NOTE 3, 6             | Measured on the Rising Edge |         |         | 170     | ps    |
| <i>t</i> sk(pp)                 | Part-to-Part S             | kew; NOTE 4, 6        |                             |         |         | 800     | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/F<br>NOTE 5    | all Time;             | 20% to 80%                  | 200     |         | 700     | ps    |
| odc                             | Output Duty C              | ) volo                | f < 175MHz                  | 45      |         | 55      | %     |
| ouc                             | Output Duty C              | ycie                  | <i>f</i> ≥ 175MHz           | 40      |         | 60      | %     |
| t <sub>EN</sub>                 | Output Enable Time; NOTE 5 |                       |                             |         |         | 10      | ns    |
| t <sub>DIS</sub>                | Output Disable             | e Time; NOTE 5        |                             |         |         | 10      | ns    |

All parameters measured at 250MHz unless noted otherwise.

NOTE 1A: Measured from the  $V_{DD}/2$  of the input to  $V_{DDOX}/2$  of the output.

NOTE 1B: Measured from the differential input crossing point to V<sub>DDOX</sub>/2 of the output.

NOTE 2: Defined as skew within a bank with equal load conditions.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDOX</sub>/2.

NOTE 4: Defined as skew between outputs on different devices operating a the same supply voltages and with equal load conditions. Using the same type of input on each device, the output is measured at  $V_{DDOX}/2$ .

NOTE 5: These parameters are guaranteed by characterization. Not tested in production.

NOTE 6: This parameter is defined in accordance with JEDEC Standard 65.

Table 5B. AC Characteristics,  $V_{DD} = V_{DDOx} = 2.5V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Parameter                       | Symbol                      |                       | Test Conditions             | Minimum                      | Typical | Maximum                         | Units |
|---------------------------------|-----------------------------|-----------------------|-----------------------------|------------------------------|---------|---------------------------------|-------|
| f <sub>MAX</sub>                | Output Frequency            |                       |                             |                              |         | 250                             | MHz   |
| tp <sub>LH</sub>                | Propagation                 | CLK0;<br>NOTE 1A      |                             | 2.9                          | 3.8     | 4.7                             | ns    |
|                                 | Delay,<br>Low to High       | CLK1/CLK1;<br>NOTE 1B |                             | 3.0                          | 3.6     | 4.3                             | ns    |
| tsk(b)                          | Bank Skew; NOTE 2, 6        |                       | Measured on the Rising Edge |                              |         | 70                              | ps    |
| tsk(o)                          | Output Skew; NOTE 3, 6      |                       | Measured on the Rising Edge |                              |         | 210                             | ps    |
| tsk(pp)                         | Part-to-Part S              | kew; NOTE 4, 6        |                             |                              |         | 800                             | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/F<br>NOTE 5     | all Time;             | 20% to 80%                  | 150                          |         | 700                             | ps    |
| odc                             | Output Duty C               | Cycle                 | <i>f</i> ≤ 125MHz           | 40                           |         | 60                              | %     |
| t <sub>pw</sub>                 | Output Pulse Width          |                       | f > 125MHz                  | t <sub>Period</sub> /2 – 800 |         | t <sub>Period</sub> /2 +<br>800 | ps    |
| t <sub>EN</sub>                 | Output Enable Time; NOTE 5  |                       |                             |                              |         | 10                              | ns    |
| t <sub>DIS</sub>                | Output Disable Time; NOTE 5 |                       |                             |                              |         | 10                              | ns    |

For NOTES, please see above, Table 5A.



Table 5C. AC Characteristics,  $V_{DD}$  = 3.3V ± 5%,  $V_{DDOx}$  = 2.5V ± 5%,  $T_A$  = -40°C to 85°C

| Parameter        | Symbol                     |                       | Test Conditions             | Minimum | Typical | Maximum | Units |
|------------------|----------------------------|-----------------------|-----------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub> | Output Freque              | ncy                   |                             |         |         | 250     | MHz   |
| to               | Propagation                | CLK0;<br>NOTE 1A      |                             | 2.9     | 3.5     | 4.0     | ns    |
| tp <sub>LH</sub> | LOW LOTTIGIT               | CLK1/CLK1;<br>NOTE 1B |                             | 3.0     | 3.5     | 4.0     | ns    |
| tsk(b)           | Bank Skew; NOTE 2, 6       |                       | Measured on the Rising Edge |         |         | 50      | ps    |
| tsk(o)           | Output Skew; NOTE 3, 6     |                       | Measured on the Rising Edge |         |         | 170     | ps    |
| tsk(pp)          | Part-to-Part Sk            | ew; NOTE 4, 6         |                             |         |         | 800     | ps    |
| $t_R / t_F$      | Output Rise/Fa             | all Time; NOTE 5      | 20% to 80%                  | 200     |         | 700     | ps    |
| odc              | Output Duty C              | volo                  | f < 175MHz                  | 45      |         | 55      | %     |
| ouc              | Output Duty Cycle          |                       | <i>f</i> ≥ 175MHz           | 40      |         | 60      | %     |
| t <sub>EN</sub>  | Output Enable Time; NOTE 5 |                       |                             |         |         | 10      | ns    |
| t <sub>DIS</sub> | Output Disable             | Time; NOTE 5          |                             |         |         | 10      | ns    |

All parameters measured at 250MHz unless noted otherwise.

NOTE 1A: Measured from the  $V_{DD}/2$  of the input to  $V_{DDOX}/2$  of the output.

NOTE 1B: Measured from the differential input crossing point to V<sub>DDOX</sub>/2 of the output.

NOTE 2: Defined as skew within a bank with equal load conditions.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDOX</sub>/2.

NOTE 4: Defined as skew between outputs on different devices operating a the same supply voltages and with equal load conditions. Using the same type of input on each device, the output is measured at  $V_{DDOX}/2$ .

NOTE 5: These parameters are guaranteed by characterization. Not tested in production.

NOTE 6: This parameter is defined in accordance with JEDEC Standard 65.

Table 5D. AC Characteristics,  $V_{DD}$  = 3.3V ± 5%,  $V_{DDOx}$  = 1.8V ± 5%,  $T_A$  = -40°C to 85°C

| Parameter                       | Symbol                     |                       | Test Conditions             | Minimum | Typical | Maximum | Units |
|---------------------------------|----------------------------|-----------------------|-----------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                | Output Frequency           |                       |                             |         |         | 250     | MHz   |
| tn                              | Propagation                | CLK0;<br>NOTE 1A      |                             | 3.0     | 3.9     | 4.7     | ns    |
| tp <sub>LH</sub>                | Delay,<br>Low to High      | CLK1/CLK1;<br>NOTE 1B |                             | 3.0     | 3.9     | 4.7     | ns    |
| tsk(b)                          | Bank Skew; NOTE 2, 6       |                       | Measured on the Rising Edge |         |         | 50      | ps    |
| tsk(o)                          | Output Skew; NOTE 3, 6     |                       | Measured on the Rising Edge |         |         | 170     | ps    |
| tsk(pp)                         | Part-to-Part Sk            | kew; NOTE 4, 6        |                             |         |         | 800     | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fa             | all Time; NOTE 5      | 20% to 80%                  | 200     |         | 700     | ps    |
| ada                             | Output Duty Co             | vol o                 | f < 175MHz                  | 45      |         | 55      | %     |
| odc                             | Output Duty Cycle          |                       | <i>f</i> ≥ 175MHz           | 40      |         | 60      | %     |
| t <sub>EN</sub>                 | Output Enable Time; NOTE 5 |                       |                             |         |         | 10      | ns    |
| t <sub>DIS</sub>                | Output Disable             | e Time; NOTE 5        |                             |         |         | 10      | ns    |

For NOTES, please see above, Table 5C.



Table 5E. AC Characteristics,  $V_{DD}$  = 2.5V ± 5%,  $V_{DDOx}$  = 1.8V ± 5%,  $T_A$  = -40°C to 85°C

| Parameter                                                                  | Symbol                       |                       | Test Conditions             | Minimum | Typical | Maximum | Units |
|----------------------------------------------------------------------------|------------------------------|-----------------------|-----------------------------|---------|---------|---------|-------|
| f <sub>MAX</sub>                                                           | Output Freque                | ncy                   |                             |         |         | 250     | MHz   |
| to                                                                         | Propagation                  | CLK0;<br>NOTE 1A      |                             | 3.1     | 4.1     | 5.2     | ns    |
| tp <sub>LH</sub> tsk(b) tsk(o) tsk(pp) t <sub>R</sub> / t <sub>F</sub> odc | Low to High                  | CLK1/CLK1;<br>NOTE 1B |                             | 3.0     | 3.9     | 4.7     | ns    |
| tsk(b)                                                                     | Bank Skew; NOTE 2, 6         |                       | Measured on the Rising Edge |         |         | 70      | ps    |
| tsk(o)                                                                     | Output Skew; NOTE 3, 6       |                       | Measured on the Rising Edge |         |         | 210     | ps    |
| tsk(pp)                                                                    | Part-to-Part Skew; NOTE 4, 6 |                       |                             |         |         | 800     | ps    |
| t <sub>R</sub> / t <sub>F</sub>                                            | Output Rise/Fa               | all Time; NOTE 5      | 20% to 80%                  | 150     |         | 700     | ps    |
| odo                                                                        | Output Duty Cy               | volo                  | f < 175MHz                  | 45      |         | 55      | %     |
| ouc                                                                        | Output Duty Cy               | ycie                  | <i>f</i> ≥ 175MHz           | 40      |         | 60      | %     |
| t <sub>EN</sub>                                                            | Output Enable Time; NOTE 5   |                       |                             |         |         | 10      | ns    |
| t <sub>DIS</sub>                                                           | Output Disable               | Time; NOTE 5          |                             |         |         | 10      | ns    |

All parameters measured at 250MHz unless noted otherwise.

NOTE 1A: Measured from the  $V_{DD}/2$  of the input to  $V_{DDOX}/2$  of the output.

NOTE 1B: Measured from the differential input crossing point to  $V_{DDOX}/2$  of the output.

NOTE 2: Defined as skew within a bank with equal load conditions.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at  $V_{DDOX}/2$ .

NOTE 4: Defined as skew between outputs on different devices operating a the same supply voltages and with equal load conditions. Using the same type of input on each device, the output is measured at  $V_{DDOX}/2$ .

NOTE 5: These parameters are guaranteed by characterization. Not tested in production.

NOTE 6: This parameter is defined in accordance with JEDEC Standard 65.

## **Parameter Measurement Information**



3.3V Core/3.3V LVCMOS Output Load Test Circuit



2.5V Core/2.5V LVCMOS Output Load Test Circuit



3.3V Core/2.5V LVCMOS Output Load Test Circuit



3.3V Core/1.8V LVCMOS Output Load Test Circuit



2.5V Core/1.8V LVCMOS Output Load Test Circuit



**Differential Input Level** 

# **Parameter Measurement Information, continued**





**Output Skew** 

Part-to-Part Skew



**Propagation Delay** 



**Output Rise/Fall Time** 

**Output Duty Cycle/Pulse Width/Period** 



## **Application Information**

## Wiring the Differential Input to Accept Single Ended Levels

Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF =  $V_{DD}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{DD}$  = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609.



Figure 1. Single-Ended Signal Driving Differential Input

## **Recommendations for Unused Input and Output Pins**

### Inputs

#### **CLK/CLK Inputs**

For applications not requiring the use of the differential input, both CLK and  $\overline{\text{CLK}}$  can be left floating. Though not required, but for additional protection, a  $1\text{k}\Omega$  resistor can be tied from CLK to ground.

#### **CLK Input**

For applications not requiring the use of a clock input, it can be left floating. Though not required, but for additional protection, a  $1 k\Omega$  resistor can be tied from the CLK input to ground.

#### **LVCMOS Control Pins**

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

## **Outputs**

#### **LVCMOS Outputs**

All unused LVCMOS output can be left floating. There should be no trace attached.



## **Differential Clock Input Interface**

The CLK / $\overline{\text{CLK}}$  accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both signals must meet the V<sub>PP</sub> and V<sub>CMR</sub> input requirements. *Figures 2A to 2E* show interface examples for the CLK/ $\overline{\text{CLK}}$  input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the

vendor of the driver component to confirm the driver termination requirements. For example, in Figure 2A, the input termination applies for Renesas LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



Figure 2A. CLK/CLK Input Driven by a Renesas LVHSTL Driver



Figure 2C. CLK/CLK Input Driven by a 3.3V LVPECL Driver



Figure 2E. CLK/CLK Input Driven by a 3.3V LVPECL Driver with AC Couple



Figure 2B. CLK/CLK Input Driven by a 3.3V LVPECL Driver



Figure 2D. CLK/CLK Input Driven by a 3.3V LVDS Driver



# **Reliability Information**

## Table 6. $\theta_{JA}$ vs. Air Flow Table for a 48-LQFP

| $\theta_{JA}$ vs. Air Flow                   |          |          |          |  |  |  |  |  |  |  |  |
|----------------------------------------------|----------|----------|----------|--|--|--|--|--|--|--|--|
| Linear Feet per Minute                       | 0        | 200      | 500      |  |  |  |  |  |  |  |  |
| Single-Layer PCB, JEDEC Standard Test Boards | 67.8°C/W | 55.9°C/W | 50.1°C/W |  |  |  |  |  |  |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards  | 47.9°C/W | 42.1°C/W | 39.4°C/W |  |  |  |  |  |  |  |  |

NOTE: Most modern PCB design use multi-layered boards. The data in the second row pertains to most designs.

### **Transistor Count**

The transistor count for 87016l is: 2034

# **Package Outline Drawings**

The package outline drawings are appended at the end of this document and are accessible from the link below. The package information is the most current data available.

www.idt.com/us/en/document/cpt/prprg-package-outline-70-x-70-x-14-mm-tqfp-10010-form

# **Ordering Information**

## **Table 8. Ordering Information**

| Part/Order Number | Marking      | Package                  | Shipping Packaging | Temperature   |
|-------------------|--------------|--------------------------|--------------------|---------------|
| ICS87016AYILF     | ICS87016AYIL | "Lead-Free" 48 Lead LQFP | Tray               | -40°C to 85°C |
| ICS87016AYILFT    | ICS87016AYIL | "Lead-Free" 48 Lead LQFP | Tape & Reel        | -40°C to 85°C |

# **Revision History**

| Date              | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| January 22, 2020  | <ul><li>Updated package outline drawings section; added link.</li><li>Updated logos and footer information.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| March 23, 2015    | Ordering Information - updated part marking. Updated datasheet format.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| March 28, 2013    | Corrected typo, VOH: V <sub>DD</sub> – 0.45 to V <sub>DDOx</sub> – 0.45                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| November 15, 2012 | Remove leaded parts from Ordering Information table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| May 25, 2007      | 2.5V AC Characteristics Table - changed Output Duty Cycle test condition and limits. Added Output Pulse Width.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| March 30, 2007    | Features Section - added 2.5V/2.5V and 2.5V/1.8V to supply mode bullet. Added lead-free bullet. Pin Characteristics Table - added 2.5V/2.5V and 2.5V/1.8V to C <sub>PD</sub> . Added 2.5V Power Supply DC Characteristics Table. LVCMOS DC Characteristics Table - added 2.5V to V <sub>IH</sub> /V <sub>IL</sub> . Differential DC Characteristics Table - added 2.5V to I <sub>IH</sub> /I <sub>IL</sub> . Added 2.5V Power Supply DC Characteristics Table. Added 2.5V Power Supply DC Characteristics Table. Parameter Measurement Information - added 2.5V Core/2.5V Output Load Test Circuit and 2.5V Core/1.8V Output Load Test Circuit diagrams. Added Recommendations for Unused Input and Output Pins. Ordering Information Table - added lead-free Order/Part Number. |



| ddd | ссс | b1  | Ь   | е       | Z  | E1       | Ξ        | D1       | D        | A2   | Α1  | Α    |      | ı₩3 | :≺ <i>∨</i>     |          |
|-----|-----|-----|-----|---------|----|----------|----------|----------|----------|------|-----|------|------|-----|-----------------|----------|
| 1   | _   | .30 | .30 |         |    |          | (        |          |          | 1.35 | .05 | -    | MIN  |     | JEDE            |          |
| ı   | _   | .35 | .37 | .80 BSC | 32 | 7.00 BSC | 9.00 BSC | 7.00 BSC | 9.00 BSC | 1.40 | .10 | 1    | MON  | BBA | JEDEC VARIATION | PR/PRG32 |
| .20 | .10 | .40 | .45 |         |    | .,       |          |          |          | 1.45 | .15 | 1.60 | MAX  |     | ION             | 52       |
|     |     |     | 7   |         |    | 5,2      | 4        | 5,2      | 4        |      |     |      | m⊣oz |     |                 |          |

| _   | _   | _   | _   | _       | _  | _        | _        | _        | _        | _    |     | _    | _      |     |             | _        |
|-----|-----|-----|-----|---------|----|----------|----------|----------|----------|------|-----|------|--------|-----|-------------|----------|
| ddd | ccc | b1  | b   | е       | Ν  | £1       | ш        | D1       | D        | A2   | Α1  | А    | ГС     | b₩3 | :≺ഗ         |          |
| ı   | 1   | .17 | .17 |         |    |          |          |          |          | 1.35 | .05 | I    | M<br>Z |     | JEDEC       |          |
| ı   | 1   | .20 | .22 | .50 BSC | 48 | 7.00 BSC | 9.00 BSC | 7.00 BSC | 9.00 BSC | 1.40 | .10 | ı    | MON    | BBC | C VARIATION | PR/PRG48 |
| .08 | .08 | .23 | .27 |         |    | .,       |          |          |          | 1.45 | .15 | 1.60 | MAX    |     | N<br>N      | 48       |
|     |     |     | 7   |         |    | 5,2      | 4        | 5,2      | 4        |      |     |      | muoz   |     |             |          |

REV

9 8

ADD

"GREEN" PRG NOMENCLATURE

10/08/04

J N **∃** 

10/15/95

DATE

APPROVED

INITIAL RELEASE DESCRIPTION

REVISIONS

- ALL DIMENSIONING AND TOLERANCING CONFORM TO ANSI Y14.5M-1982
- TOP PACKAGE MAY BE SMALLER THAN BOTTOM PACKAGE BY .15 mm
- DATUMS A-B AND [-D-] TO BE DETERMINED AT DATUM PLANE [-H-
- **A** DIMENSIONS D AND E ARE TO BE DETERMINED AT SEATING PLANE |-C-
- **S** DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTRUSION IS .25 mm PER SIDE. D1 AND E1 ARE MAXIMUM BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH
- 6 DETAILS OF PIN 1 IDENTIFIER IS OPTIONAL BUT MUST BE LOCATED WITHIN THE ZONE INDICATED
- $\triangleright$ DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION IS .08 mm IN EXCESS OF THE 6 DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT.
- **∞** EXACT SHAPE OF EACH CORNER IS OPTIONAL
- 9 THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN .10 AND .25  $_{\mbox{\scriptsize mm}}$  FROM THE LEAD TIP
- 10 ALL DIMENSIONS ARE IN MILLIMETERS
- $\stackrel{\rightharpoonup}{}$ VARIATIONS BBA & BBC. THIS OUTLINE CONFORMS TO JEDEC PUBLICATION 95 REGISTRATION MS-026,

DRAWN *TV* 10/15/95 CHECKED

TITLE PR/PRG PACKAGE OUTLINE
7.0 X 7.0 X 1.4 mm TQFP
1.00/.10 FORM

DO NOT SCALE DRAWING

SHEET 2 OF 2

C

DRAWING No.

PSC-4052

03

APPROVALS DATE

ANGULAR ±

www.IDT.com

FAX: (408) 284-3572



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/