# 2.5 V/3.3 V SiGe Differential Receiver/Driver with RSECL\* Outputs # \*Reduced Swing ECL #### **Description** The NBSG16 is a differential receiver/driver targeted for high frequency applications. The device is functionally equivalent to the EP16 and LVEP16 devices with much higher bandwidth and lower EMI capabilities. Inputs incorporate internal 50 $\Omega$ termination resistors and accept NECL (Negative ECL), PECL (Positive ECL), HSTL, LVTTL, LVCMOS, CML, or LVDS. Outputs are RSECL (Reduced Swing ECL), 400 mV. The $V_{BB}$ and $V_{MM}$ pins are internally generated voltage supplies available to this device only. The $V_{BB}$ is used as a reference voltage for single-ended NECL or PECL inputs and the $V_{MM}$ pin is used as a reference voltage for LVCMOS inputs. For all single-ended input conditions, the unused complementary differential input is connected to $V_{BB}$ or $V_{MM}$ as a switching reference voltage. $V_{BB}$ or $V_{MM}$ may also rebias AC coupled inputs. When used, decouple $V_{BB}$ and $V_{MM}$ via a 0.01 $\mu$ F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, $V_{BB}$ and $V_{MM}$ outputs should be left open. #### **Features** - Maximum Input Clock Frequency > 12 GHz Typical - Maximum Input Data Rate > 12 Gb/s Typical - 120 ps Typical Propagation Delay - 40 ps Typical Rise and Fall Times - RSPECL Output with Operating Range: V<sub>CC</sub> = 2.375 V to 3.465 V with V<sub>EE</sub> = 0 V - RSNECL Output with RSNECL or NECL Inputs with Operating Range: $V_{CC} = 0$ V with $V_{EE} = -2.375$ V to -3.465 V - RSECL Output Level (400 mV Peak-to-Peak Output), Differential Output Only - 50 $\Omega$ Internal Input Termination Resistors - Compatible with Existing 2.5 V/3.3 V LVEP, EP, and LVEL Devices - V<sub>BB</sub> and V<sub>MM</sub> Reference Voltage Output - These are Pb-Free Devices ## ON Semiconductor® http://onsemi.com QFN-16 MN SUFFIX CASE 485G ## **MARKING DIAGRAMS\*** = Assembly Location = Wafer Lot ′ = Year W = Work Week = Pb-Free Package (Note: Microdot may be in either location) \*For additional marking information, refer to Application Note AND8002/D. #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 11 of this data sheet. Figure 1. QFN-16 Pinout (Top View) ## **Table 1. PIN DESCRIPTION** | Pin | Name | I/O | Description | |-----------------|-----------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VTD | - | Internal 50 $\Omega$ Termination Pin. See Table 2. | | 2 | D | ECL, CML,<br>LVCMOS, LVDS,<br>LVTTL Input | Inverted Differential Input. Internal 75 k $\Omega$ to $V_{EE}$ and 36.5 k $\Omega$ to $V_{CC}.$ | | 3 | D | ECL, CML,<br>LVCMOS, LVDS,<br>LVTTL Input | Noninverted differential input. Internal 75 k $\Omega$ to V $_{\mbox{\footnotesize EE}}$ | | 4 | VTD | - | Internal 50 $\Omega$ Termination Pin. See Table 2. | | 5, 8,<br>13, 16 | V <sub>EE</sub> | - | Negative Supply Voltage | | 6,7 | NC | - | No Connect | | 9, 12 | V <sub>CC</sub> | - | Positive Supply Voltage | | 10 | Q | RSECL Output | Noninverted Differential Output. Typically Terminated with 50 $\Omega$ to $V_{TT}$ = $V_{CC}$ – 2 $V$ | | 11 | Q | RSECL Output | Inverted Differential Output. Typically Terminated with 50 $\Omega$ to $V_{TT}$ = $V_{CC}$ – 2 $V$ | | 14 | V <sub>MM</sub> | - | LVCMOS Reference Voltage Output. (V <sub>CC</sub> – V <sub>EE</sub> )/2 | | 15 | V <sub>BB</sub> | - | ECL Reference Voltage Output | | _ | EP | - | The Exposed Pad (EP) on the QFN–16 package bottom is thermally connected to the die for improved heat transfer out of package. The exposed pad must be attached to a heat-sinking conduit. The pad is not electrically connected to the die but may be electrically and thermally connected to V <sub>EE</sub> on the PC board. | All V<sub>CC</sub> and V<sub>EE</sub> pins must be externally connected to Power Supply to guarantee proper operation. The thermally exposed pad on package bottom (see case drawing) must be attached to a heat-sinking conduit. In the differential configuration when the input termination pins (VTD, VTD) are connected to a common termination voltage, and if no signal is applied then the device will be susceptible to self-oscillation. Figure 2. Logic Diagram **Table 2. INTERFACING OPTIONS** | INTERFACING OPTIONS | CONNECTIONS | |---------------------|-----------------------------------------------------------------------------------------------------------------------------| | CML | Connect VTD and VTD to V <sub>CC</sub> | | LVDS | Connect VTD and VTD together | | AC-COUPLED | Bias VTD and VTD Inputs within (V <sub>IHCMR</sub> ) Common Mode Range | | RSECL, PECL, NECL | Standard ECL Termination Techniques | | LVTTL | The external voltage should be applied to the unused complementary differential input. Nominal voltage is 1.5 V for LVTTL. | | LVCMOS | V <sub>MM</sub> should be connected to the unused complementary differential input. | **Table 3. ATTRIBUTES** | Characteris | Value | | | | | | |--------------------------------------------------------|-----------------------------------|----------------------|--|--|--|--| | Internal Input Pulldown Resistor (D | 75 kΩ | | | | | | | Internal Input Pullup Resistor (D) | 36.5 kΩ | | | | | | | ESD Protection | Human Body Model<br>Machine Model | > 2 kV<br>> 100 V | | | | | | Moisture Sensitivity (Note 3) | Pb-Free | Level 1 | | | | | | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | | | | | Transistor Count | | 167 | | | | | | Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test | | | | | | | <sup>3.</sup> For additional information, see Application Note AND8003/D. **Table 4. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |-------------------|---------------------------------------------------|-----------------------------------------------------------------------|------------------------------------------|-------------------------------------------|--------| | V <sub>CC</sub> | Positive Power Supply | V <sub>EE</sub> = 0 V | | 3.6 | V | | V <sub>EE</sub> | Negative Power Supply | V <sub>CC</sub> = 0 V | | -3.6 | V | | VI | Positive Input<br>Negative Input | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $V_{I} \le V_{CC}$<br>$V_{I} \ge V_{EE}$ | 3.6<br>-3.6 | V<br>V | | V <sub>INPP</sub> | Differential Input Voltage $ D - \overline{D} $ | $V_{CC} - V_{EE} \ge 2.8 \text{ V}$ $V_{CC} - V_{EE} < 2.8 \text{ V}$ | | 2.8<br> V <sub>CC</sub> – V <sub>EE</sub> | V | | l <sub>out</sub> | Output Current | Continuous<br>Surge | | 25<br>50 | mA | | I <sub>BB</sub> | V <sub>BB</sub> Sink/Source | | | 1 | mA | | I <sub>MM</sub> | V <sub>MM</sub> Sink/Source | | | 1 | mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) (Note 4) | 0 lfpm<br>500 lfpm | | 41.6<br>35.2 | °C/W | | $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case) | 2S2P (Note 4) | | 4.0 | °C/W | | T <sub>sol</sub> | Wave Solder Pb-Free | | | 265 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 4. JEDEC standard multilayer board – 2S2P (2 signal, 2 power) with 8 filled thermal vias under exposed pad. Table 5. DC CHARACTERISTICS, INPUT WITH RSPECL OUTPUT $(V_{CC} = 2.5 \text{ V}; V_{EE} = 0 \text{ V}) \text{ (Note 5)}$ | | | | -40°C | | 25°C | | | 85°C | | | | |--------------------|----------------------------------------------------------------------|-----------------|-----------|--------------------------|------------|------|--------------------------|------|------|--------------------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | POWER | SUPPLY CURRENT | • | • | | • | • | • | • | • | | | | I <sub>EE</sub> | Negative Power Supply Current | 17 | 23 | 29 | 17 | 23 | 29 | 17 | 23 | 29 | mA | | RSPECL | OUTPUTS (Note 6) | • | • | | • | • | • | • | • | | | | V <sub>OH</sub> | Output HIGH Voltage | 1450 | 1530 | 1575 | 1525 | 1565 | 1600 | 1550 | 1590 | 1625 | mV | | $V_{OUTPP}$ | Output Voltage Amplitude | 350 | 410 | 525 | 350 | 410 | 525 | 350 | 410 | 525 | mV | | DIFFERE | NTIAL CLOCK INPUTS DRIVEN SING | GLE-END | ED (Figu | res 5 & 7 | ) (Note 7) | ) | | | | | | | $V_{IH}$ | Input HIGH Voltage | 1200 | | $V_{CC}$ | 1200 | | $V_{CC}$ | 1200 | | V <sub>CC</sub> | mV | | V <sub>IL</sub> | Input LOW Voltage | 0 | | V <sub>IH</sub> –<br>150 | 0 | | V <sub>IH</sub> –<br>150 | 0 | | V <sub>IH</sub> –<br>150 | mV | | $V_{th}$ | Input Threshold Voltage Range (Note 8) | 950 | | V <sub>CC</sub> – 75 | 950 | | V <sub>CC</sub> –<br>75 | 950 | | V <sub>CC</sub> – 75 | mV | | V <sub>ISE</sub> | Single-Ended Input Voltage (V <sub>IH</sub> – V <sub>IL</sub> ) | 150 | | 2600 | 150 | | 2600 | 150 | | 260 | mV | | $V_{BB}$ | PECL Output Voltage Reference | 1080 | 1140 | 1200 | 1080 | 1140 | 1200 | 1080 | 1140 | 1200 | mV | | DIFFERE | NTIAL INPUTS DRIVEN DIFFERENT | <b>ALLY</b> (Fi | gures 6 8 | & 8) (Note | 9) | | | | | | | | $V_{IHD}$ | Differential Input HIGH Voltage | 1200 | | $V_{CC}$ | 1200 | | V <sub>CC</sub> | 1200 | | V <sub>CC</sub> | mV | | V <sub>ILD</sub> | Differential Input LOW Voltage | 0 | | V <sub>IHD</sub> –<br>75 | 0 | | V <sub>IHD</sub> –<br>75 | 0 | | V <sub>IHD</sub> – 75 | mV | | V <sub>ID</sub> | Differential Input Voltage<br>(V <sub>IHD</sub> – V <sub>ILD</sub> ) | 75 | | 2600 | 75 | | 2600 | 75 | | 2600 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Note 10) (Figure 9) | 1200 | | 2500 | 1200 | | 2500 | 1200 | | 2500 | mV | | I <sub>IH</sub> | Input HIGH Current (@V <sub>IH</sub> ) | | 30 | 100 | | 30 | 100 | | 30 | 100 | μΑ | | I <sub>IL</sub> | Input LOW Current (@V <sub>IL</sub> ) | | 25 | 50 | | 25 | 50 | | 25 | 50 | μΑ | | LVCMOS | CONTROL PIN | | | | | | | | | | | | $V_{MM}$ | CMOS Output Voltage Reference V <sub>CC</sub> /2 | 1100 | 1250 | 1400 | 1100 | 1250 | 1400 | 1100 | 1250 | 1400 | mV | | TERMINA | ATION RESISTORS | | | | | | | | | | | | R <sub>TIN</sub> | Internal Input Termination Resistor | 45 | 50 | 55 | 45 | 50 | 55 | 45 | 50 | 55 | Ω | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. - 5. Input and output parameters vary 1:1 with V<sub>CC</sub>. - 6. All loading with 50 $\Omega$ to $V_{CC}$ 2.0 $V_{cc}$ . $V_{th}$ , $V_{IH}$ , $V_{IL}$ , and $V_{ISE}$ parameters must be complied with simultaneously. 8. $V_{th}$ is applied to the complementary input when operating in single-ended mode. $V_{th} = (V_{IH} V_{IL}) / 2$ . - 9. V<sub>IHD</sub>, V<sub>ILD</sub>, V<sub>ID</sub> and V<sub>IHCMR</sub> parameters must be complied with simultaneously. 10. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Table 6. DC CHARACTERISTICS, INPUT WITH RSPECL OUTPUT $(V_{CC} = 3.3 \text{ V}; V_{EE} = 0 \text{ V}) \text{ (Note 11)}$ | | | –40°C | | | 25°C | | | 85°C | | | | |--------------------|----------------------------------------------------------------------|-----------------|-----------|--------------------------|------------|------|--------------------------|------|------|--------------------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | POWER | SUPPLY CURRENT | • | • | • | • | • | • | • | • | | | | I <sub>EE</sub> | Negative Power Supply Current | 17 | 23 | 29 | 17 | 23 | 29 | 17 | 23 | 29 | mA | | RSPECL | OUTPUTS (Note 12) | • | • | • | • | • | • | • | • | | | | V <sub>OH</sub> | Output HIGH Voltage | 2250 | 2330 | 2375 | 2325 | 2365 | 2400 | 2350 | 2390 | 2425 | mV | | $V_{OUTPP}$ | Output Voltage Amplitude | 350 | 410 | 525 | 350 | 410 | 525 | 350 | 410 | 525 | mV | | DIFFERE | NTIAL CLOCK INPUTS DRIVEN SING | GLE-END | ED (Figu | res 5 & 7 | ) (Note 1: | 3) | | | | | | | $V_{IH}$ | Input HIGH Voltage | 1200 | | $V_{CC}$ | 1200 | | $V_{CC}$ | 1200 | | V <sub>CC</sub> | mV | | V <sub>IL</sub> | Input LOW Voltage | 0 | | V <sub>IH</sub> –<br>150 | 0 | | V <sub>IH</sub> –<br>150 | 0 | | V <sub>IH</sub> –<br>150 | mV | | $V_{th}$ | Input Threshold Voltage Range (Note 14) | 950 | | V <sub>CC</sub> – 75 | 950 | | V <sub>CC</sub> –<br>75 | 950 | | V <sub>CC</sub> – 75 | mV | | V <sub>ISE</sub> | Single-Ended Input Voltage<br>(V <sub>IH</sub> – V <sub>IL</sub> ) | 150 | | 2600 | 150 | | 2600 | 150 | | 260 | mV | | $V_{BB}$ | PECL Output Voltage Reference | 1880 | 1940 | 2000 | 1880 | 1940 | 2000 | 1880 | 1940 | 2000 | mV | | DIFFERE | NTIAL INPUTS DRIVEN DIFFERENT | <b>ALLY</b> (Fi | gures 6 8 | k 8) (Note | 15) | | | | | | | | $V_{IHD}$ | Differential Input HIGH Voltage | 1200 | | V <sub>CC</sub> | 1200 | | $V_{CC}$ | 1200 | | V <sub>CC</sub> | mV | | V <sub>ILD</sub> | Differential Input LOW Voltage | 0 | | V <sub>IHD</sub> –<br>75 | 0 | | V <sub>IHD</sub> –<br>75 | 0 | | V <sub>IHD</sub> – 75 | mV | | V <sub>ID</sub> | Differential Input Voltage<br>(V <sub>IHD</sub> – V <sub>ILD</sub> ) | 75 | | 2600 | 75 | | 2600 | 75 | | 2600 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Note 16) (Figure 9) | 1200 | | 3300 | 1200 | | 3300 | 1200 | | 3300 | mV | | I <sub>IH</sub> | Input HIGH Current (@V <sub>IH</sub> ) | | 30 | 100 | | 30 | 100 | | 30 | 100 | μΑ | | I <sub>IL</sub> | Input LOW Current (@V <sub>IL</sub> ) | | 25 | 50 | | 25 | 50 | | 25 | 50 | μΑ | | LVCMOS | CONTROL PIN | | | | | | | | | | | | $V_{MM}$ | CMOS Output Voltage Reference V <sub>CC</sub> /2 | 1500 | 1650 | 1800 | 1500 | 1650 | 1800 | 1500 | 1650 | 1800 | mV | | TERMINA | ATION RESISTORS | | | | | | | | | | | | R <sub>TIN</sub> | Internal Input Termination Resistor | 45 | 50 | 55 | 45 | 50 | 55 | 45 | 50 | 55 | Ω | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. - 11. Input and output parameters vary 1:1 with V<sub>CC</sub>. - 12. All loading with 50 $\Omega$ to V<sub>CC</sub> 2.0 V. 13. V<sub>th</sub>, V<sub>IH</sub>, V<sub>IL</sub>, and V<sub>ISE</sub> parameters must be complied with simultaneously. - 14. $V_{th}$ is applied to the complementary input when operating in single-ended mode. $V_{th} = (V_{IH} V_{IL}) / 2$ . - 15. V<sub>IHD</sub>, V<sub>ILD</sub>, V<sub>ID</sub> and V<sub>IHCMR</sub> parameters must be complied with simultaneously. 16. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Table 7. DC CHARACTERISTICS, NECL or RSNECL INPUT WITH NECL OUTPUT $(V_{CC} = 0 \text{ V}; V_{EE} = -3.465 \text{ V to } -2.375 \text{ V}) \text{ (Note 17)}$ | | | -40°C | | | | 25°C | | | | | | |--------------------|----------------------------------------------------------------------|--------------------------|-----------------|--------------------------|---------------------------|-----------------|--------------------------|--------------------------|-----------------|--------------------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | POWER | SUPPLY CURRENT | | • | • | • | • | • | • | • | • | • | | I <sub>EE</sub> | Negative Power Supply Current | 17 | 23 | 29 | 17 | 23 | 29 | 17 | 23 | 29 | mA | | RSPECL | OUTPUTS (Note 18) | | | | | | | | | | | | V <sub>OH</sub> | Output HIGH Voltage | -1050 | -970 | -925 | -975 | -935 | -900 | -950 | -910 | -875 | mV | | $V_{\text{OUTPP}}$ | Output Voltage Amplitude | 350 | 410 | 525 | 350 | 410 | 525 | 350 | 410 | 525 | mV | | DIFFERE | NTIAL CLOCK INPUTS DRIVEN SIN | GLE-END | <b>ED</b> (Figu | res 5 & 7 | ) (Note 19 | 9) | | | | | | | V <sub>IH</sub> | Input HIGH Voltage | V <sub>EE</sub> + 1200 | | V <sub>CC</sub> | V <sub>EE</sub> + 1200 | | V <sub>CC</sub> | V <sub>EE</sub> + 1200 | | V <sub>CC</sub> | mV | | V <sub>IL</sub> | Input LOW Voltage | V <sub>EE</sub> | | V <sub>IH</sub> –<br>150 | V <sub>EE</sub> | | V <sub>IH</sub> –<br>150 | V <sub>EE</sub> | | V <sub>IH</sub> –<br>150 | mV | | $V_{th}$ | Input Threshold Voltage Range (Note 20) | V <sub>EE</sub> + 950 | | V <sub>CC</sub> – 75 | V <sub>EE</sub> + 950 | | V <sub>CC</sub> – 75 | V <sub>EE</sub> + 950 | | V <sub>CC</sub> – 75 | mV | | V <sub>ISE</sub> | Single-Ended Input Voltage (V <sub>IH</sub> – V <sub>IL</sub> ) | 150 | | 2600 | 150 | | 2600 | 150 | | 260 | mV | | $V_{BB}$ | NECL Output Voltage Reference | -1420 | -1360 | -1300 | -1420 | -1360 | -1300 | -1420 | -1360 | -1300 | mV | | DIFFERE | NTIAL INPUTS DRIVEN DIFFERENT | <b>IALLY</b> (Fi | gures 6 8 | k 8) (Note | 21) | | | | | | | | $V_{IHD}$ | Differential Input HIGH Voltage | V <sub>EE</sub> + 1200 | | V <sub>CC</sub> | V <sub>EE</sub> +<br>1200 | | V <sub>CC</sub> | V <sub>EE</sub> + 1200 | | V <sub>CC</sub> | mV | | $V_{ILD}$ | Differential Input LOW Voltage | V <sub>EE</sub> | | V <sub>IHD</sub> –<br>75 | V <sub>EE</sub> | | V <sub>IHD</sub> –<br>75 | V <sub>EE</sub> | | V <sub>IHD</sub> –<br>75 | mV | | $V_{ID}$ | Differential Input Voltage<br>(V <sub>IHD</sub> – V <sub>ILD</sub> ) | 75 | | 2600 | 75 | | 2600 | 75 | | 2600 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Note 22) (Figure 9) | V <sub>EE</sub> + 1200 | | 0 | V <sub>EE</sub> + 1200 | | 0 | V <sub>EE</sub> + 1200 | | 0 | mV | | I <sub>IH</sub> | Input HIGH Current (@V <sub>IH</sub> ) | | 30 | 100 | | 30 | 100 | | 30 | 100 | μΑ | | I <sub>IL</sub> | Input LOW Current (@V <sub>IL</sub> ) | | 25 | 50 | | 25 | 50 | | 25 | 50 | μΑ | | LVCMOS | CONTROL PIN (Note 23) | | | | | | | | | | • | | $V_{MM}$ | CMOS Output Voltage Reference V <sub>CC</sub> /2 | V <sub>MM</sub> –<br>150 | V <sub>MM</sub> | V <sub>MM</sub> +<br>150 | V <sub>MM</sub> –<br>150 | V <sub>MM</sub> | V <sub>MM</sub> + 150 | V <sub>MM</sub> –<br>150 | V <sub>MM</sub> | V <sub>MM</sub> + 150 | mV | | TERMINA | ATION RESISTORS | | | | | | | | | | | | R <sub>TIN</sub> | Internal Input Termination Resistor | 45 | 50 | 55 | 45 | 50 | 55 | 45 | 50 | 55 | Ω | | | | | | _ | _ | | | _ | | | _ | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. <sup>17.</sup> Input and output parameters vary 1:1 with V<sub>CC</sub>. <sup>18.</sup> All loading with 50 $\Omega$ to V<sub>CC</sub> – 2.0 V. <sup>19.</sup> $V_{th}$ , $V_{IH}$ , $V_{IL}$ , and $V_{ISE}$ parameters must be complied with simultaneously. <sup>20.</sup> $V_{th}$ is applied to the complementary input when operating in single-ended mode. $V_{th} = (V_{IH} - V_{IL})/2$ . <sup>21.</sup> V<sub>IHD</sub>, V<sub>ILD</sub>, V<sub>ID</sub> and V<sub>IHCMR</sub> parameters must be complied with simultaneously. 22. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential <sup>23.</sup> $V_{MM}$ typical = $|V_{CC} - V_{EE}|/2 + V_{EE} = V_{MMT}$ #### **Table 8. AC CHARACTERISTICS** $(V_{CC} = 0 \text{ V}; V_{EE} = -3.465 \text{ V} \text{ to } -2.375 \text{ V} \text{ or } V_{CC} = 2.375 \text{ V} \text{ to } 3.465 \text{ V}; V_{EE} = 0 \text{ V})$ | | | -40°C | | 25°C | | | | | | | | |----------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------|----------|------|------|----------|------|------|----------|------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>max</sub> | Maximum Input Clock Frequency<br>(See Figure 3. f <sub>max</sub> /JITTER) (Note 24) | 10.7 | 12 | | 10.7 | 12 | | 10.7 | 12 | | GHz | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to<br>Output Differential | 90 | 110 | 130 | 100 | 120 | 140 | 95 | 125 | 145 | ps | | t <sub>SKEW</sub> | Duty Cycle Skew (Note 25) | | 3 | 15 | | 3 | 15 | | 3 | 15 | ps | | <sup>†</sup> JITTER | RMS Random Clock Jitter $f_{in} < 10 \text{ GHz}$ Peak-to-Peak Data Dependent Jitter $f_{in} < 10 \text{ Gb/s}$ | | 0.2<br>8 | 2 | | 0.2<br>8 | 2 | | 0.2<br>8 | 2 | ps | | V <sub>INPP</sub> | Input Voltage Swing/Sensitivity (Differential Configuration) (Note 26) | 75 | | 2600 | 75 | | 2600 | 75 | | 2600 | mV | | t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Times @ 1 GHz Q, Q (20% – 80%) | 20 | 30 | 50 | 20 | 30 | 50 | 20 | 30 | 50 | ps | <sup>24.</sup> Measured using a 400 mV source, 50% duty cycle clock source. All loading with 50 $\Omega$ to $V_{CC}$ – 2.0 V. Input edge rates 40 ps (20% – 80%). 25. See Figure 10. $t_{skew} = |t_{PLH} - t_{PHL}|$ for a nominal 50% differential clock input waveform. 26. $V_{INPP(max)}$ cannot exceed $V_{CC} - V_{EE}$ Figure 3. Output Voltage Amplitude ( $V_{OUTPP}$ ) / RMS Jitter vs. Input Frequency ( $f_{\rm in}$ ) at Ambient Temperature (Typical) Figure 4. 10.709 Gb/s Diagram (3.0 V, 25°C) Figure 5. Differential Input Driven Single-Ended Figure 6. Differential Inputs Driven Differentially Figure 7. V<sub>th</sub> Diagram Figure 8. Differential Inputs Driven Differentially Figure 9. V<sub>IHCMR</sub> Diagram Figure 10. AC Reference Measurement Figure 11. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.) # **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |--------------|-----------------------------------|-----------------------| | NBSG16MNG | QFN-16<br>(Pb-Free / Halide-Free) | 123 Units / Tube | | NBSG16MNR2G | QFN-16<br>(Pb-Free / Halide-Free) | 3000 / Tape & Reel | | NBSG16MNHTBG | QFN-16<br>(Pb-Free / Halide-Free) | 100 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### PACKAGE DIMENSIONS \*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. The products described herein (NBSG16), may be covered by U.S. patents including 6,362,644. There may be other patents pending. ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit ## **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative