

## Dual-Slew-Rate, Cable Driver with 3Gb/s Capability

#### Features

- SMPTE 424M, SMPTE 292M, and SMPTE 259M compliant
- Supports DVB-ASI at 270Mb/s
- Supports data rates from 270Mb/s to 2.97Gb/s
- Wide common-mode range input buffer
  - 100mV sensitivity
  - supports DC-coupling to industry-standard differential logic
  - + on-chip  $100\Omega$  differential data input termination
- Input signal trace equalization
- Differential coaxial-cable-driving output
  - Selectable slew rates
  - Adjustable output swing from 500mV<sub>pp</sub> to 1800mV<sub>pp</sub>
  - DISABLE control
- Robust output signal presence function
- Excellent output eye quality
- Power supply operation at 3.3V or 2.5V
- 135mW power consumption (2.5V supply)
- Operating temperature range: -40°C to +85°C
- Small footprint QFN package (4mm x 4mm)
  - Drop-in compatible to the GS2978
- Pb-free and RoHS compliant

### Applications

• SMPTE 424M, SMPTE 292M, and SMPTE 259M coaxial cable serial digital interfaces

#### Description

The GS2988 is a high-speed BiCMOS integrated circuit designed to drive one to two 75 $\Omega$  coaxial cables.

The GS2988 may drive data rates up to 2.97Gb/s and provides two selectable slew rates in order to achieve compliance to SMPTE 424M, SMPTE 292M, and SMPTE 259M.

The GS2988 accepts industry-standard differential input levels including LVPECL and CML.

Input trace equalization compensates for up to 10 inches of FR4 trace loss while in HD and 3G modes. This feature can be disabled using the  $\overline{EQ}_{EN}$  pin.

The DISABLE pin powers-down the entire device.

The GS2988 features adjustable output swing using an external bias resistor. The single-ended output swing is adjustable from  $500mV_{pp}$  to  $1800mV_{pp}$ .

An output signal presence function, the OSP pin, indicates whether an active signal is present at the output of the GS2988.

The GS2988 can be powered from either a 3.3V or a 2.5V supply. Power consumption is typically 135mW using a 2.5V power supply.

The GS2988 is Pb-free, and the encapsulation compound does not contain halogenated flame retardant.

This component and all homogeneous subcomponents are RoHS compliant.



**Functional Block Diagram** 

### **Revision History**

| Version | ECO    | Date          | Changes and/or Modifications                                                                                                     |
|---------|--------|---------------|----------------------------------------------------------------------------------------------------------------------------------|
| 6       | 026730 | July 2015     | Updated document to the newest corporate template.                                                                               |
| 5       | 158194 | June 2012     | Corrections to Table 2-2: DC Electrical Characteristics and Table 2-3: AC Electrical Characteristics.                            |
| 4       | 155552 | December 2010 | Corrected the Marking Diagram.                                                                                                   |
| 3       | 155359 | November 2010 | Clarified the functionality of the EQ_EN pin in Table 1-1: Pin Descriptions and throughout the document.                         |
| 2       | 155070 | October 2010  | Updated Typical Application Circuit.                                                                                             |
| 1       | 153602 | February 2010 | Converted document to Data Sheet.                                                                                                |
| 0       | 153455 | January 2010  | Converted document to Preliminary Data Sheet.<br>Changed Additive jitter numbers in Table 2-3: AC<br>Electrical Characteristics. |
| В       | 152690 | October 2009  | Updates to Section 2. Electrical Characteristics.<br>Corrections to Section 3. Input/Output Circuits.                            |
| А       | 151623 | April 2009    | New document.                                                                                                                    |

### Contents

| 1. Pin Out                                 | 4  |
|--------------------------------------------|----|
| 1.1 Pin Assignment                         | 4  |
| 1.2 Pin Descriptions                       | 4  |
| 2. Electrical Characteristics              | 6  |
| 2.1 Absolute Maximum Ratings               | 6  |
| 2.2 DC Electrical Characteristics          | 6  |
| 2.3 AC Electrical Characteristics          | 7  |
| 3. Input/Output Circuits                   | 9  |
| 4. Detailed Description                    |    |
| 4.1 Serial Data Input                      |    |
| 4.2 Input Trace-Equalization               |    |
| 4.3 Serial Data Output                     |    |
| 4.4 Output Disable                         |    |
| 4.5 Output Signal Presence Indicator (OSP) |    |
| 4.6 Output Amplitude (RSET)                |    |
| 4.7 Output Return Loss Measurement         |    |
| 5. Application Information                 | 14 |
| 5.1 PCB Layout                             | 14 |
| 5.2 Typical Application Circuit            | 14 |
| 6. Package & Ordering Information          |    |
| 6.1 Package Dimensions                     |    |
| 6.2 Recommended PCB Footprint              |    |
| 6.3 Packaging Data                         |    |
| 6.4 Solder Reflow Profiles                 |    |
| 6.5 Marking Diagram                        |    |
| 6.6 Ordering Information                   |    |

# 1. Pin Out

### **1.1 Pin Assignment**



Figure 1-1: 16-Pin QFN

### **1.2 Pin Descriptions**

#### **Table 1-1: Pin Descriptions**

| Pin Number      | Name     | Туре  | Description                                                                                                                                                                                                                          |
|-----------------|----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2            | DDI, DDI | Input | Serial data differential input.                                                                                                                                                                                                      |
| 3               | VEE      | Power | Most negative power supply connection for the input buffer and core.<br>Connect to GND.                                                                                                                                              |
| 4               | RSET     | Input | External output amplitude control resistor connection.                                                                                                                                                                               |
| 5, 7, 8, 13, 15 | N/C      | _     | No Connect.<br>These pins are not connected internally.                                                                                                                                                                              |
| 6               | DISABLE  | Input | Control signal input.<br>When set LOW, the entire device is powered-down.<br>When set HIGH, the SDO/SDO pins will output a serial data signal.<br><b>Note:</b> if this pin is left floating, the serial data output will be enabled. |

| Pin Number | Name        | Туре   | Description                                                                                                                                                                                                                                                                                                                                 |
|------------|-------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9          | VCC         | Power  | Most positive power supply connection.<br>Connect to 3.3V or 2.5V.                                                                                                                                                                                                                                                                          |
| 10         | SD/HD       | Input  | Control signal input.<br>When set HIGH, the serial data output will meet the SMPTE 259M rise/fall time<br>specification.<br>When set LOW, the serial output will meet the SMPTE 292M and SMPTE 424M rise/fall                                                                                                                               |
| 10         | 50,110      | mpar   | <b>Note:</b> if this pin is left floating, the serial data output will meet the SMPTE 259M rise/fall time specification.                                                                                                                                                                                                                    |
| 11, 12     | SDO/<br>SDO | Output | Serial data differential output.                                                                                                                                                                                                                                                                                                            |
| 14         | OSP         | Output | Output signal presence status signal output.<br>Signal levels are LVCMOS/LVTTL compatible.<br>Indicates presence of a valid output signal.<br>When the OSP pin is LOW, a good input signal has been detected within the output<br>stage pre-driver.<br>When this pin is HIGH, the output signal is invalid at the output of the pre-driver. |
| 16         | EQ_EN       | Input  | Control signal input.<br>When set LOW, trace-equalization is turned ON.<br>When set HIGH, trace-equalization is turned OFF.<br><b>Note 1:</b> if this pin is left floating, trace-equalization is turned OFF.<br><b>Note 2:</b> this pin must be pulled HIGH or left floating for operation in SD mode.                                     |
| _          | Center Pad  | Power  | Connect to most negative power supply plane following the recommendations in Recommended PCB Footprint on page 16.                                                                                                                                                                                                                          |

### Table 1-1: Pin Descriptions (Continued)

# 2. Electrical Characteristics

### 2.1 Absolute Maximum Ratings

#### **Table 2-1: Absolute Maximum Ratings**

| Parameter                       | Value                           |
|---------------------------------|---------------------------------|
| Supply Voltage                  | -0.5V to +3.6 V <sub>DC</sub>   |
| Input ESD Voltage               | 2.5kV                           |
| Storage Temperature Range       | -50°C < T <sub>s</sub> < +125°C |
| Input Voltage Range (any input) | -0.3 to (V <sub>CC</sub> +0.3)V |
| Operating Temperature Range     | -40°C to +85°C                  |
| Solder Reflow Temperature       | 260°C                           |

**Note:** Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions or at any other condition beyond those indicated in the AC/DC Electrical Characteristic sections is not implied.

### **2.2 DC Electrical Characteristics**

#### Table 2-2: DC Electrical Characteristics

 $V_{CC}$  = 3.3V ±5% or 2.5V ±5%;  $T_{A}$  = -40°C to +85°C, unless otherwise shown

| Parameter         | Symbol             | Conditions       | Min                      | Тур                                  | Мах                           | Units | Notes |
|-------------------|--------------------|------------------|--------------------------|--------------------------------------|-------------------------------|-------|-------|
| Supply Voltage    | V <sub>CC</sub>    | 3.3V Typical     | 3.135                    | 3.3                                  | 3.465                         | V     | _     |
| Supply Voltage    | ▼CC                | 2.5V Typical     | 2.375                    | 2.5                                  | 2.625                         | V     | _     |
| Power Consumption |                    | SDO/SDO enabled  | —                        | 135                                  | 160                           | mW    | 1     |
| (2.5V)            | D                  | SDO/SDO disabled | _                        | 3                                    | 5                             | mW    | 1     |
| Power Consumption | – P <sub>D</sub>   | SDO/SDO enabled  | —                        | 185                                  | 222                           | mW    | 1     |
| (3.3V)            |                    | SDO/SDO disabled | _                        | 4                                    | 6                             | mW    | 1     |
|                   |                    | VCC = 3.3V       | _                        | 56                                   | 64                            | mA    | 1     |
| Supply Current    | ۱ <sub>S</sub>     | VCC = 2.5V       | —                        | 54                                   | 61                            | mA    | 1     |
|                   |                    | Power-down       | _                        | 1                                    | 1.8                           | mA    | 1     |
| Output Voltage    | V <sub>CMOUT</sub> | Common mode      | _                        | V <sub>TERM</sub> - V <sub>OUT</sub> | _                             | V     | _     |
| Input Voltage     | V <sub>CMIN</sub>  | Common mode      | $1.4 + \Delta V_{DDI}/2$ | _                                    | $V_{CC}$ - $\Delta V_{DDI}/2$ | V     | —     |

#### Table 2-2: DC Electrical Characteristics (Continued)

| Parameter          | Symbol          | Conditions               | Min | Тур | Max | Units | Notes |
|--------------------|-----------------|--------------------------|-----|-----|-----|-------|-------|
| SD/HD, DISABLE,    | V <sub>IH</sub> | I <sub>IH</sub> <= 150μA | 1.7 | —   | _   | V     | —     |
| EQ_EN Input        | V <sub>IL</sub> | l <sub>IL</sub> <= 150μA | _   | _   | 0.4 | V     | —     |
| OSP Drive Strength | _               | _                        | 2   | _   | _   | mA    | _     |

 $V_{CC}$  = 3.3V ±5% or 2.5V ±5%;  $T_{A}$  = -40°C to +85°C, unless otherwise shown

#### Notes:

1. Power consumed in GS2988 only. Termination resistors draw extra current.

### **2.3 AC Electrical Characteristics**

#### **Table 2-3: AC Electrical Characteristics**

 $V_{CC}$  = 3.3V ±5% or 2.5V ±5%;  $T_A$  = -40°C to +85°C, unless otherwise shown

| Parameter                     | Symbol                          | Conditions            | Min | Тур | Max  | Units            | Notes |
|-------------------------------|---------------------------------|-----------------------|-----|-----|------|------------------|-------|
| Serial Input Data Rate        | DR <sub>SDO</sub>               | _                     | .27 | _   | 2.97 | Gb/s             | 1     |
|                               | _                               | 2.97Gb/s              | _   | 10  |      | ps <sub>pp</sub> | 2     |
| Additive Jitter               |                                 | 1.485Gb/s             | _   | 10  | _    | ps <sub>pp</sub> | 2     |
|                               |                                 | 270Mb/s               | _   | 30  | _    | ps <sub>pp</sub> | 2     |
| Rise/Fall Time                | t <sub>r</sub> , t <sub>f</sub> | SD/HD=0               | _   |     | 135  | ps               | 3     |
| Rise/Fail Time                | t <sub>r</sub> , t <sub>f</sub> | SD/HD=1               | 400 |     | 800  | ps               | 3     |
| Mismatch in Rise/Fall<br>Time | $	riangle t_{r} 	riangle t_{f}$ | HD/3G modes only      | _   | _   | 35   | ps               | _     |
|                               | _                               | SD/HD=0, 2.97Gb/s     | _   |     | 14   | ps               | 4, 5  |
| Duty Cycle Distortion         | _                               | SD/HD=0, 1.485Gb/s    |     | _   | 20   | ps               | 4, 5  |
|                               | _                               | SD/HD=1               |     | _   | 50   | ps               | 4, 5  |
| Overshoot                     | _                               | SD/HD=0,              |     | _   | 10   | %                | 4     |
| Output Return Loss            | ORL                             | 5MHz — 1.485GHz       | 17  | 19  | _    | dB               | 6     |
|                               | UNL                             | 1.485GHz — 2.97GHz    | 13  | 15  |      | dB               | 6     |
| Output Voltage Swing          | V <sub>OUT</sub>                | $R_{SET} = 750\Omega$ | 750 | 800 | 850  | mV <sub>pp</sub> | 4     |

#### Table 2-3: AC Electrical Characteristics (Continued)

| Parameter            | Symbol              | Conditions                                       | Min | Тур | Max  | Units             | Notes |
|----------------------|---------------------|--------------------------------------------------|-----|-----|------|-------------------|-------|
|                      |                     | Guaranteed<br>functional.                        | 100 | _   | 250  | mV <sub>ppd</sub> | _     |
| Input Voltage Swing  | $\triangle V_{DDI}$ | Guaranteed to meet all published specifications. | 250 | _   | 2200 | mV <sub>ppd</sub> | _     |
| Output Disable Delay |                     | —                                                | —   | _   | 80   | ns                | _     |
| Output Enable Delay  |                     | Output disabled to output enabled.               |     |     | 4    | μs                | _     |

 $V_{CC}$  = 3.3V ±5% or 2.5V ±5%;  $T_{A}$  = -40°C to +85°C, unless otherwise shown

#### Notes:

1. The input coupling capacitor must be set accordingly for lower data rates.

2. Turning on input trace equalization will reduce jitter in most applications.

3. Rise/Fall time measured between 20% and 80%.

4. Single-ended into  $75\Omega$  external load.

5. Calculated as the actual positive bit-width compared to the expected positive bit-width using a 1010 pattern.

6. ORL depends on board design. The GS2988 achieves this specification on Semtech's evaluation boards.

# 3. Input/Output Circuits



Figure 3-1: Differential Input Stage (DDI/DDI)







Figure 3-3: Control Input (DISABLE, SD/HD, EQ\_EN)

# 4. Detailed Description

### 4.1 Serial Data Input

The GS2988 features a differential input buffer with on-chip 100  $\Omega$  differential termination.

The serial data input signal is connected to the DDI and DDI input pins of the device.

Input signals can be single-ended or differential, DC or AC-coupled.

The serial data input buffer is capable of operation with any binary coded signal that meets the input signal level requirements, in the range of 270Mb/s to at least 2.97Gb/s.

The input circuit is self-biasing to allow for simple AC or DC-coupling of input signals to the device.

### 4.2 Input Trace-Equalization

The GS2988 features fixed trace-equalization to compensate for PCB trace dielectric losses.

**Note:** This feature is not available in SD mode, and therefore trace-equalization must be disabled when operating in this mode.

The trace-equalization has two settings, OFF and ON. ON invokes a typical 3dB gain value at 1.5GHz. This value is optimized for compensating the high-frequency losses associated with approximately 10 inches of 5-mil stripline in FR4 material.

| _        |                                |
|----------|--------------------------------|
| EQ_EN    | Function                       |
| 0        | Typical 3dB Trace Equalization |
| 1        | Trace Equalization OFF         |
| Floating | Trace Equalization OFF         |

**Table 4-1: Input Trace-Equalization** 

### 4.3 Serial Data Output

The GS2988 features a current-mode differential output driver capable of driving up to  $1800 \text{mV}_{\text{pp}}$  single-ended into a 1m length of  $75\Omega$  cable terminated at both ends.

The output signal amplitude or swing is user configurable using an external RSET resistor.

The SDO/SDO pin of the device provide the serial data outputs.

### 4.3.1 Slew Rate Selection (Rise/Fall Time Requirement)

The GS2988 supports two user-selectable output slew rates.

Control of the slew rate is determined by the setting of the SD/HD input pin.

#### **Table 4-2: Slew Rate Selection**

| SD/HD    | Rise/Fall Time              |
|----------|-----------------------------|
| 0        | SMPTE 424M & 292M compliant |
| 1        | SMPTE 259M compliant        |
| Floating | SMPTE 259M compliant        |

### 4.4 Output Disable

The GS2988 supports an output disable function for the serial data differential output.

Control of this function is determined by the setting of the DISABLE control pin.

The serial output disable (DISABLE), disables power to the entire device. When asserted LOW, the SDO/SDO output driver is powered-down.

#### **Table 4-3: Output Disable**

| DISABLE  | SDO/SDO             |
|----------|---------------------|
| 0        | All chip power-down |
| 1        | Operational         |
| Floating | Operational         |

## 4.5 Output Signal Presence Indicator (OSP)

The GS2988 supports an output signal presence indicator function.

The output signal presence pin  $(\overline{OSP})$  is an active-low output that indicates when a valid output signal has been detected at the pre-driver output.

The output signal presence function measures signal-edge energy to indicate that the pre-driver to the serial data outputs is toggling.

#### **Table 4-4: Output Signal Presence Indicator**

| Pre-Driver Output       | OSP Pin |  |
|-------------------------|---------|--|
| Valid signal present    | 0       |  |
| No valid signal present | 1       |  |

### 4.6 Output Amplitude (RSET)

The output amplitude of the GS2988 can be adjusted by changing the value of the RSET resistor as shown in Figure 4-1. For an  $800mV_{pp}$  output with a nominal  $\pm 7\%$  tolerance, a value of  $750\Omega$  is required. A  $\pm 1\%$  SMT resistor should be used.

The RSET resistor is part of an internal DC feedback loop in the GS2988. The resistor should be placed as close as possible to the R<sub>SET</sub> pin, and connected directly to the VCC plane (traces/wires may cause instability). In addition, the PCB capacitance should be minimized at this node by removing the PCB groundplane beneath the RSET resistor and the RSET pin.

**Note:** Care should be taken when considering layout of the RSET resistor. Please refer to Section 5.1 for more details.





In order to determine the best starting value for Rset, the following formula should be used:

#### Rset = 8\*(Rtrm/VoutppSE)

Where **VoutppSE** is in volts (V), and both resistances are in ohms ( $\Omega$ ).

**Rtrm** is the value of the termination resistors, which should be equal to the characteristic impedance of the cable, and is typically  $75\Omega$ .

The cable must be short ( $\leq 1$ m), and terminated at both ends for the formula to be valid.

Example: For a 75 $\Omega$  cable, Rtrm = 75 $\Omega$  (at both ends), VoutppSE = 800mV

#### Rset = 8\*(75/0.8) = 750 $\Omega$

This formula is not valid for long, unterminated, or improperly terminated cables.

This formula should be considered as a starting point, and actual swing values may vary based on layout. Also, for large output swings (>1040mV), smaller Rset values may be required in order to achieve the desired output swing level at HD and 3G data rates.

#### **Table 4-5: Typical RSET Values**

| Output Swing (mV) | RSET (Ω) |
|-------------------|----------|
| 1800*             | 332      |
| 800               | 750      |
| 500               | 1210     |

\***Note:** In order to generate output swings greater than 1040mV, VCC\_TERM must be connected to a 5V supply.

### 4.7 Output Return Loss Measurement

The GS2988 has a feature which allows users to measure ORL reliably while the device is still powered. The device can be put into a Balance mode which prevents the outputs from toggling while the device is powered on, allowing the ORL to be measured while the device is still powered.

When EQ\_EN is LOW, while SD/HD is HIGH, the device goes into Balance mode. This mode is used during ORL measurement, disabling the AC signal path of the device without powering it down. When in Balance mode, the device produces equal pull-down currents in both differential shoulders of the serial data differential output, effectively stopping the output at the output common mode voltage level. Semtech recommends using Balance mode when measuring ORL with 2.5V termination voltage.

# **5. Application Information**

### 5.1 PCB Layout

Special attention must be paid to component layout when designing serial digital interfaces for HDTV.

An FR-4 dielectric can be used, however, controlled impedance transmission lines are required for PCB traces longer than approximately 1cm. Note the following PCB artwork features used to optimize performance:

- The PCB trace width for HD rate signals is closely matched to SMT component width to minimize reflections due to changes in trace impedance
- The PCB ground plane is removed under the GS2988 output components to minimize parasitic capacitance (**Note:** care should be taken, as removing too much of the plane will make the system susceptible to EMI)
- The PCB ground plane is removed under the GS2988 RSET pin and resistor to minimize parasitic capacitance. The RSET resistor should be directly connected to the VCC plane
- Input and output BNC connectors are surface mounted in-line to eliminate a transmission line stub caused by a BNC mounting via high-speed traces
- High-speed traces are curved to minimize impedance variations due to change of PCB trace width

**Note:** For more recommendations on Trace Lengths, ORL Inductor Values and other PCB Layout Considerations, please refer to Semtech's GS2989 Design Guide (Doc ID 52070).

## **5.2 Typical Application Circuit**



between good eye shape and output return loss. 5n6 is the optimum value for an 800mV output swing. 6n8 is the optimum value for an 1800mV output swing.

#### Figure 5-1: Typical Application Circuit

# 6. Package & Ordering Information

## 6.1 Package Dimensions



Figure 6-1: Package Dimensions

## **6.2 Recommended PCB Footprint**



Figure 6-2: Recommended PCB Footprint

The Center Pad should be connected to the most negative power supply plane (VEE) by a minimum of 5 vias.

**Note:** Suggested dimensions only. Final dimensions should conform to customer design rules and process optimizations.

## 6.3 Packaging Data

#### Table 6-1: Packaging Data

| Parameter                                                                   | Value                              |  |
|-----------------------------------------------------------------------------|------------------------------------|--|
| Package type / dimensions / pad pitch                                       | 16-pin QFN / 4mm x 4mm /<br>0.65mm |  |
| Package Drawing Reference                                                   | JEDEC M0220                        |  |
| Moisture Sensitivity Level                                                  | 3                                  |  |
| Junction to Case Thermal Resistance, $\theta_{j-c}$                         | 31.0°C/W                           |  |
| Junction to Air Thermal Resistance, $\theta_{j\text{-}a}$ (at zero airflow) | 43.8°C/W                           |  |
| Psi, Ψ                                                                      | 11.0°C/W                           |  |
| Pb-free and RoHS compliant, Halogen-free                                    | Yes                                |  |

### **6.4 Solder Reflow Profiles**

The device is manufactured with Matte-Sn terminations and is compatible with both standard eutectic and Pb-free solder reflow profiles. MSL qualification was performed using the maximum Pb-free reflow profile shown in Figure 6-3.



Figure 6-3: Maximum Pb-free Solder Reflow Profile (Preferred)

## 6.5 Marking Diagram



Figure 6-4: Marking Diagram

## 6.6 Ordering Information

#### Table 6-2: Ordering Information

|        | Part Number   | Package                    | Temperature Range |
|--------|---------------|----------------------------|-------------------|
| GS2988 | GS2988-INE3   | 16-pin QFN                 | -40°C to +85°C    |
| GS2988 | GS2988-INTE3  | 16-pin QFN<br>250pc Reel   | -40°C to +85°C    |
| GS2988 | GS2988-INTE3Z | 16-pin QFN<br>2,500pc Reel | -40°C to +85°C    |
|        |               |                            |                   |

www.semtech.com



#### **IMPORTANT NOTICE**

Information relating to this product and the application or design described herein is believed to be reliable, however such information is provided as a guide only and Semtech assumes no liability for any errors in this document, or for the application or design described herein. Semtech reserves the right to make changes to the product or this document at any time without notice. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. Semtech warrants performance of its products to the specifications applicable at the time of sale, and all sales are made in accordance with Semtech's standard terms and conditions of sale.

SEMTECH PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS, OR IN NUCLEAR APPLICATIONS IN WHICH THE FAILURE COULD BE REASONABLY EXPECTED TO RESULT IN PERSONAL INJURY, LOSS OF LIFE OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. INCLUSION OF SEMTECH PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE UNDERTAKEN SOLELY AT THE CUSTOMER'S OWN RISK. Should a customer purchase or use Semtech products for any such unauthorized application, the customer shall indemnify and hold Semtech and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs damages and attorney fees which could arise.

The Semtech name and logo are registered trademarks of the Semtech Corporation. All other trademarks and trade names mentioned may be marks and names of Semtech or their respective companies. Semtech reserves the right to make changes to, or discontinue any products described in this document without further notice. Semtech makes no warranty, representation or guarantee, express or implied, regarding the suitability of its products for any particular purpose. All rights reserved.

© Semtech 2015

#### **Contact Information**

Semtech Corporation 200 Flynn Road, Camarillo, CA 93012 Phone: (805) 498-2111, Fax: (805) 498-3804 www.semtech.com