

### Temperature-Controlled, Nonvolatile, I2C Quad DAC

### *General Description*

The DS3911 is a quad, 10-bit delta-sigma output, nonvolatile (NV) controller that features an on-chip temperature sensor and associated analog-to-digital converter (ADC). The integrated temperature sensor indexes the up to 2°C resolution NV lookup tables (LUTs), encompassing a -40 $\degree$ C to +100 $\degree$ C temperature range. The LUT directly drives the delta-sigma digital-to-analog converter (DAC) outputs. This flexible LUT-based architecture allows the device to provide a temperature-compensated DAC output with arbitrary slope. Programming is accomplished by an I2C-compatible interface that operates at speeds of up to 400kHz.

#### *Applications*

Active Optical Cables Optical Transceivers

- Linear and Nonlinear Compensation
- Instrumentation and Industrial Controls

#### ◆ Four 10-Bit Delta-Sigma Outputs

- ♦ On-Chip Temperature Sensor and ADC
- $\blacklozenge$  Four Temperature-Indexed LUTs, Up to 2 $^{\circ}$ C Resolution
- ◆ I<sup>2</sup>C-Compatible Serial Interface
- ♦ Address Pins Allow Up to Four DS3911s to Share the Same I2C Bus
- ◆ 2.8V to 5.5V Digital Supply
- $\triangle$  -40°C to +100°C Operating Temperature Range
- ♦ 3mm x 5mm, 14-Pin TDFN Package

*[Ordering Information](#page-22-0) appears at end of data sheet.*

*For related parts and recommended products to use with this part, refer to <www.maximintegrated.com/DS3911.related>.*

### *Typical Operating Circuit*



For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com.

#### *Features*

# Temperature-Controlled, Nonvolatile, I2C Quad DAC

#### ABSOLUTE MAXIMUM RATINGS





*Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional opera*tion of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute *maximum rating conditions for extended periods may affect device reliability.*

#### RECOMMENDED OPERATING CONDITIONS

 $(T_A = -40^{\circ}C$  to  $+100^{\circ}C$ , unless otherwise noted.)



#### DC ELECTRICAL CHARACTERISTICS

(V<sub>CC</sub> = +2.8V to +5.5V,  $T_A$  = -40°C to +100°C, unless otherwise noted.)



#### DAC ELECTRICAL CHARACTERISTICS

( $V_{CC}$  = +2.8V to +5.5V, T<sub>A</sub> = -40°C to +100°C, unless otherwise noted.)



# Temperature-Controlled, Nonvolatile, I2C Quad DAC

#### TEMPERATURE SENSOR CHARACTERISTICS

( $V_{CC}$  = +2.8V to +5.5V,  $T_A$  = -40°C to +100°C, unless otherwise noted.)



#### <span id="page-2-0"></span>ANALOG VOLTAGE MONITORING CHARACTERISTICS

(V<sub>CC</sub> = +2.8V to +5.5V,  $T_A$  = -40°C to +100°C, unless otherwise noted.)



#### <span id="page-2-1"></span>I2C AC ELECTRICAL CHARACTERISTICS

(V<sub>CC</sub> = +2.8V to +5.5V, T<sub>A</sub> = -40°C to +100°C, timing referenced to V<sub>IL(MAX)</sub> and V<sub>IH(MIN)</sub>, unless otherwise noted.) (See [Figure 1](#page-3-0).)



# Temperature-Controlled, Nonvolatile, I2C Quad DAC

#### NONVOLATILE MEMORY CHARACTERISTICS

 $(V_{\text{CC}} = +2.8V \text{ to } +5.5V, \text{ unless otherwise noted.})$ 



Note 1: All voltages are referenced to ground. Currents entering the device are specified as positive, and currents exiting the device are specified as negative.

Note 2:  $I_{CC}$  is specified with SCL = SDA = V<sub>CC</sub>, and EN bit = 1. Typical values are at V<sub>CC</sub> = 3.3V and T<sub>A</sub> = +25°C.

Note 3: This is the minimum  $V_{CC}$  voltage that causes NV memory to be recalled.

**Note 4:** This is the time from  $V_{CC} > V_{POR}$  until initial memory recall is complete.

Note 5: Guaranteed by design.

Note 6: I<sup>2</sup>C interface timing shown is for fast-mode (400kHz) operation. This device is also backward compatible with I<sup>2</sup>C standard-mode timing.

**Note 7:**  $C_B$  = total capacitance of one bus line in pF.

Note 8: EEPROM write time begins after a STOP condition occurs.

Note 9: Guaranteed by characterization.

<span id="page-3-0"></span>

*Figure 1. I2C Timing Diagram*

### Temperature-Controlled, Nonvolatile, I2C Quad DAC



*Typical Operating Characteristics*

# Temperature-Controlled, Nonvolatile, I2C Quad DAC

*Multiple Device Connection Diagram*



### Temperature-Controlled, Nonvolatile, I2C Quad DAC

*Pin Configuration*



#### *Pin Description*



# Temperature-Controlled, Nonvolatile, I2C Quad DAC

#### *Detailed Description*

The DS3911 operates in one of two modes: lookup table (LUT) mode or digital-to-analog converter (DAC) mode. In LUT mode, the DAC's output is controlled as a function of the temperature measured by the device's internal temperature sensor and the pulse-density modulation profile stored in the associated DAC's LUT. In DAC mode, the DAC's output is controlled by the specific DAC's DAC VALUE register ([DAC0 VALUE,](#page-18-0) [DAC1 VALUE](#page-18-1), [DAC2](#page-18-2) [VALUE,](#page-18-2) and [DAC3 VALUE\)](#page-18-3) using the I2C interface. Detailed descriptions of these modes as well as additional device features are discussed in subsequent sections.

<span id="page-7-1"></span>

*Figure 2. Recommended RC Filter for DAC Outputs*

#### <span id="page-7-0"></span>*Delta-Sigma DAC Output and Control*

Four delta-sigma DAC outputs are provided, DAC0 to DAC3. With the addition of an external RC filter, these outputs provide four 10-bit resolution-analog outputs with the full-scale range set by the input  $V_{\text{RFF}}$  pin. Each output is either manually controlled or controlled using a temperature-indexed LUT. A delta-sigma converter produces a digital output using pulse-density modulation. It provides much lower output ripple than a standard digital PWM output, given the same clock rate and filter components.

[Figure 2](#page-7-1) shows two recommended filters. These external RC filter components are chosen to greatly reduce the output ripple while maintaining the desired response time. Using resistors smaller than the recommended values can degrade the output accuracy.

The device's delta-sigma outputs are 10 bits. For illustrative purposes, a 3-bit example is provided. [Figure 3](#page-7-2) shows each possible output of this 3-bit delta-sigma DAC.

The reference input voltage,  $V_{REF}$ , is the supply voltage for the output buffer of all DACs. The power supply connected to  $V_{\text{RFF}}$  must be able to support the edge-rate requirements of the delta-sigma outputs. In a typical application, a  $0.1\mu$ F capacitor should be connected between the V<sub>REF</sub> and GND pins.

<span id="page-7-2"></span>

*Figure 3. 3-Bit (8-Position) Delta-Sigma Example*

# Temperature-Controlled, Nonvolatile, I2C Quad DAC

#### *DAC Power-On Values*

Each 10-bit DAC is controlled directly by the value in its corresponding [DAC VALUE](#page-18-3) register. Each DAC also has a DAC POR register that contains the power-on-reset (POR) value for the associated DAC, along with two control bits: enable (EN) and polarity (POL). See the *[Lower](#page-15-0) [Memory Register Descriptions](#page-15-0)* section for complete lower memory descriptions.

The DAC POR [\(DAC0 POR,](#page-19-0) [DAC1 POR,](#page-19-1) [DAC2 POR,](#page-19-2) and [DAC3 POR\)](#page-19-3) registers are shadowed EEPROM with functionality controlled by the shadow EEPROM bit (SEE). If the SEE bit is high, the DAC POR registers function as SRAM only. If the **SEE** bit is low, the registers are shadowed EEPROM and EEPROM write timing,  $t_W$ , must be observed.

On power-up, the initial DAC settings are always transferred from the DAC POR registers to the corresponding DAC VALUE registers.

#### *Manual Control Mode*

On power-up, the device starts performing temperature conversions and the DAC VALUE register whose corresponding EN bit is set is updated by the LUT controller as described in the *[Lookup Table Mode](#page-8-0)* section. Clearing the EN bit enables I2C writes to the corresponding DAC VALUE and disables LUT controller updates. This allows the individual DACs whose EN bit is cleared to be controlled by writing the corresponding DAC VALUE register directly.

#### <span id="page-8-0"></span>*Lookup Table Mode*

The device has four nonvolatile memory tables, one for each of the four DACs. Each memory table is associated with an individual DAC as follows: Table 04h (DAC0), Table 05h (DAC1), Table 06h (DAC2), Table 07h (DAC3), and selected by setting the table select bits, TS[3:0], in the [CTRL](#page-15-1) register. Each DAC memory table consists of a DAC LUT table (addresses 80h–AFh) ([DAC0 LUT](#page-20-0), [DAC1 LUT](#page-20-1), [DAC2 LUT](#page-20-2), and [DAC3 LUT](#page-20-3)) and a DAC OFFSET table (addresses F8h–FFh) ([DAC0 OFFSET,](#page-21-0) [DAC1 OFFSET,](#page-21-1) [DAC2 OFFSET](#page-21-2), and [DAC3 OFFSET\)](#page-21-3). Because these four memory tables all share the same address and register mapping, the TS[3:0] bits must be used to select among them.

Each LUT address represents as little as a  $2^{\circ}$  change in temperature. [Table 1](#page-8-1) shows the full temperature-toregister mapping.

The first  $DAC$  OFFSET address corresponds to  $32^{\circ}$  of temperature. After this, every  $16^{\circ}$  of temperature converts into one [DAC OFFSET](#page-21-0) address slot. [Table 2](#page-8-2) shows the full temperature-to-register mapping.

The [TINDEX](#page-17-0) register points to a LUT address slot. The [TINDEX](#page-17-0) register can operate in two modes, as defined by the AEN bit. When the AEN bit is cleared, I2C writes to the [TINDEX](#page-17-0) register are enabled, and updates from the LUT controller are blocked. The register can be used to force DAC updates to be based on the user-selected index. The [TINDEX](#page-17-0) register directly addresses the LUT



#### <span id="page-8-1"></span>Table 1. LUT Temperature Mapping

#### <span id="page-8-2"></span>Table 2. Offset Temperature Mapping



### Temperature-Controlled, Nonvolatile, I2C Quad DAC

memory locations by dropping [TINDEX](#page-17-0)[7] and forcing it high. When  $AEN = 0$ , any address between 80h and FFh can be addressed. To get known results in the [DAC](#page-18-3) [VALUE](#page-18-3) register, [TINDEX](#page-17-0) should be kept between 80h and AFh.

The device monitors the internal temperature by repeatedly polling the temperature sensor's result at a rate of t<sub>FRAMF</sub>. Each cycle, for the DAC whose corresponding EN bit is set, the device reads the internal temperature once, and, based on that temperature, calculates the [TINDEX](#page-17-0) register. The [TINDEX](#page-17-0) value corresponds directly to the LUT memory address for the given temperature ranges. The [DAC OFFSET](#page-21-0) address is calculated based on the [TINDEX](#page-17-0) value so only one pointer is necessary. These two locations provide the values that eventually become the 10-bit DAC input, [DAC VALUE](#page-18-3). This data that gets loaded into the [DAC VALUE](#page-18-3) register is a math function of the temperature-indexed LUT value and the temperature-indexed OFFSET value, as follows:

 $DAC[9:0] = LUT$  Setting  $+ 4 \times$  OFFSET Setting

where the DAC[9:0] DAC control value is left-justified in the 16-bit [DAC VALUE](#page-18-3) register.

 $DAC VALUE[15:0] = DAC[9:0] \times 64$  $DAC VALUE[15:0] = DAC[9:0] \times 64$ 

#### Example Calculation for DAC1:

Assumptions:

- 1) Temperature is  $43^{\circ}$ C.
- 2) [DAC1 OFFSET](#page-21-1) index associated with  $43^{\circ}$ C is memory table location FCh and contains data = 2Ah.
- 3) [DAC1 LUT](#page-20-1) index associated with  $43^{\circ}$ C is memory table location 94h and contains data  $=$  7Bh.

 $DAC1 = 7Bh + 4 \times 2Ah = 123h = 291$ 

$$
DAC1 VALUE = 291 \times 64
$$

Note: Loss of information occurs if the result of the [DAC](#page-18-3) [VALUE](#page-18-3) math function described above is greater than 10 bits. It is important to set the [DAC VALUE](#page-18-3) and [DAC](#page-21-0) [OFFSET](#page-21-0) values to ensure this overflow does not occur.

The eight [DAC OFFSET](#page-21-0) registers can be independently set to achieve any desired temperature coefficient (tempco) on its associated DAC. [Figure 4](#page-9-0) demonstrates

<span id="page-9-0"></span>

*Figure 4. DAC OFFSET LUT Examples*

# Temperature-Controlled, Nonvolatile, I2C Quad DAC

<span id="page-10-0"></span>

*Figure 5. LUT Hysteresis*

<span id="page-10-1"></span>

how a positive and negative tempco can be achieved by adjusting [DAC OFFSET](#page-21-0) values. The DACs are updated after each temperature conversion.

The LUT features  $1^{\circ}$ C hysteresis to prevent chattering if the measured temperature falls on the boundary between two windows (Figure  $5$ ). This 1 $\degree$ C hysteresis is implemented in the [TINDEX](#page-17-0) register value calculation by adding  $1^{\circ}$ C to temperature changes of negative slope.

#### *Temperature Conversion and Supply Voltage Monitoring Temperature Conversion*

The device features an internal 12-bit temperature sensor that can drive the LUT and provide a measurement of the ambient temperature over I2C by reading the value stored in memory addresses 04h–05h. The sensor is functional over the entire operating temperature range, and the results are stored in signed two's-complement format with a  $1/16^{\circ}C$ resolution. See the *[Lower Memory, Register 04h–05h: TEMP](#page-17-1) [VALUE](#page-17-1)* section for the temperature sensor's bit weights. The DONETEMP bit located in the [CTRL](#page-15-1) register indicates whether a temperature conversion has been completed since the bit was last cleared.

#### *Supply Voltage Monitoring*

The device also features an internal 13-bit supply voltage  $(V_{CC})$  monitor. A left-justified value of the supply voltage measurement can be read over I2C at memory addresses 06h–07h. To calculate the supply voltage, simply convert the hexadecimal result into decimal and then multiply it by the LSB as shown in the *[Analog Voltage](#page-2-0) [Monitoring Characteristics](#page-2-0)* electrical specifications table. The DONEVCC bit located in the [CTRL](#page-15-1) register indicates whether a  $V_{CC}$  conversion has been completed since the bit was last cleared.

*Slave Address Byte and Address Pins* The slave address byte consists of a 7-bit slave address plus a R $\overline{W}$  bit, as shown in [Figure 6.](#page-10-1) The device's slave address is determined by the state of the A0 and A1 address pins. These pins allow up to four devices to reside on the same I2C bus. Address pins connected to GND result in a 0 in the corresponding bit position in the slave address. Conversely, address pins connected to  $V_{CC}$  result in a 1 in the corresponding bit positions. For example, the device's slave address byte is B0h when A0 and A1 are grounded. See the *[I2C Serial Interface](#page-10-2)* section for more information.

### *I2C Serial Interface*

#### <span id="page-10-2"></span>*I2C Definitions*

The following terminology is commonly used to describe I2C data transfers. See the timing diagram [\(Figure 1\)](#page-3-0) and the *[I2C AC Electrical Characteristics](#page-2-1)* table for additional information.

**Master Device:** The master device controls the slave devices on the bus. The master device generates SCL clock pulses and START and STOP conditions.

**Slave Devices:** Slave devices send and receive data at the master's request.

**Bus Idle or Not Busy:** Time between STOP and START conditions when both SDA and SCL are inactive and in their logic-high states.

**START Condition:** A START condition is generated by the master to initiate a new data transfer with a slave. Transitioning SDA from high to low while SCL remains high generates a START condition.

### Temperature-Controlled, Nonvolatile, I2C Quad DAC

**STOP Condition:** A STOP condition is generated by the master to end a data transfer with a slave. Transitioning SDA from low to high while SCL remains high generates a STOP condition.

Repeated START Condition: The master can use a repeated START condition at the end of one data transfer to indicate that it will immediately initiate a new data transfer following the current one. Repeated STARTs are commonly used during read operations to identify a specific memory address to begin a data transfer. A repeated START condition is issued identically to a normal START condition.

**Bit Write:** Transitions of SDA must occur during the low state of SCL. The data on SDA must remain valid and unchanged during the entire high pulse of SCL plus the setup and hold time requirements. Data is shifted into the device during the rising edge of the SCL.

Bit Read: At the end of a write operation, the master must release the SDA bus line for the proper amount of setup time before the next rising edge of SCL during a bit read. The device shifts out each bit of data on SDA at the falling edge of the previous SCL pulse and the data bit is valid at the rising edge of the current SCL pulse. Remember that the master generates all SCL clock pulses including when it is reading bits from the slave.

Acknowledge (ACK and NACK): An acknowledge (ACK) or not-acknowledge (NACK) is always the 9th bit transmitted during a byte transfer. The device receiving data (the master during a read or the slave during a write operation) performs an ACK by transmitting a zero during the 9th bit. A device performs a NACK by transmitting a one (done by releasing SDA) during the 9th bit. Timing for the ACK and NACK is identical to all other bit writes. An ACK is the acknowledgment that the device is properly receiving data (see [Figure 7](#page-12-0)). A NACK is used to terminate a read sequence, or used as an indication that the device is not receiving data.

**Byte Write:** A byte write consists of 8 bits of information transferred from the master to the slave (most significant bit first) plus a 1-bit acknowledgment from the slave to the master. The 8 bits transmitted by the master are done according to the bit write definition and the acknowledgment is read using the bit read definition.

**Byte Read:** A byte read is an 8-bit information transfer from the slave to the master plus a 1-bit ACK or NACK from the master to the slave. The 8 bits of information

that are transferred (most significant bit first) from the slave to the master are read by the master using the bit read definition, and the master transmits an ACK using the bit write definition to receive additional data bytes. The master must NACK the last byte read to terminate communication so the slave returns control of SDA to the master.

Slave Address Byte: Each slave on the I<sup>2</sup>C bus responds to a slave address byte sent immediately following a START condition. The slave address byte contains the slave address in the most significant 7 bits and the  $R/\overline{W}$  bit in the least significant bit.

The device's slave address is determined by the state of the A0 and A1 address pins as shown in [Figure 6](#page-10-1). Address pins connected to GND result in a 0 in the corresponding bit position in the slave address. Conversely, address pins connected to  $V_{CC}$  result in a 1 in the corresponding bit positions. When the R $\overline{W}$  bit is 0 (such as in B0h), the master is indicating it will write data to the slave. If R $\overline{W}$  is set to 1 (B1h in this case), the master is indicating it wants to read from the slave. If an incorrect (nonmatching) slave address is written, the device assumes the master is communicating with another I2C device and ignores the communication until the next START condition is sent.

**Memory Address:** During an I<sup>2</sup>C write operation to the device, the master must transmit a memory address to identify the memory location where the slave is to store the data. The memory address is always the second byte transmitted during a write operation following the slave address byte.

#### *I2C Communication*

See [Figure 7](#page-12-0) for I2C communication examples.

Writing a Single Byte to a Slave: The master must generate a START condition, write the slave address byte (R $\overline{W}$  = 0), write the memory address, write the byte of data, and generate a STOP condition. The master must read the slave's acknowledgement during all byte write operations.

When writing to the device, the DAC's output adjusts to the new setting once it has acknowledged the new data that is being written, and writes to the EEPROM are written following the STOP condition at the end of the write command.

Writing Multiple Bytes to a Slave: I<sup>2</sup>C write operations of multiple bytes can also be performed. During a single write sequence, up to 8 bytes in one page

### Temperature-Controlled, Nonvolatile, I2C Quad DAC

can be written at one time. If more than 8 bytes are transmitted in the sequence, only the last 8 transmitted bytes are stored. After the last physical memory location in a particular page (8-byte page write), the address counter automatically wraps back to the first location in the same page for subsequent byte write operations.

Acknowledge Polling: Any time a EEPROM byte is written, the device requires the EEPROM write time (t<sub>W</sub>) after the STOP condition to write the contents of the byte to EEPROM. During the EEPROM write time, the device does not acknowledge its slave address because it is busy. It is possible to take advantage of this phenomenon by repeatedly addressing the device, which allows communication to continue as soon as the device is ready. The alternative to acknowledge polling is to wait for a maximum period of  $t_W$  to elapse before attempting to access the device.

Reading a Single Byte from a Slave: Unlike the write operation that uses the specified memory address byte to define where the data is to be written, the read operation occurs at the present value of the memory address counter. To read a single byte from the slave, the master generates a START condition, writes the slave address byte with  $R/W = 1$ , reads the data byte

with a NACK to indicate the end of the transfer, and generates a STOP condition. However, since requiring the master to keep track of the memory address counter is impractical, the next method should be used to perform reads from a specified memory location.

Manipulating the Address Counter for Reads: A dummy write cycle can be used to force the address counter to a particular value. To do this, the master generates a START condition, writes the slave address byte (R $\overline{W}$  = 0), writes the memory address where it desires to read, generates a repeated START condition, writes the slave address byte  $(R/W = 1)$ , reads data with ACK or NACK as applicable, and generates a STOP condition. Recall that the master must NACK the last byte to inform the slave that no additional bytes are to be read. See [Figure 7](#page-12-0) for I2C communication examples.

Reading Multiple Bytes from a Slave: The read operation can be used to read multiple bytes with a single transfer. When reading bytes from the slave, the master simply ACKs the data byte if it desires to read another byte before terminating the transaction. After the master reads the last byte, it must NACK to indicate the end of the transfer and generates a STOP condition. During a single read sequence of multiple

<span id="page-12-0"></span>

*Figure 7. I2C Communication Examples*

### Temperature-Controlled, Nonvolatile, I2C Quad DAC

bytes, after the last address counter position of FFh is accessed, the address counter automatically wraps back to the first location, 00h. Read operations can continue indefinitely.

#### *I2C LUT Lockout*

Both the I2C port and the LUT controller have access to the LUTs. To prevent bus/data contention, the LUT controller goes into a wait state instead of accessing the LUT if the I2C port is active. Register updates and memory access are briefly described below.

- After a voltage or temperature conversion completes or the [TINDEX](#page-17-0) register is calculated, the results are loaded into a shadow SRAM for the associated register by a backdoor that is not seen by the I2C port. The value is pushed forward to the SRAM cell seen by the  $12C$  port at a later state. It is not pushed if the  $12C$  port is active.
- After [TINDEX](#page-17-0) is calculated and loaded into the shadow SRAM, the LUT controller goes into a round-robin loop where it updates the [VCC VALUE,](#page-18-4) [TEMP VALUE,](#page-17-1) and [TINDEX](#page-17-0) registers, reads the [DAC OFFSET](#page-21-0) and [DAC LUT,](#page-20-0) performs the calculation, and loads the result into the [DAC VALUE](#page-18-3) register. This process is where contention could occur. As such, the state machine waits until I2C is inactive before performing this process. If the I2C port were to become active for a long time period, the temperature compensation does not run.

#### *Memory Description*

The device's internal memory consists of both volatile and nonvolatile registers located in Lower Memory and four separate memory tables (Upper Memory), as shown in [Figure 8](#page-14-0).

The Lower Memory is addressed from 00h–7Fh. Lower Memory contains temperature reading,  $V_{CC}$  reading, status bits, control registers, table select bits, and all four [DAC VALUE](#page-18-3) and [DAC POR](#page-19-3) registers.

The **Upper Memory** consists of the following four memory tables. The table select bits, TS[3:0], determine which table is currently accessible through I2C at memory location 80h–FFh.

Table 04h contains a nonvolatile temperature-indexed [DAC0 LUT](#page-20-0) and [DAC0 OFFSET](#page-21-0) register designed to hold the pulse-density modulation profile for DAC0.

Table 05h contains a nonvolatile temperature-indexed [DAC1 LUT](#page-20-1) and [DAC1 OFFSET](#page-21-1) register designed to hold the pulse-density modulation profile for DAC1.

Table 06h contains a nonvolatile temperature-indexed [DAC2 LUT](#page-20-2) and [DAC2 OFFSET](#page-21-2) registers designed to hold the pulse-density modulation profile for DAC2.

Table 07h contains a nonvolatile temperature-indexed [DAC3 LUT](#page-20-3) and [DAC3 OFFSET](#page-21-3) registers designed to hold the pulse-density modulation profile for DAC3.

#### *Shadowed EEPROM*

The [DAC POR](#page-19-3) memory locations are actually shadowed EEPROM and are controlled by the shadowed EEPROM bit,  $\overline{\text{SEE}}$ . By default,  $\overline{\text{SEE}}$  is not set and these locations act as ordinary EEPROM. By setting SEE these locations function like SRAM cells, which allow an infinite number of write cycles without concern of wearing out the EEPROM. This also eliminates the requirement for the EEPROM write time, tw. Because changes made with SEE enabled do not affect the EEPROM, these changes are not retained through power cycles. The power-on value is the last value written with SEE disabled. This function can be used to speed up calibration and minimize the number of EEPROM write cycles.

# Temperature-Controlled, Nonvolatile, I2C Quad DAC

<span id="page-14-0"></span>

*Figure 8. Memory Map*

# Temperature-Controlled, Nonvolatile, I2C Quad DAC

### *Register Description*

This register map shows each byte/word (2-byte) in terms of its row and byte/word placement in the memory. The first byte in the row is located in memory at the row address (hexadecimal) in the leftmost column. Each subsequent byte/ word on the row is one/two memory locations beyond the previous byte/word's address. A total of 8 bytes are present on each row. See the *[Lower Memory Register Descriptions](#page-15-0)* section for more information about each of these bytes.

#### <span id="page-15-0"></span>*Lower Memory Register Map*



#### *Lower Memory Register Descriptions*

#### <span id="page-15-1"></span>Lower Memory, Register 00h: CTRL







Temperature-Controlled, Nonvolatile, I2C Quad DAC

#### Lower Memory, Register 01h: MODE







#### Lower Memory, Register 02h: SRAM



These general-purpose SRAM bits have no affect on device operation.

Temperature-Controlled, Nonvolatile, I2C Quad DAC

#### <span id="page-17-0"></span>Lower Memory, Register 03h: TINDEX



The [TINDEX](#page-17-0) register is the temperature indexed address pointer. The TINDEX value corresponds directly to the LUT memory address for the given temperature ranges. The [DAC OFFSET](#page-21-0) address is calculated based on the TINDEX value, so only one pointer is necessary.

The pointer value is calculated based on the current temperature reading (see the below equation). The calculation uses different math depending on which LUT range (2°C or 4°C) the current temperature measurement resides in.

$$
TINDER = \frac{Temperature + 40}{4} + 128 = \frac{Temperature - 8}{2} + 128
$$

A 1°C hysteresis is implemented in the TINDEX value calculation by adding 1°C to temperature changes of negative slope.

When the AEN bit is high, the TINDEX register is read-only and the pointer is updated after the temperature and voltage conversions have completed. When the AEN bit is cleared, I2C writes to the TINDEX register are enabled and updates from the LUT controller are blocked. The register can be used to force DAC updates to be based on the user-selected index. The TINDEX register directly addresses the LUT memory locations by dropping TINDEX[7] and forcing it high. When AEN = 0, any address between 80h and FFh can be addressed. To obtain known results in the [DAC VALUE](#page-18-3) register, TINDEX should be kept between 80h and AFh. TINDEX value is clamped for temperatures below -40°C and above 102°C.

#### <span id="page-17-1"></span>Lower Memory, Register 04h–05h: TEMP VALUE





Left-justified signed two's complement direct-to-temperature measurement. The lower 4 bits always return zero. The temperature reading is clamped to -128 $^{\circ}$ C and +127.9375 $^{\circ}$ C.

Temperature-Controlled, Nonvolatile, I2C Quad DAC

#### <span id="page-18-4"></span>Lower Memory, Register 06h–07h: VCC VALUE



Left-justified unsigned voltage measurement. To calculate the supply voltage, simply convert the hexadecimal result into decimal and then multiply it by the LSB as shown in the *[Analog Voltage Monitoring Characteristics](#page-2-0)* electrical characteristics table. The lower 3 bits always return zero.

#### <span id="page-18-3"></span><span id="page-18-2"></span><span id="page-18-1"></span><span id="page-18-0"></span>Lower Memory, Register 10h–11h: DAC3 VALUE Lower Memory, Register 12h–13h: DAC2 VALUE Lower Memory, Register 14h–15h: DAC1 VALUE Lower Memory, Register 16h–17h: DAC0 VALUE





These registers are the left- justified digital 10-bit value used for their associated DAC output. The lower 6 bits have no effect on device operation. At POR these registers are updated to the EEPROM value [DAC POR](#page-19-3). When the EN bit in DAC POR is set, this register is updated at the end of each temperature conversion, with the calculated result of values recalled from LUT and OFFSET LUT pointed to by [TINDEX](#page-17-0).

$$
V_{\text{DAC}} = \frac{V_{\text{REF}}}{1024} \times \text{DAC VALUE}
$$

# Temperature-Controlled, Nonvolatile, I2C Quad DAC

#### <span id="page-19-3"></span><span id="page-19-2"></span><span id="page-19-1"></span><span id="page-19-0"></span>Lower Memory, Register 78h–79h: DAC3 POR Lower Memory, Register 7Ah–7Bh: DAC2 POR Lower Memory, Register 7Ch–7Dh: DAC1 POR Lower Memory, Register 7Eh–7Fh: DAC0 POR







### Temperature-Controlled, Nonvolatile, I2C Quad DAC

*Upper Memory Register Descriptions*

#### <span id="page-20-2"></span><span id="page-20-1"></span><span id="page-20-0"></span>Table 04h, Register 80h–AFh: DAC0 LUT Table 05h, Register 80h–AFh: DAC1 LUT Table 06h, Register 80h–AFh: DAC2 LUT Table 07h, Register 80h–AFh: DAC3 LUT

<span id="page-20-3"></span>

The DAC LUT is a set of registers assigned to hold the pulse-density modulation profile for the associated DAC. The values in this table are added to four times the corresponding value in the [DAC OFFSET](#page-21-0) table to determine the set point for the associated DAC. In all four DAC tables, the DAC LUT registers are formatted the same. Beginning at -40°C, the LUT increments in 4°C steps per address until the temperature reaches 56°C, then it increments in 2°C steps until it clamps at 102°C. See the *LUT Temperature Mapping* table for full register-totemperature mapping. Register 80h defines the -40°C to -36°C DAC LUT value, register 81h defines the -36°C to -32°C DAC LUT value, and so on.



# Temperature-Controlled, Nonvolatile, I2C Quad DAC

#### <span id="page-21-2"></span><span id="page-21-1"></span><span id="page-21-0"></span>Table 04h, Register F8h–FFh: DAC0 OFFSET Table 05h, Register F8h–FFh: DAC1 OFFSET Table 06h, Register F8h–FFh: DAC2 OFFSET Table 07h, Register F8h–FFh: DAC3 OFFSET

<span id="page-21-3"></span>

The DAC OFFSET is a set of registers assigned to hold the pulse-density modulation profile for the associated DAC. The values in this table are multiplied by four and added to the corresponding value in the LUT table to determine the set point for the associated DAC. In all four DAC tables, the DAC OFFSET registers are formatted the same. The OFFSET registers increase in 16°C steps from -8°C to +88°C. Below -8°C the DAC OFFSET is indexed at 0xF8. See the *Offset Temperature Mapping* table for full register to temperature mapping. Register F8h defines the -40°C to  $-8^{\circ}$ C DAC OFFSET value, register F9h defines the  $-8^{\circ}$ C to  $+8^{\circ}$ C DAC OFFSET value, and so on.



#### *Applications Information*

#### *Power-Supply Decoupling*

To achieve the best results when using the DS3911, decouple the power supply with a  $0.01\mu$ F or  $0.1\mu$ F capacitor. Use a high-quality ceramic surface-mount capacitor if possible. Surface-mount components minimize lead inductance, which improves performance, and ceramic capacitors tend to have adequate high-frequency response for decoupling applications. Likewise, a decoupling capacitor should be placed from VREF to GND.

#### *SDA and SCL Pullup Resistors*

SDA is an I/O with an open-collector output that requires a pullup resistor to realize high-logic levels. A master using either an open-collector output with a pullup resistor or a push-pull output driver can be used for SCL. Pullup resistor values should be chosen to ensure that the rise and fall times listed in the *[I2C AC Electrical](#page-2-1)  [Characteristics](#page-2-1)* table are within specification. A typical value for the pullup resistors is 4.7k $\Omega$ .

# Temperature-Controlled, Nonvolatile, I2C Quad DAC



+*Denotes a lead(Pb)-free/RoHS-compliant package.*

*T = Tape and reel.*

\**EP = Exposed pad.*

### *Ordering Information Package Information*

<span id="page-22-0"></span>For the latest package outline information and land patterns (footprints), go to **<www.maximintegrated.com/packages>**. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the **Note:** Contact the factory about CSBGA version availability. drawing pertains to the package regardless of RoHS status.



### Temperature-Controlled, Nonvolatile, I2C Quad DAC

#### *Revision History*





Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and *max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.*

#### *Maxim Integrated 160 Rio Robles, San Jose, CA 95134 USA 1-408-601-1000* 24

© 2011 Maxim Integrated Products, Inc. Maxim Integrated and the Maxim Integrated logo are trademarks of Maxim Integrated Products, Inc.

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

[Maxim Integrated](http://www.mouser.com/maxim-integrated): [DS3911T+](http://www.mouser.com/access/?pn=DS3911T+) [DS3911T+T](http://www.mouser.com/access/?pn=DS3911T+T)