

- Meets ANSI EIA/TIA-232-E and ITU Recommendation V.28
- Very Low Supply Current
- Sleep Mode:  
3-State Outputs in High-Impedance State  
Ultra-Low Supply Current . . . 17  $\mu$ A Typ
- Improved Functional Replacement for:  
SN75188,  
Motorola MC1488,  
National Semiconductor DS14C88, and  
DS1488
- CMOS- and TTL-Compatible Data Inputs
- On-Chip Slew-Rate Limit . . . 30 V/ $\mu$ s
- Output Current Limit . . . 10 mA Typ
- Wide Supply Voltage Range . . .  $\pm$ 4.5 V  
to  $\pm$ 15 V

D OR N PACKAGE  
(TOP VIEW)



NOT RECOMMENDED FOR NEW DESIGNS

## description

The SN75C198 is a monolithic low-power BI-MOS device containing four low-power line drivers designed to interface data terminal equipment (DTE) with data circuit-terminating equipment (DCE) in conformance with the specifications of ANSI EIA/TIA-232-E. The drivers of the SN75C198 are similar to those of the SN75C188 quadruple driver. The drivers have a controlled-output slew rate that is limited to a maximum of 30 V/ $\mu$ s. This feature eliminates the need for external components.

The sleep-mode input, SM, can switch the outputs to high impedance, which avoids the transmission of corrupted data during power-up and allows significant system power savings during data-off periods.

The SN75C198 is characterized for operation from 0°C to 70°C.

FUNCTION TABLE

| INPUTS |   |   | OUTPUT |
|--------|---|---|--------|
| SM     | A | B | Y      |
| H      | H | H | L      |
| H      | L | X | H      |
| H      | X | L | H      |
| L      | X | X | Z      |

H = high level, L = low level,  
X = irrelevant, Z = high impedance



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# SN75C198 QUADRUPLE LOW-POWER LINE DRIVERS

SLLS051C – JULY 1990 – REVISED MARCH 1997

## logic symbol†



## logic diagram (positive logic)



† This symbol is in accordance with ANSI/IEEE Std 91-1984  
and IEC Publication 617-12.

schematics of inputs and outputs



All resistor values shown are nominal.

# SN75C198

## QUADRUPLE LOW-POWER LINE DRIVERS

SLLS051C – JULY 1990 – REVISED MARCH 1997

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

|                                                                    |                                    |
|--------------------------------------------------------------------|------------------------------------|
| Supply voltage, $V_{CC+}$ (see Note 1) .....                       | 15 V                               |
| Supply voltage, $V_{CC-}$ .....                                    | -15 V                              |
| Input voltage range, $V_I$ .....                                   | -15 V to 15 V                      |
| Output voltage range, $V_O$ .....                                  | $V_{CC-} - 6$ V to $V_{CC+} + 6$ V |
| Continuous total power dissipation .....                           | See Dissipation Rating Table       |
| Operating free-air temperature range, $T_A$ : SN75C198 .....       | 0°C to 70°C                        |
| Storage temperature range, $T_{stg}$ .....                         | -65°C to 150°C                     |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds ..... | 260°C                              |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltages are with respect to the network ground terminal.

DISSIPATION RATING TABLE

| PACKAGE | $T_A \leq 25^\circ\text{C}$<br>POWER RATING | DERATING FACTOR<br>ABOVE $T_A = 25^\circ\text{C}$ | $T_A = 70^\circ\text{C}$<br>POWER RATING |
|---------|---------------------------------------------|---------------------------------------------------|------------------------------------------|
| D       | 950 mW                                      | 7.6 mW/ $^\circ\text{C}$                          | 608 mW                                   |
| N       | 1150 mW                                     | 9.2 mW/ $^\circ\text{C}$                          | 730 mW                                   |

### recommended operating conditions

|                                       |                | MIN           | NOM       | MAX | UNIT             |
|---------------------------------------|----------------|---------------|-----------|-----|------------------|
| Supply voltage, $V_{CC+}$             |                | 4.5           | 12        | 15  | V                |
| Supply voltage, $V_{CC-}$             |                | -4.5          | -12       | -15 | V                |
| Input voltage, $V_I$ (see Figure 2)   |                | $V_{CC-} + 2$ | $V_{CC+}$ |     | V                |
| High-level input voltage, $V_{IH}$    |                | 2             |           |     | V                |
| Low-level input voltage, $V_{IL}$     | A and B inputs |               |           | 0.8 | V                |
|                                       | SM input       |               |           | 0.6 |                  |
| Operating free-air temperature, $T_A$ |                | 0             |           | 70  | $^\circ\text{C}$ |

**electrical characteristics over recommended operating free-air temperature range,  $V_{CC\pm} = \pm 12$  V, SM at 2 V (unless otherwise noted)**

| PARAMETER                                               | TEST CONDITIONS                                                       |                                          | MIN  | TYP† | MAX   | UNIT     |
|---------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------------|------|------|-------|----------|
| $V_{OH}$<br>High-level output voltage                   | $V_{IH} = 0.8$ V, $R_L = 3$ k $\Omega$                                | $V_{CC\pm} = \pm 5$ V                    | 4    |      |       | V        |
|                                                         |                                                                       | $V_{CC\pm} = \pm 12$ V                   | 10   |      |       |          |
| $V_{OL}$<br>Low-level output voltage (see Note 2)       | $V_{IH} = 2$ V, $R_L = 3$ k $\Omega$                                  | $V_{CC\pm} = \pm 5$ V                    |      | -4   |       | V        |
|                                                         |                                                                       | $V_{CC\pm} = \pm 12$ V                   |      | -10  |       |          |
| $I_{IH}$<br>High-level input current                    | $V_I = 5$ V                                                           |                                          |      | 10   |       | $\mu$ A  |
| $I_{IL}$<br>Low-level input current                     | $V_I = 0$ V                                                           |                                          |      | -10  |       | $\mu$ A  |
| $I_{OZ}$<br>High-impedance-state output current         | SM at 0.6 V                                                           | $V_O = 12$ V,<br>$V_{CC\pm} = \pm 12$ V  |      | 100  |       | $\mu$ A  |
|                                                         |                                                                       | $V_O = -12$ V,<br>$V_{CC\pm} = \pm 12$ V |      | -100 |       |          |
| $I_{OS(H)}$<br>High-level short-circuit output current‡ | $V_I = 0.8$ V, $V_O = 0$ or $V_{CC-}$                                 |                                          | -4.5 | -10  | -19.5 | mA       |
| $I_{OS(L)}$<br>Low-level short-circuit output current‡  | $V_I = 2$ V, $V_O = 0$ or $V_{CC+}$                                   |                                          | 4.5  | 10   | 19.5  | mA       |
| $r_O$<br>Output resistance                              | $V_{CC\pm} = 0$ , $V_O = -2$ V to 2 V                                 |                                          | 300  |      |       | $\Omega$ |
| $I_{CC+}$<br>Supply current from $V_{CC+}$              | A and B inputs at 0.8 V or 2 V,<br>No load                            | $V_{CC\pm} = \pm 5$ V                    | 90   | 160  |       | $\mu$ A  |
|                                                         |                                                                       | $V_{CC\pm} = \pm 12$ V                   | 95   | 160  |       |          |
|                                                         | A and B inputs at 0.8 V or 2 V,<br>$R_L = 3$ k $\Omega$ , SM at 0.6 V | $V_{CC\pm} = \pm 5$ V                    | 40   |      |       |          |
|                                                         |                                                                       | $V_{CC\pm} = \pm 12$ V                   | 40   |      |       |          |
| $I_{CC-}$<br>Supply current from $V_{CC-}$              | A and B inputs at 0.8 V or 2 V,<br>No load                            | $V_{CC\pm} = \pm 5$ V                    | -90  | -160 |       | $\mu$ A  |
|                                                         |                                                                       | $V_{CC\pm} = \pm 12$ V                   | -95  | -160 |       |          |
|                                                         | A and B inputs at 0.8 V or 2 V,<br>$R_L = 3$ k $\Omega$ , SM at 0.6 V | $V_{CC\pm} = \pm 5$ V                    | -40  |      |       |          |
|                                                         |                                                                       | $V_{CC\pm} = \pm 12$ V                   | -40  |      |       |          |

† All typical values are at  $T_A = 25^\circ\text{C}$ .

‡ Not more than one output should be shorted at a time.

NOTE 2: The algebraic convention, where the more positive (less negative) limit is designated as maximum, is used in this data sheet for logic levels only, e.g., if -10 V is a maximum, the typical value is a more negative voltage.

**switching characteristics over recommended operating free-air temperature range,  $V_{CC\pm} = \pm 12$  V (unless otherwise noted)**

| PARAMETER                                                       | TEST CONDITIONS                                                         | MIN  | TYP† | MAX | UNIT       |
|-----------------------------------------------------------------|-------------------------------------------------------------------------|------|------|-----|------------|
| $t_{PLH}$<br>Propagation delay time, low- to high-level output§ | $R_L = 3$ k $\Omega$ to 7 k $\Omega$ , $C_L = 15$ pF,<br>See Figure 1   |      | 3    |     | $\mu$ s    |
| $t_{PHL}$<br>Propagation delay time, high- to low-level output§ |                                                                         |      | 3.5  |     | $\mu$ s    |
| $t_{TLH}$<br>Transition time, low- to high-level output¶        | $R_L = 3$ k $\Omega$ to 7 k $\Omega$ , $C_L = 2500$ pF,<br>See Figure 2 | 0.53 | 1    | 3.2 | $\mu$ s    |
| $t_{THL}$<br>Transition time, high- to low-level output¶        |                                                                         | 0.53 | 1    | 3.2 | $\mu$ s    |
| $t_{TLH}$<br>Transition time, low- to high-level output#        | $R_L = 3$ k $\Omega$ to 7 k $\Omega$ , $C_L = 15$ pF,<br>See Figure 3   |      | 1.5  |     | $\mu$ s    |
| $t_{THL}$<br>Transition time, high- to low-level output#        |                                                                         |      | 1.5  |     | $\mu$ s    |
| $t_{PZH}$<br>Output enable time to high level                   | $R_L = 3$ k $\Omega$ to 7 k $\Omega$ , $C_L = 15$ pF,<br>See Figure 3   |      | 50   |     | $\mu$ s    |
| $t_{PHZ}$<br>Output disable time from high level                |                                                                         |      | 10   |     | $\mu$ s    |
| $t_{PZL}$<br>Output enable time to low level                    | $R_L = 3$ k $\Omega$ to 7 k $\Omega$ , $C_L = 15$ pF,<br>See Figure 4   |      | 15   |     | $\mu$ s    |
| $t_{PLZ}$<br>Output disable time from low level                 |                                                                         |      | 10   |     | $\mu$ s    |
| SR<br>Output slew rate#                                         | $R_L = 3$ k $\Omega$ to 7 k $\Omega$ , $C_L = 15$ pF                    | 6    | 15   | 30  | V/ $\mu$ s |

† All typical values are at  $T_A = 25^\circ\text{C}$ .

§  $t_{PHL}$  and  $t_{PLH}$  include the additional time due to on-chip slew rate and are measured at the 50% points.

¶ Measured between 10% and 90% points of output waveform

# Measured between 3-V and -3-V points of output waveform

# SN75C198

## QUADRUPLE LOW-POWER LINE DRIVERS

SLLS051C – JULY 1990 – REVISED MARCH 1997

### PARAMETER MEASUREMENT INFORMATION



NOTES: A. The pulse generator has the following characteristics:  $t_W = 25 \mu s$ , PRR = 20 kHz,  $Z_O = 50 \Omega$ ,  $t_r = t_f \leq 50 \text{ ns}$ .  
 B.  $C_L$  includes probe and jig capacitance.

Figure 1. Test Circuit and Voltage Waveforms, Propagation and Transition Times



NOTES: A. The pulse generator has the following characteristics:  $t_W = 25 \mu s$ , PRR = 20 kHz,  $Z_O = 50 \Omega$ ,  $t_r = t_f \leq 50 \text{ ns}$ .  
 B.  $C_L$  includes probe and jig capacitance.

Figure 2. Test Circuit and Voltage Waveforms, Transition Times



NOTES: A. The pulse generator has the following characteristics:  $t_W = 25 \mu s$ , PRR = 20 kHz,  $Z_O = 50 \Omega$ ,  $t_r = t_f \leq 50 \text{ ns}$ .  
 B.  $C_L$  includes probe and jig capacitance.

Figure 3. Driver Test Circuit and Voltage Waveforms

PARAMETER MEASUREMENT INFORMATION



NOTES: A. The pulse generator has the following characteristics:  $t_W = 25 \mu s$ , PRR = 20 kHz,  $Z_O = 50 \Omega$ ,  $t_r = t_f \leq 50 \text{ ns}$ .  
 B.  $C_L$  includes probe and jig capacitance.

Figure 4. Driver Test Circuit and Voltage Waveforms

# SN75C198

## QUADRUPLE LOW-POWER LINE DRIVERS

SLLS051C – JULY 1990 – REVISED MARCH 1997

### TYPICAL CHARACTERISTICS



Figure 5



Figure 6



Figure 7



Figure 8

TYPICAL CHARACTERISTICS



Figure 9



Figure 10



Figure 11



Figure 12

# SN75C198

## QUADRUPLE LOW-POWER LINE DRIVERS

SLLS051C – JULY 1990 – REVISED MARCH 1997

### TYPICAL CHARACTERISTICS



Figure 13



Figure 14



Figure 15



Figure 16

TYPICAL CHARACTERISTICS



Figure 17



Figure 18

**PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2)         | Lead/Ball Finish<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples        |
|------------------|---------------|--------------|-----------------|------|-------------|-------------------------|-------------------------|----------------------|--------------|-------------------------|----------------|
| SN75C198D        | ACTIVE        | SOIC         | D               | 14   | 50          | Green (RoHS & no Sb/Br) | NIPDAU                  | Level-1-260C-UNLIM   | 0 to 70      | SN75C198                | <b>Samples</b> |
| SN75C198N        | ACTIVE        | PDIP         | N               | 14   | 25          | Green (RoHS & no Sb/Br) | NIPDAU                  | N / A for Pkg Type   | 0 to 70      | SN75C198N               | <b>Samples</b> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

## PACKAGE OPTION ADDENDUM

6-Feb-2020

D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0.15) each side.

D Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0.43) each side.

E Reference JEDEC MS-012 variation AB.

D (R-PDSO-G14)

PLASTIC SMALL OUTLINE

Example Board Layout  
(Note C)Stencil Openings  
(Note D)Example  
Non Soldermask Defined PadExample  
Pad Geometry  
(See Note C)Example  
Solder Mask Opening  
(See Note E)

4211283-3/E 08/12

NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

## N (R-PDIP-T\*\*)

16 PINS SHOWN

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).  
 B. This drawing is subject to change without notice.

△ Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

△ The 20 pin end lead shoulder width is a vendor option, either half or full width.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale ([www.ti.com/legal/termsofsale.html](http://www.ti.com/legal/termsofsale.html)) or other applicable terms available either on [ti.com](http://ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2020, Texas Instruments Incorporated