





Sample &

Buv





LM3686

SNVS520F-AUGUST 2008-REVISED NOVEMBER 2016

## LM3686 Step-Down DC-DC Converter With Integrated Post Linear Regulators System And Low-Noise Linear Regulator

#### Features 1

- **DC-DC Regulator** 
  - V<sub>OUT DCDC</sub> = 1.2 V to 2.5 V
  - 600-mA Maximum I<sub>I OAD</sub>
  - 3-MHz Typical PWM Fixed Switching Frequency
  - Automatic PFM/PWM Mode Switching
  - Internal Synchronous Rectification
  - Internal Soft Start
- Dual-Rail Linear Regulator: LILO
  - Load Transients < 50-mV Peak Typical
  - Line Transients < 1-mV Peak Typical</li>
  - V<sub>OUT LILO</sub> = 0.7 V to 2 V
  - 70-µA Typical I<sub>Q</sub> and 300-mA Maximum I<sub>LOAD</sub>
- Linear Regulator: LDO
  - Load Transients < 80-mV Peak Typical</li>
  - Line Transients < 1-mV Peak Typical</li>
  - V<sub>OUT LDO</sub> = 1.5 V to 3.3 V
  - 50-µA Typical I<sub>Q</sub> and 350-mA Maximum I<sub>LOAD</sub>
- **Combined Global Features** 
  - −  $V_{BATT} \ge$  Maximum ( $V_{OUT LILO}$  + 1.5 V, 2.7 V)
  - Operates From a Single Li-Ion Cell or 3-Cell NiMH/NiCd Batteries
  - 100- $\mu$ A I<sub>Q</sub> and 900-mA Maximum I<sub>LOAD</sub>

## 2 Applications

- Mobile TVs, Hand-Held Radios
- Personal Digital Assistants, Palm-Top PCs
- Portable Instruments and Personal Clients
- **Battery-Powered Devices**

## 3 Description

The LM3686 is a step-down DC-DC converter with a very low-dropout linear regulator and a low-noise linear regulator optimized for powering ultra-low voltage circuits. It provides three outputs with combined load current up to 900 mA over an input voltage range from 2.7 V to 5.5 V.

The device offers superior features and performance for many applications. Automatic intelligent switching between PWM low-noise and PFM low-current mode offers improved system control. During full-power operation, a fixed-frequency 3 MHz (typical), PWM mode drives loads from approximately 70 mA to 600 mA maximum. Hysteretic PFM mode extends the battery life through reduction of the quiescent current to 28  $\mu$ A (typical) at light load and system standby. Internal synchronous rectification provides high efficiency.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)     |
|-------------|------------|---------------------|
| LM3686      | DSBGA (12) | 2.435 mm × 1.687 mm |

<sup>(1)</sup> For all available packages, see the orderable addendum at the end of the data sheet.



## Typical Application

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



Page

Page

## **Table of Contents**

| Feat | tures 1                                                                                                       |
|------|---------------------------------------------------------------------------------------------------------------|
| Арр  | lications 1                                                                                                   |
| Des  | cription 1                                                                                                    |
| Rev  | ision History 2                                                                                               |
| Des  | cription (Continued) 3                                                                                        |
| Pin  | Configuration and Functions 3                                                                                 |
| Spe  | cifications 4                                                                                                 |
| 7.1  | Absolute Maximum Ratings 4                                                                                    |
| 7.2  | ESD Ratings 4                                                                                                 |
| 7.3  | Recommended Operating Conditions 4                                                                            |
| 7.4  | Thermal Information 4                                                                                         |
| 7.5  | Electrical Characteristics: Linear Regulator - LILO 5                                                         |
| 7.6  | Electrical Characteristics: Linear Regulator - LDO 6                                                          |
| 7.7  | Electrical Characteristics: DC-DC Converter                                                                   |
| 7.8  | Electrical Characteristics: Global Parameters (DCDC, LILO, and LDO)                                           |
| 7.9  | Typical Characteristics 9                                                                                     |
| Deta | ailed Description 11                                                                                          |
| 8.1  | Overview 11                                                                                                   |
| 8.2  | Functional Block Diagram 12                                                                                   |
|      | App<br>Des<br>Rev<br>Des<br>Pin<br>7.1<br>7.2<br>7.3<br>7.4<br>7.5<br>7.6<br>7.7<br>7.8<br>7.9<br>Deta<br>8.1 |

|    | 8.3  | Feature Description                             | 12 |
|----|------|-------------------------------------------------|----|
|    | 8.4  | Device Functional Modes                         | 16 |
| 9  | App  | lication and Implementation                     | 17 |
|    | 9.1  | Application Information                         |    |
|    | 9.2  | Typical Application                             | 17 |
| 10 | Pow  | ver Supply Recommendations                      | 22 |
| 11 | Lay  | out                                             | 22 |
|    | 11.1 | Layout Guidelines                               | 22 |
|    | 11.2 | Layout Example                                  | 23 |
|    | 11.3 | DSBGA Package Assembly and Use                  | 23 |
| 12 | Dev  | ice and Documentation Support                   | 24 |
|    | 12.1 | Device Support                                  | 24 |
|    | 12.2 | Related Documentation                           | 24 |
|    | 12.3 | Receiving Notification of Documentation Updates | 24 |
|    | 12.4 | Community Resources                             | 24 |
|    | 12.5 | Trademarks                                      | 24 |
|    | 12.6 | Electrostatic Discharge Caution                 | 24 |
|    | 12.7 | Glossary                                        | 24 |
| 13 | Mec  | hanical, Packaging, and Orderable               |    |
|    |      | mation                                          | 24 |
|    |      |                                                 |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision E (May 2013) to Revision F

## 

#### Changes from Revision D (April 2013) to Revision E



## **5** Description (Continued)

Three enable (EN\_x) pins allow the separate operation of either the DC-DC, post-regulation linear regulator, or the linear regulator alone. If the DC-DC is not enabled during start-up of the post-regulation linear regulator, a parallel small-pass transistor supplies the linear regulator from  $V_{BATT}$  with maximal 50 mA. In the combined operation where both enables are raised together, the small-pass transistor is deactivated and the big pass transistor provides 350 mA output current. In shutdown mode (EN\_x pins pulled low), the device turns off and reduces battery consumption to 2.5  $\mu$ A (typical).

The LM3686 is available in a 12-pin DSBGA package. A high-switching frequency of 3 MHz (typical) allows the use of a few tiny surface-mount components. Only six external surface-mount components, an inductor and five ceramic capacitors, are required to establish a 15.66 mm<sup>2</sup> total solution size.

## 6 Pin Configuration and Functions

| _ | YZR Package<br>12-Pin DSBGA<br>Top View |      |      |      |  |  |  |
|---|-----------------------------------------|------|------|------|--|--|--|
|   | (A3)                                    | (B3) | (C3) | (D3) |  |  |  |
|   | $(\widehat{A2})$                        | (B2) | (C2) | (D2) |  |  |  |
|   | (Â1)                                    | (B1) | (C1) | (D1) |  |  |  |



#### **Pin Functions**

| PIN |                       | TYPE   | DESCRIPTION                                                                                                                                                                 |  |  |
|-----|-----------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NO. | NAME                  | TIPE   | DESCRIPTION                                                                                                                                                                 |  |  |
| A1  | PGND                  | Ground | Power ground pin                                                                                                                                                            |  |  |
| A2  | SW                    | Analog | Switching node connection to the internal PFET switch and NFET synchronous rectifier.                                                                                       |  |  |
| A3  | FB_DCDC               | Input  | Feedback analog input for the DC-DC converter. Connect to the output filter capacitor.                                                                                      |  |  |
| B1  | V <sub>BATT</sub>     | Power  | Power supply input for switcher. Connect to the input filter capacitor.                                                                                                     |  |  |
| B2  | EN_LILO               | Input  | Enable input for the linear regulator. The linear regulator is in shutdown mode if voltage at this pin is < 0.4 V and enabled if > 1.1 V. Do not leave this pin floating.   |  |  |
| B3  | EN_DCDC               | Input  | Enable input for the DC-DC converter. The DC-DC converter is in shutdown mode if voltage at this pin is < $0.4$ V and enabled if > $1.1$ V. Do not leave this pin floating. |  |  |
| C1  | V <sub>IN_LDO</sub>   | Input  | Input power to LDO — must tie to V <sub>BATT</sub> at all times.                                                                                                            |  |  |
| C2  | EN_LDO                | Input  | Enable input for the linear regulator. The linear regulator is in shutdown mode if voltage at this pin is < 0.4 V and enabled if > 1.1 V. Do not leave this pin floating.   |  |  |
| C3  | QGND                  | Ground | Quiet GND pin for LDO and reference circuit                                                                                                                                 |  |  |
| D1  | V <sub>OUT_LDO</sub>  | Output | Voltage output of the linear regulator                                                                                                                                      |  |  |
| D2  | V <sub>OUT_LILO</sub> | Output | Voltage output of the low input linear regulator                                                                                                                            |  |  |
| D3  | V <sub>IN_LILO</sub>  | Input  | Input power to LILO ( $V_{IN\_LILO}$ ) connects to output of DCDC or standalone.                                                                                            |  |  |

## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) $^{(1)(2)(3)(4)}$ 

|                                             | MIN             | МАХ                                                             | UNIT |
|---------------------------------------------|-----------------|-----------------------------------------------------------------|------|
| V <sub>BATT</sub> pin to GND and QGND       | -0.2            | 6                                                               | V    |
| EN_x pins, FB_DC-DC pin, SW pin             |                 | (GND – 0.2 V) to (V <sub>BATT</sub> +0.2 V) with 6 V<br>maximum |      |
| Continuous power dissipation <sup>(5)</sup> | Internally limi | Internally limited                                              |      |
| Junction temperature, T <sub>J-MAX</sub>    |                 | 150                                                             | °C   |
| Storage temperature, T <sub>stg</sub>       | -65             | 150                                                             | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) All voltages are with respect to the potential at the GND pin.
- (3) If Military/Aerospace specified devices are required, contact the Texas Instruments Sales Office/Distributors for availability and specifications.

(4) For detailed soldering specifications and information, see AN-1112 DSBGA Wafer Level Chip Scale Package.

(5) Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at  $T_J = 150^{\circ}C$  (typical) and disengages at  $T_J = 130^{\circ}C$  (typical).

#### 7.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatio discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±200  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                    | MIN | MAX | UNIT |
|----------------------------------------------------|-----|-----|------|
| Input voltage, V <sub>BATT</sub> (DC-DC and LDO)   | 2.7 | 5.5 | V    |
| Junction temperature, T <sub>J</sub>               | -40 | 125 | °C   |
| Ambient temperature, T <sub>A</sub> <sup>(1)</sup> | -40 | 85  | °C   |

(1) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature (T<sub>A-MAX</sub>) is dependent on the maximum operating junction temperature (T<sub>J-MAX-OP</sub> = 125°C), the maximum power dissipation of the device in the application (P<sub>D-MAX</sub>), and the junction-to ambient thermal resistance of the part/package in the application (R<sub>θJA</sub>), as given by the following equation: T<sub>A-MAX</sub> = T<sub>J-MAX-OP</sub> - (R<sub>θJA</sub> × PD-MAX).

#### 7.4 Thermal Information

|                       |                                              | LM3686      |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | YZR (DSBGA) | UNIT |
|                       |                                              | 12 PINS     |      |
| $R_{	ext{	heta}JA}$   | Junction-to-ambient thermal resistance       | 80.9        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 0.4         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 16.8        | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.2         | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 16.9        | °C/W |

(1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.



#### 7.5 Electrical Characteristics: Linear Regulator - LILO

Unless otherwise noted, limits apply for  $T_A = 25^{\circ}C$ , specifications apply to the closed-loop typical application circuits (linear regulator) with  $V_{IN\_LDO} = V_{BATT} = 3.6 V^{(1)}$ ,  $V_{IN\_LILO} = V_{OUT\_DCDC(NOM)}$ ,  $V_{EN}$  (AII) =  $V_{BATT}$ ,  $C_{IN\_DC} = 4.7 \mu$ F,  $C_{OUT\_LILO} = 2.2 \mu$ F,  $C_{IN\_LDO} = 1 \mu$ F,  $C_{OUT\_LDO} = 1 \mu$ F,  $C_{OUT\_DC} = C_{IN\_LILO} = 10 \mu$ F.<sup>(2)(3)(4)(5)</sup>

|                                            | PARAMETER                                        | TEST CONDITIONS                                                                                                                                                                                                                         | MIN   | ТҮР | MAX   | UNIT  |
|--------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|-------|
| EN_DC-DC =                                 | EN_LILO = ON - LARGE NMOS                        |                                                                                                                                                                                                                                         |       |     |       |       |
| $\Delta V_{OUT\_LILO}$ ,                   | Output voltage accuracy,                         | $I_{OUT\_LILO} = 1 \text{ mA to } 350 \text{ mA},$<br>$V_{IN\_LILO} = V_{OUT\_DCDC}$<br>$V_{BATT} = 3.6 \text{ V}$                                                                                                                      |       | 1.2 |       | V     |
| V <sub>OUT_LILO</sub>                      | Vout-lilo                                        | $\begin{array}{l} I_{OUT\_LILO} = 1 \text{ mA to } 350 \text{ mA}, \\ V_{IN\_LILO} = V_{OUT\_DCDC} \\ V_{BATT} = 3.6 \text{ V}, -40^{\circ}\text{C} \leq \text{T}_{\text{A}} = \text{T}_{\text{J}} \leq 85^{\circ}\text{C} \end{array}$ | 1.176 |     | 1.224 | v     |
| ΔV <sub>OUT_LILO</sub> /                   | Lood regulation <sup>(6)</sup>                   | $    I_{OUT\_LILO} = 1 \mbox{ mA to } 350 \mbox{ mA}, \\    V_{IN\_LILO} = V_{OUT\_DCDC} \\    V_{BATT} = 3.6 \mbox{ V} $                                                                                                               |       | 4   |       | μV/mA |
| ΔmA                                        | Load regulation <sup>(6)</sup>                   | $\label{eq:loss_loss} \begin{array}{l} I_{OUT\_LILO} = 1 \mbox{ mA to } 350 \mbox{ mA,} \\ V_{IN\_LILO} = V_{OUT\_DCDC} \\ V_{BATT} = 3.6 \mbox{ V, } -40^{\circ}\mbox{C} \leq T_A = T_J \leq 85^{\circ}\mbox{C} \end{array}$           |       |     | 12    | μν/πΑ |
|                                            | Dropout voltage <sup>(7)</sup>                   | $    V_{BATT} = V_{OUT\_LILO} + 1.5 V (V_{IN\_LILO} \\                                   $                                                                                                                                              |       | 50  |       | mV    |
| V <sub>DROP</sub>                          |                                                  | $ \begin{array}{l} V_{BATT} = V_{OUT\_LILO} + 1.5 \ V \ (V_{IN\_LILO} \\ disconnected \ from \ V_{OUT\_DCDC}) \\ I_{OUT} = 350 \ mA, -40^{\circ}C \leq T_{A} = T_{J} \leq 85^{\circ}C \end{array} $                                     |       |     | 80    | mv    |
|                                            |                                                  | $V_{BATT} = V_{IN\_LILO} = 3.6 V$                                                                                                                                                                                                       |       | 70  |       |       |
| I <sub>Q_VIN_LILO</sub>                    | Quiescent current                                | $    V_{BATT} = V_{IN\_LILO} = 3.6 V                                  $                                                                                                                                                                 |       |     | 90    | μA    |
| I <sub>SC_LILO</sub>                       | Short-circuit current limit                      |                                                                                                                                                                                                                                         | 400   |     |       | mA    |
| EN_DC-DC =                                 | OFF, EN_LILO = ON - SMALL N                      | MOS                                                                                                                                                                                                                                     |       |     | ·     |       |
| $\Delta V_{OUT\_LILO},$<br>$V_{OUT\_LILO}$ | Output voltage accuracy<br>V <sub>OUT_LILO</sub> | $I_{OUT} = 1 \text{ mA to } 50 \text{ mA}$<br>-40°C ≤ T <sub>A</sub> = T <sub>J</sub> ≤ 85°C                                                                                                                                            | 1.176 |     | 1.224 | V     |
| A)/                                        |                                                  | $V_{IN\_LILO} = (V_{OUT\_LILO} + 0.3 \text{ V}) \text{ to } 5.5 \text{ V}$                                                                                                                                                              |       | 0.4 |       |       |
| $\Delta V_{OUT\_LILO}, \\ \Delta V_{BATT}$ | Line regulation (small NMOS) <sup>(8)</sup>      | $V_{IN\_LILO} = (V_{OUT\_LILO} + 0.3 \text{ V}) \text{ to } 5.5 \text{ V}$<br>-40°C ≤ T <sub>A</sub> = T <sub>J</sub> ≤ 85°C                                                                                                            |       |     | 1.5   | mV/V  |
| I <sub>SC_LILO</sub>                       | Short-circuit current                            | $V_{OUT\_LILO} = GND, -40^{\circ}C \le T_A = T_J \le 85^{\circ}C$                                                                                                                                                                       | 70    |     |       |       |
| T <sub>STARTUP</sub>                       | Start-up time                                    | EN to 0.95 V <sub>OUT</sub>                                                                                                                                                                                                             |       | 70  |       | μs    |

(1)  $V_{IN\_LDO}$  must be ON at all time for biasing internal reference circuits.

(2) All voltages are with respect to the potential at the GND pin.

Minimum (MIN) and maximum (MAX) limits are specified by design, test, or statistical analysis. Typical (TYP) numbers represent the (3) most likely norm. Unless otherwise specified, conditions for typical specifications are: V<sub>BATT</sub> = 3.6 V and T<sub>A</sub> = 25°C.

(4) The parameters in the electrical characteristic table are tested at V<sub>BATT</sub> = 3.6 V unless otherwise specified. For performance over the input voltage range refer to Typical Characteristics.

(5)The input voltage ranges recommended for ideal application performance for the specified output voltages are:  $V_{\text{BATT}} = 2.7 \text{ V to } 5.5 \text{ V for } 1 \text{ V} \le \text{V}_{\text{OUT\_DCDC}} < 1.8 \text{ V} \\ V_{\text{BATT}} = (\text{V}_{\text{OUT\_DCDC}} + 1 \text{ V}) \text{ to } 5.5 \text{ V for } 1.8 \text{ V} \le \text{V}_{\text{OUT\_DCDC}} < 3.6 \text{ V}.$ 

To calculate the output voltage from the load regulation specified, use the following equation: (6)

 $\Delta V_{OUT}$  = load regulation (%/mA) × nominal  $V_{OUT}$  (V) ×  $\Delta I_{OUT}$  (mA).

(7) Dropout voltage is defined as the input to output voltage differential at which the output voltage falls to 100 mV below the nominal output voltage.

To calculate the output voltage from the line regulation specified, use the following equation: (8)  $\Delta V_{OUT}$  = line regulation (%/V) × nominal  $V_{OUT}$  (V) ×  $\Delta V_{IN}$  (V).

## Electrical Characteristics: Linear Regulator - LILO (continued)

Unless otherwise noted, limits apply for  $T_A = 25^{\circ}$ C, specifications apply to the closed-loop typical application circuits (linear regulator) with  $V_{IN\_LDO} = V_{BATT} = 3.6 V^{(1)}$ ,  $V_{IN\_LILO} = V_{OUT\_DCDC(NOM)}$ ,  $V_{EN}$  (All) =  $V_{BATT}$ ,  $C_{IN\_DC} = 4.7 \mu$ F,  $C_{OUT\_LILO} = 2.2 \mu$ F,  $C_{IN\_LDO} = 1 \mu$ F,  $C_{OUT\_LDO} = 1 \mu$ F,  $C_{OUT\_DC} = C_{IN\_LILO} = 10 \mu$ F.<sup>(2)(3)(4)(5)</sup>

|                        | PARAMETER                                            | TEST CONDITIONS                                                                                                                                                              | MIN | TYP                 | MAX | UNIT          |  |  |
|------------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------|-----|---------------|--|--|
| SYSTEM CH              | SYSTEM CHARACTERISTICS <sup>(9)</sup>                |                                                                                                                                                                              |     |                     |     |               |  |  |
| 2022                   | Power supply rejection ratio                         | Signal to $V_{BATT}$ = 3.6 V, $V_{IN\_LILO}$ = 1.8 V,<br>$I_{OUT}$ = 200 mA, $f$ = 100 Hz                                                                                    |     | 68                  |     |               |  |  |
| PSRR                   |                                                      | Signal to $V_{IN\_LILO} = 1.8 V$ ,<br>$I_{OUT} = 200 \text{ mA}$ , $f = 100 \text{ kHz}$                                                                                     |     | 60                  |     | dB            |  |  |
| e <sub>N_LILO</sub>    | Output noise voltage                                 | $BW = 10 \text{ Hz to } 100 \text{ kHz},  \text{V}_{\text{IN\_LILO}} = 1.8 \text{ V}, \\ \text{I}_{\text{OUT}} = 200 \text{ mA},  \text{V}_{\text{IN\_LDO}} = 3.6 \text{ V}$ |     | 166                 |     | $\mu V_{RMS}$ |  |  |
| $\Delta V_{OUT\_LILO}$ | Dynamic load transient response                      | Pulsed load 1 mA to 350 mA<br>di/dt = 350 mA / 1 μs                                                                                                                          |     | ±30 <sup>(10)</sup> |     | mV            |  |  |
| ΔV <sub>IN_LILO</sub>  | Dynamic load transient response on V <sub>BATT</sub> | $ \begin{array}{l} V_{BATT} = 3.1 \ V \ to \ 3.7 \ V \\ V_{IN\_LILO} = V_{OUT\_DCDC} \\ tr, \ tf = 10 \ \mu s, \ I_{OUT} = 200 \ mA \end{array} $                            |     | ±15 <sup>(10)</sup> |     | mV            |  |  |

(9)Specified by design. Not production tested.

(10) For line and load transient specifications, the + symbol represents an overshoot in the output voltage and the - symbol represents an undershoot in the output voltage. The first value signifies overshoot or undershoot at the rising edge and the second value signifies the overshoot or undershoot at the falling edge.

## 7.6 Electrical Characteristics: Linear Regulator - LDO

Unless otherwise noted, limits apply for  $T_A = 25^{\circ}C.^{(1)(2)(3)(4)}$ 

|                                           | PARAMETER                                  | TEST CONDITIONS                                                                                                                           | MIN   | TYP | MAX   | UNIT  |
|-------------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|-------|
| V <sub>IN_LDO</sub>                       | LDO input voltage range                    |                                                                                                                                           | 2.7   |     | 5.5   | V     |
|                                           |                                            | $V_{\text{IN}}$ = 3.6 V, $I_{\text{OUT\_LDO}}$ = 1 mA and 300 mA                                                                          |       | 2.8 |       |       |
|                                           | Output voltage accuracy, V <sub>OUT-</sub> | $V_{\text{IN}}$ = 3.6 V, $I_{\text{OUT\_LDO}}$ = 1 mA and 300 mA $-40^{\circ}\text{C}$ $\leq$ $T_{\text{A}}$ = $T_{\text{J}}$ $\leq$ 85°C | 2.744 |     | 2.856 | v     |
| / V <sub>OUT_LDO</sub>                    |                                            | $V_{IN}$ = 3.6 V, $I_{OUT\_LDO}$ = 1 mA and 300 mA                                                                                        |       | 3   | 3.06  |       |
|                                           |                                            | $V_{\text{IN}}$ = 3.6 V, $I_{\text{OUT\_LDO}}$ = 1 mA and 300 mA $-40^{\circ}\text{C}$ ≤ $T_{\text{A}}$ = $T_{\text{J}}$ ≤ 85°C           | 2.94  |     |       |       |
| $\Delta V_{OUT\_LDO}$ / $\Delta mA$       | Load regulation <sup>(5)</sup>             | $I_{OUT\_LDO} = 1 \text{ mA and } 300 \text{ mA}$                                                                                         |       | 8   |       | μV/mA |
| $\Delta V_{OUT\_LDO}$ / $\Delta V_{BATT}$ | Line regulation <sup>(6)</sup>             | $V_{IN\_LDO} = (V_{OUT\_LDO(NOM)} + 0.3 \text{ V}) \text{ to } 5.5 \text{ V}$                                                             |       | 0.2 |       | mV/V  |
| M                                         | Dropout voltage <sup>(7)</sup>             | I <sub>OUT</sub> = 300 mA                                                                                                                 |       | 120 |       | ~\/   |
| V <sub>DROP</sub>                         | Dropout voltage                            | $I_{OUT} = 300 \text{ mA}, -40^{\circ}\text{C} \le T_{A} = T_{J} \le 85^{\circ}\text{C}$                                                  |       |     | 200   | mV    |
|                                           |                                            | $V_{en} = 0.95 \text{ V}, \text{ I}_{OUT} = 0 \text{ mA}$                                                                                 |       | 50  |       |       |
| l <sub>Q</sub>                            | Quiescent current                          | $V_{en} = 0.95 \text{ V}, I_{OUT} = 0 \text{ mA}$<br>-40°C ≤ T <sub>A</sub> = T <sub>J</sub> ≤ 85°C                                       |       |     | 80    | μA    |
| I <sub>SC_LDO</sub>                       | Short-circuit current limit                | $V_{OUT} = GND, -40^{\circ}C \le T_A = T_J \le 85^{\circ}C$                                                                               | 350   |     |       | mA    |

All voltages are with respect to the potential at the GND pin. (1)

(2)Minimum (MIN) and maximum (MAX) limits are specified by design, test, or statistical analysis. Typical (TYP) numbers represent the most likely norm. Unless otherwise specified, conditions for typical specifications are:  $V_{BATT} = 3.6$  V and  $T_A = 25^{\circ}$ C.

The parameters in the Electrical Characteristics tables are tested at V<sub>BATT</sub> = 3.6 V unless otherwise specified. For performance over the (3)input voltage range refer to Typical Characteristics.

The input voltage ranges recommended for ideal application performance for the specified output voltages are (4)  $V_{BATT} = 2.7 \text{ V to } 5.5 \text{ V for } 1 \text{ V} \le V_{OUT\_DCDC} < 1.8 \text{ V}$  $V_{BATT} = (V_{OUT\_DCDC} + 1 \text{ V}) \text{ to } 5.5 \text{ V for } 1.8 \text{ V} \le V_{OUT\_DCDC} < 3.6 \text{ V}$ 

To calculate the output voltage from the load regulation specified, use the following equation: (5)  $\Delta V_{OUT}$  = load regulation (%/mA) × nominal  $V_{OUT}$  (V) ×  $\Delta I_{OUT}$  (mA)

To calculate the output voltage from the line regulation specified, use the following equation: (6)

 $\Delta V_{OUT}$  = line regulation (%/V) × nominal  $V_{OUT}$  (V) ×  $\Delta V_{IN}$  (V)

Dropout voltage is defined as the input to output voltage differential at which the output voltage falls to 100 mV below the nominal output (7) voltage.

## Electrical Characteristics: Linear Regulator - LDO (continued)

Unless otherwise noted, limits apply for  $T_A = 25^{\circ}C$ .<sup>(1)(2)(3)(4)</sup>

|                                     | PARAMETER TEST CONDITIONS MIN TYP                    |                                                                                                               |  |                    |    |    |  |  |
|-------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--------------------|----|----|--|--|
| SYSTEM C                            | CHARACTERISTICS <sup>(8)</sup>                       |                                                                                                               |  |                    | ·  |    |  |  |
|                                     | Dower oursely rejection ratio                        | $EN_DC = EN_LILO = GND$<br>$I_{OUT} = 200 \text{ mA}, f = 1 \text{ kHz}$                                      |  | 85                 |    |    |  |  |
| PSRR                                | Power supply rejection ratio                         | Signal to $V_{IN\_LDO} = 3.6 V$ ,<br>$I_{OUT} = 200 \text{ mA}$ , $f = 10 \text{ kHz}$                        |  | 70                 | dB |    |  |  |
| e <sub>N_LDO</sub>                  | Output noise voltage                                 | BW = 10 Hz to 100 kHz, $V_{IN\_LDO}$ = 3.6 V,<br>I <sub>OUT</sub> = 200 mA                                    |  | μV <sub>RMS</sub>  |    |    |  |  |
| $\Delta V_{\text{IN}\_\text{LDO}}$  | Dynamic line transient response                      | $_{N_{\perp}LDO} = 3.8 \text{ V to } 4.4 \text{ V} $<br>tf = 30 µs, I <sub>OUT</sub> = 1 mA ±2 <sup>(9)</sup> |  |                    |    | mV |  |  |
| $\Delta V_{\text{IN}\_\text{LILO}}$ | Dynamic load transient response on V <sub>BATT</sub> | Pulsed load 1 mA and 300 mA tr, tf = 10 $\mu$ s                                                               |  | ±30 <sup>(9)</sup> |    | mV |  |  |

Specified by design. Not production tested. (8)

For line and load transient specifications, the + symbol represents an overshoot in the output voltage and the - symbol represents an (9)undershoot in the output voltage. The first value signifies overshoot or undershoot at the rising edge and the second value signifies the overshoot or undershoot at the falling edge.

## 7.7 Electrical Characteristics: DC-DC Converter

Unless otherwise noted, limits apply for  $T_A = 25^{\circ}C$ .<sup>(1)(2)(3)(4)</sup>

|                      | PARAMETER                      | TEST CONDITIONS                                                                          | MIN   | TYP  | MAX   | UNIT   |
|----------------------|--------------------------------|------------------------------------------------------------------------------------------|-------|------|-------|--------|
| N/                   | Feedback voltage               | PWM mode <sup>(5)</sup>                                                                  |       | 1.8  |       | M      |
| V <sub>FB_DCDC</sub> | accuracy                       | PWM mode <sup>(5)</sup> , $-40^{\circ}C \le T_{A} = T_{J} \le 85^{\circ}C$               | 1.746 |      | 1.836 | V      |
| V <sub>REF</sub>     | Internal reference<br>voltage  |                                                                                          |       | 0.5  |       | V      |
| R <sub>DSON(P)</sub> | Pin-pin resistance for<br>PFET | V <sub>BATT</sub> = 3.6 V<br>I <sub>SW</sub> = 100 mA                                    |       | 350  | 450   | mΩ     |
| R <sub>DSON(N)</sub> | Pin-pin resistance for NFET    | V <sub>BATT</sub> = 3.6 V<br>I <sub>SW</sub> = 100 mA                                    |       | 150  | 250   | mΩ     |
|                      | Quiescent current for          | No load, device is not switching, FB = HIGH                                              |       | 28   |       |        |
| I <sub>Q_AUTO</sub>  | auto mode                      | No load, device is not switching, FB = HIGH $-40^{\circ}C \le T_A = T_J \le 85^{\circ}C$ |       |      | 40    | μA     |
|                      | Switch peak current            | Open loop                                                                                |       | 1.22 |       | •      |
| ILIM                 | limit                          | Open loop, $-40^{\circ}C \le T_{A} = T_{J} \le 85^{\circ}C$                              | 1.035 |      | 1.375 | A      |
| 1                    | Internal oscillator            | PWM mode                                                                                 |       | 3    |       | MHz    |
| fosc                 | frequency                      | PWM mode, $-40^{\circ}C \le T_{A} = T_{J} \le 85^{\circ}C$                               | 2.4   |      | 3.4   | IVIFIZ |

All voltages are with respect to the potential at the GND pin. (1)

Minimum (MIN) and maximum (MAX) limits are specified by design, test, or statistical analysis. Typical (TYP) numbers represent the (2)most likely norm. Unless otherwise specified, conditions for typical specifications are:  $V_{BATT} = 3.6$  V and  $T_A = 25^{\circ}C$ .

The parameters in the electrical characteristic table are tested at V<sub>BATT</sub> = 3.6 V unless otherwise specified. For performance over the (3)input voltage range refer to Typical Characteristics.

The input voltage ranges recommended for ideal application performance for the specified output voltages are: (4) The input voltage ranges recommended on ideal application performance for the specified output voltages are.  $V_{BATT} = 2.7 V to 5.5 V for 1 V \le V_{OUT_DCDC} < 1.8 V$   $V_{BATT} = (V_{OUT_DCDC} + 1 V) to 5.5 V for 1.8 V \le V_{OUT_DCDC} < 3.6 V$  *Electrical Characteristics* tables reflects open loop data (FB = 0 V and current drawn from SW pin ramped up until cycle by cycle current

(5) limit is activated). Closed loop current limit is the peak inductor current measured in the application circuit by increasing output current until output voltage drops by 10%.



## 7.8 Electrical Characteristics: Global Parameters (DCDC, LILO, and LDO)

Unless otherwise noted, limits apply for  $T_A = 25^{\circ}C$ .<sup>(1)(2)(3)(4)</sup>

|                       | PARAMETER              | TEST CONDITIONS                                                                                                                                                                                                                                                    | MIN | TYP | MAX | UNIT |
|-----------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
|                       | Quiescent current into | Full power mode $I_{OUT\_DCDC} = I_{OUT\_LILO} = I_{OUT\_LDO} = 0$ mA, DC-DC is not switching (FB_DCDC forced higher than $V_{OUT\_DCDC}$ ) $V_{en} = 1.1V$ ,                                                                                                      |     | 100 |     |      |
| I <sub>Q_VBATT</sub>  | V <sub>BATT</sub>      | $      Full power mode \\       I_{OUT\_DCDC} = I_{OUT\_LILO} = I_{OUT\_LDO} = 0 \text{ mA, DC-DC} \\       is not switching (FB_DCDC forced higher than \\        V_{OUT\_DCDC}) \\       V_{en} = 1.1V, \\        -40^{\circ}C \leq T_A = T_J \leq 85^{\circ}C $ |     |     | 130 | μA   |
|                       | Shutdown current into  | $V_{EN_{DCDC}} = V_{EN_{LILO}} = V_{EN_{LDO}} = 0 V$                                                                                                                                                                                                               |     | 2.5 |     |      |
| I <sub>Q_GLOBAL</sub> | VBATT                  | $V_{EN\_DCDC} = V_{EN\_LILO} = V_{EN\_LDO} = 0$<br>-40°C ≤ T <sub>A</sub> = T <sub>J</sub> ≤ 85°C                                                                                                                                                                  |     |     | 4   | μA   |
| ENABLE F              | PINS (EN_DCDC, EN_LIL  | D, EN_LDO)                                                                                                                                                                                                                                                         |     |     |     |      |
| I <sub>EN</sub>       | Enable pin input       | All EN = 0 V                                                                                                                                                                                                                                                       |     | .01 |     | μA   |
|                       | current                | All EN = 0 V, $-40^{\circ}C \le T_A = T_J \le 85^{\circ}C$                                                                                                                                                                                                         |     |     | 1   |      |
| V <sub>IH</sub>       | Logic high input       | $-40^{\circ}C \le T_{A} = T_{J} \le 85^{\circ}C$                                                                                                                                                                                                                   | 1.1 |     |     | V    |
| V <sub>IL</sub>       | Logic low input        | $-40^{\circ}C \le T_{A} = T_{J} \le 85^{\circ}C$                                                                                                                                                                                                                   |     |     | 0.4 | V    |

All voltages are with respect to the potential at the GND pin. (1)

Mininum (MIN) and maximum (MAX) limits are specified by design, test, or statistical analysis. Typical (TYP) numbers represent the (2) most likely norm. Unless otherwise specified, conditions for typical specifications are:  $V_{BATT} = 3.6$  V and  $T_A = 25^{\circ}$ C. The parameters in the *Electrical Characteristics* tables are tested at  $V_{BATT} = 3.6$  V unless otherwise specified. For performance over the

(3) input voltage range refer to Typical Characteristics.

The input voltage range recommended for ideal application performance for the specified output voltages are:  $V_{BATT} = 2.7 V \text{ to } 5.5 V \text{ for } 1 V \le V_{OUT\_DCDC} < 1.8 V$   $V_{BATT} = (V_{OUT\_DCDC} + 1 V) \text{ to } 5.5 V \text{ for } 1.8 V \le V_{OUT\_DCDC} < 3.6 V$ (4)



#### 7.9 Typical Characteristics

Unless otherwise specified, typical application (post regulation),  $V_{BATT} = 3.6 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ , enable pins tied to  $V_{BATT}$ ,  $V_{OUT\_DCDC} = 1.8 \text{ V}$ ,  $V_{OUT\_LILO} = 1.2 \text{ V}$ ,  $V_{OUT\_LDO} = 2.8 \text{ V}$ .



## **Typical Characteristics (continued)**

Unless otherwise specified, typical application (post regulation),  $V_{BATT} = 3.6$  V,  $T_A = 25$ °C, enable pins tied to  $V_{BATT}$ ,  $V_{OUT\_DCDC} = 1.8$  V,  $V_{OUT\_LILO} = 1.2$  V,  $V_{OUT\_LDO} = 2.8$  V.





## 8 Detailed Description

#### 8.1 Overview

The LM3686 incorporates a high efficiency synchronous switching step-down DC-DC converter, a very low dropout linear regulator (LILO), and ultra-low-noise linear regulator.

The DC-DC converter delivers a constant voltage from a single Li- Ion battery and input voltage rails from 2.7 V to 5.5 V to portable devices such as cell phones and PDAs. Using a voltage mode architecture with synchronous rectification, it has the ability to deliver up to 600-mA load current (when not powering the LILO) depending on the input voltage, output voltage, ambient temperature, and the inductor chosen.

The linear regulator delivers a constant voltage biased from  $V_{IN\_LILO}$  power input typically the output voltage of the DC-DC converter is used (post regulation) with a maximum load current of 350 mA.

The other linear regulator delivers a constant voltage biased from  $V_{IN\_LDO}$  power input with a maximum load current of 300 mA.

Three enable pins allow the independent control of the three outputs. Shutdown mode turns off the device, offering the lowest current consumption ( $I_{SHUTDOWN} = 2.5 \ \mu A$  typical).

Besides the shutdown feature, there are two more modes of operation for the DC-DC converter, depending on the current required:

- Pulse width modulation (PWM) and
- Pulse frequency modulation (PFM).

The device operates in PWM mode at load current of approximately 80 mA or higher. Lighter load current cause the device to automatically switch into PFM for reduced current consumption ( $I_{Q_VBATT} = 28 \ \mu A$  typical) and a longer battery life.

Additional features include soft-start, start-up mode of the linear regulator, undervoltage protection, current overload protection, and overtemperature protection.

An internal reference generates a 1.8-V biasing an internal resistive divider to create a reference voltage range from 0.7 V to 1.8 V (in 50-mV steps) for the LILO and the 0.5-V reference used for the DC-DC converter. The ultra-low-noise linear regulator also has internal reference that generates a 1.8-V biasing for a internal resistor divider, thus creating a reference voltage ranging from 1.5 V to 3.3 V.

The undervoltage lockout feature enables the device to start-up once  $V_{BATT}$  has reached 2.65 V typically and turns the device off if  $V_{BATT}$  drops below 2.41 V typically.

#### NOTE

Post regulation: When the DC-DC converter is switched off while the linear regulator is still enabled, the LILO can still support up to 50 mA. The linear regulator LILO is turned on via a small NMOS device supplied by  $V_{IN\_LDO}$ . The maximum current is 50 mA when this small NMOS is ON. If higher current > 50 mA is desired the following condition must be met:

#### • EN\_DC = HIGH

When the condition is met, the LILO transitions to the large NMOS and can support up to 350 mA.



## 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

Always connect  $V_{IN\_LDO}$  to  $V_{BATT}$ .

#### 8.3 Feature Description

#### 8.3.1 DC-DC Converter Operation

During the first part of each switching cycle, the control block in the LM3686 turns on the internal PFET switch. This allows current to flow from the input  $V_{BATT}$  through the switch pin SW and the inductor to the output filter capacitor and load. The inductor limits the current to a ramp with a slope of ( $V_{BATT} - V_{OUT\_DCDC}$ ) / L, by storing energy in the magnetic field.

During the second part of each cycle, the controller turns the PFET switch off, blocking current flow from the input, and then turns the NFET synchronous rectifier on. The inductor draws current from ground through the NFET to the output filter capacitor and load, which ramps the inductor current down with a slope of ( $-V_{OUT\_DCDC}$  / L).

The output filter stores charge when the inductor current is high, and releases it when low, smoothing the voltage across the load.

The output voltage is regulated by modulating the PFET switch on time to control the average current sent to the load. The effect is identical to sending a duty-cycle modulated rectangular wave formed by the switch and synchronous rectifier at the SW pin to a low-pass filter formed by the inductor and output filter capacitor. The output voltage is equal to the average voltage at the SW pin.



#### Feature Description (continued)

#### 8.3.1.1 PWM Operation

During pulse width modulation (PWM) operation the converter operates as a voltage-mode controller with input voltage feed forward. This allows the converter to achieve good load and line regulation. The DC gain of the power stage is proportional to the input voltage. To eliminate this dependency, feed forward inversely proportional to the input voltage is introduced.

While in PWM mode, the output voltage is regulated by switching at a constant frequency and then modulating the energy per cycle to control power to the load. At the beginning of each clock cycle the PFET switch is turned on and the inductor current ramps up until the duty-cycle comparator trips and the control logic turns off the switch. The current limit comparator can also turn off the switch in case the current limit of the PFET is exceeded. Then the NFET switch is turned on and the inductor current ramps down. The next cycle is initiated by the clock turning off the NFET and turning on the PFET.



Figure 11. Typical PWM Operation

#### 8.3.1.2 PFM Operation

At very light load, the DC-DC converter enters PFM mode and operates with reduced switching frequency and supply current to maintain high efficiency. The part automatically transitions into PFM mode when either of two conditions occurs for a duration of 32 or more clock cycles:

1. The NFET current reaches zero.

2. The peak PMOS switch current drops below the I<sub>MODE</sub> level, (typically I<sub>MODE</sub> < 75 mA + V<sub>BATT</sub> / 55  $\Omega$ ).



Figure 12. Typical PFM Operation



#### Feature Description (continued)

During PFM operation, the DC-DC converter positions the output voltage slightly higher than the nominal output voltage during PWM operation, allowing additional headroom for voltage drop during a load transient from light to heavy load. The PFM comparators sense the output voltage via the feedback pin and control the switching of the output FETs such that the output voltage ramps between approximately 0.2% and approximately 1.8% above the nominal PWM output voltage. If the output voltage is below the high PFM comparator threshold, the PMOS power switch is turned on. It remains on until the output voltage reaches the high PFM threshold or the peak current exceeds the I<sub>PFM</sub> level set for PFM mode. The typical peak current in PFM mode is: I<sub>PFM</sub> = 112 mA +  $V_{BATT} / 20 \Omega$ .

Once the PMOS power switch is turned off, the NMOS power switch is turned on until the inductor current ramps to zero. When the NMOS zero-current condition is detected, the NMOS power switch is turned off. If the output voltage is below the high PFM comparator threshold (see Figure 13), the PMOS switch is again turned on and the cycle is repeated until the output reaches the desired level. Once the output reaches the high PFM threshold, the NMOS switch is turned on briefly to ramp the inductor current to zero. Both output switches are then turned off, and the device enters an extremely low power mode. Quiescent supply current during this sleep mode is 28  $\mu$ A (typical), which allows the part to achieve high efficiency under extremely light load conditions.

If the load current should increase during PFM mode (see Figure 13) causing the output voltage to fall below the low2 PFM threshold, the part automatically transitions into fixed-frequency PWM mode.

When  $V_{BATT} = 2.7$  V the device transitions from PWM to PFM mode at approximately 35 mA output current and from PFM mode to PWM mode at approximately 95 mA. When  $V_{BATT} = 3.6$  V, PWM-to-PFM transition happens at approximately 42 mA and PFM-to-PWM transition happens at approximately 115 mA. When  $V_{BATT} = 4.5$  V, PWM-to-PFM transition happens at approximately 60 mA and PFM-to-PWM transition happens at approximately 135 mA.



Figure 13. Operation In PFM Mode and Transfer to PWM Mode

#### 8.3.1.3 Internal Synchronous Rectification

While in PWM mode, the DC-DC converter uses an internal NFET as a synchronous rectifier to reduce rectifier forward voltage drop and associated power loss. Synchronous rectification provides a significant improvement in efficiency whenever the output voltage is relatively low compared to the voltage drop across an ordinary rectifier diode.



#### Feature Description (continued)

#### 8.3.1.4 Current Limiting

A current limit feature allows the LM3686 to protect itself and external components during overload conditions. PWM mode implements current limiting using an internal comparator that trips at 1220 mA (typical). If the output is shorted to ground the device enters a timed current limit mode where the NFET is turned on for a longer duration until the inductor current falls below a low threshold. This allows the inductor current more time to decay, thereby preventing runaway.

#### 8.3.1.5 Soft Start

The DC-DC converter has a soft-start circuit that limits in-rush current during start-up. During start-up the switchcurrent limit is increased in steps. Soft start is activated only if EN\_DCDC goes from logic low to logic high after  $V_{BATT}$  reaches 2.7 V. Soft start is implemented by increasing switch current limit in steps of 200 mA, 400 mA, 600 mA and 1220 mA (typical switch current limit). The start-up time thereby depends on the output capacitor and load current demanded at start-up. Typical start-up times with a 10 µF output capacitor and 200 mA load is 350 µs and with 1 mA load is 200 µs.

#### 8.3.2 Linear Regulator Operation (LILO)

In a typical post-regulation application the power input voltage  $V_{IN\_LILO}$  for the linear regulator is generated by the DC-DC converter. Using a buck converter to reduce the battery voltage to a lower input voltage for the linear regulator translates to higher efficiency and lower power dissipation.

It is also possible to operate the linear regulator independent of the DC-DC converter output voltage either from  $V_{IN\_LDO/}V_{BATT}$  or from a different source ( $V_{IN\_LILO}$ ) – ( $I_{OUT\_LILO}$  = 50 mA maximum in independent mode).

An input capacitor of 1  $\mu$ F at V<sub>IN\_LILO</sub> is needed to be added if no other filter or bypass capacitor is present in the V<sub>IN\_LILO</sub> path.

#### 8.3.2.1 Start-up Mode

If  $V_{IN\_LILO} > V_{OUT\_LILO(NOM)} + 250$  mV the main regulator is active, offering a rated output current of 350 mA and supplied by  $V_{IN\_LILO}$  (large NMOS).

If  $V_{IN\_LILO} < V_{OUT\_LILO(NOM)}$  + 150 mV the start-up LILO is active, providing a reduced rated output current of 50 mA typical, supplied by  $V_{BATT}$  (small NMOS).



Figure 14. Start-Up Sequence,  $V_{EN_{DCDC}} = V_{EN_{LILO}} = V_{EN_{LDO}} = V_{BATT}$ 

#### 8.3.3 Current Limiting (LDO and LILO)

The LM3686 incorporates also a current limit for the LDO and LILO to protect itself and external components during overload conditions at their outputs. In the event of a peak overcurrent condition at  $V_{OUT\_LDO}$  or  $V_{OUT\_LILO}$ , the output current through the NFET pass device is limited.

STRUMENTS

XAS

## 8.4 Device Functional Modes

| EN_DCDC | EN_LILO | EN_LDO | FUNCTION                                                                                                                                                                                                                                                                                                                                                               |
|---------|---------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | 0       | 0      | No outputs                                                                                                                                                                                                                                                                                                                                                             |
| 0       | 0       | 1      | Linear regulator enabled only (EN_LDO), supply from V <sub>IN_LDO</sub> , I <sub>OUT_MAX</sub> = 300 mA                                                                                                                                                                                                                                                                |
| 0       | 1       | 0      | Linear regulator enabled only LILO supplies from $V_{IN\_LDO}$ ,<br>$I_{OUT\_MAX} = 50 \text{ mA}$ , $V_{IN\_LDO} > = V_{OUT\_LILO}$                                                                                                                                                                                                                                   |
| 1       | 0       | 0      | DC-DC converter enabled only                                                                                                                                                                                                                                                                                                                                           |
| 1       | 1       | 0      | <ul> <li>Linear regulator and DC-DC enabled</li> <li>1. V<sub>IN_LILO</sub> &lt; V<sub>OUT_LILO</sub> + 150 mV (typical), the small NMOS device is active (I<sub>MAX</sub> = 50 mA) and supplied by V<sub>IN_LDO</sub>.</li> <li>2. If V<sub>IN_LILO</sub> &gt; V<sub>OUT_LILO</sub> + 250 mV (typical), the large NMOS device is active (I<sub>MAX</sub> =</li> </ul> |
| 1       | 1       | 1      | <ul> <li>350 mA) and supplied by V<sub>IN_LILO</sub>. Maxium current of DC-DC when EN_LILO = High is 250 mA<sup>(1)(2)</sup></li> <li>DC-DC converter and linear regulator active.<br/>Linear regulator starts after DC-DC converter.</li> </ul>                                                                                                                       |

#### Table 1. Enable Combinations

(1) The LILO is turned on via a small NMOS device supplied by V<sub>IN\_LDO</sub>. The maximum current is 50 mA when this small NMOS is ON. If higher current > 50 mA is desired this condition must be done: EN\_DC = HIGH.

(2) When the switcher is enabled, a transition occurs from the small NMOS to a larger NMOS. The transition occurs when  $V_{IN\_LILO} > V_{OUT\_LILO} + 250$  mV. If  $V_{IN\_LILO} < V_{OUT\_LILO} + 150$  mV, the LILO switches back to small NMOS (switcher EN = low).



Figure 15. Mode Transition



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The LM3686 is a step-down DC-DC converter with integrated low-dropout linear regular and a low-noise linear regulator optimized for powering ultra-low voltage circuits from a single Li-lon cell or 3-cell NiMH/NiCd batteries. It provides three outputs with combined load current up to 900 mA over an input-voltage range from 2.7 V to 5.5 V.

#### 9.2 Typical Application



Copyright © 2016, Texas Instruments Incorporated

Figure 16. LM3686 Typical Application

#### 9.2.1 Design Requirements

For typical step-down DC-DC converter applications, use the parameters listed in Table 2.

#### **Table 2. Design Parameters**

| DESIGN PARAMETER            | EXAMPLE VALUE         |
|-----------------------------|-----------------------|
| Input voltage               | 2.7 V to 5.5 V        |
| Output voltage              | 1.8 V                 |
| Output current              | 100 mA                |
| Minimum switching frequency | 2.55 MHz              |
| RMS noise, 10 Hz to100 kHz  | 166 μV <sub>RMS</sub> |
| PSRR at 100 kHz             | 60 dB                 |

9.2.2.3 External Capacitors

## 9.2.2 Detailed Design Procedure

## 9.2.2.1 Application Selection

TI strongly recommends selection of the required components for the LM3686 device as described within the data sheet. If other components are selected, the device will not perform up to standards, and electrical characteristics cannot be ensured.

#### 9.2.2.2 Inductor Selection

There are two main considerations when choosing an inductor: the inductor must not saturate, and the inductor current ripple must be small enough to achieve the desired output voltage ripple. Different saturation current rating specifications are followed by different manufacturers so attention must be given to details. Saturation current ratings are typically specified at 25°C. However, ratings at the maximum ambient temperature of application should be requested from the manufacturer. *The minimum value of inductance to ensure good performance is 0.7 µH at I*<sub>LIM</sub> (typical) DC current over the ambient temperature range. Shielded inductors radiate less noise and are preferred. There are two methods to choose the inductor saturation current rating.

#### 9.2.2.2.1 Method 1

The saturation current must be greater than the sum of the maximum load current and the worst case averageto-peak inductor current. This can be written as:

$$I_{SAT} > I_{OUT_DCDC_MAX} + I_{RIPPLE}$$

where

I<sub>SAT</sub> > I<sub>OUTMAX</sub> + I<sub>RIPPLE</sub>

where 
$$I_{RIPPLE} = \left(\frac{V_{BATT} - V_{OUT}}{2 x L}\right) x \left(\frac{V_{OUT}}{V_{BATT}}\right) x \left(\frac{1}{f}\right)$$

- I<sub>RIPPLE</sub>: average-to-peak inductor current
- I<sub>OUT\_DCDCMAX</sub>: maximum load current (600 mA)
- V<sub>BATT</sub>: maximum input voltage in application
- L: minimum inductor value including worst case tolerances (30% drop can be considered for Method 1)
- f: minimum switching frequency (2.55 MHz)

#### 9.2.2.2.2 Method 2

A more conservative and recommended approach is to choose an inductor that has a saturation current rating greater than the maximum current limit of 1375 mA.

A 1- $\mu$ H inductor with a saturation current rating of at least 1375 mA is recommended for most applications. Resistance of the inductor must less than 0.3  $\Omega$  for good efficiency. Table 3 lists suggested inductors and suppliers. For low-cost applications, an unshielded bobbin inductor could be considered. For noise critical applications, a toroidal or shielded- bobbin inductor should be used. A good practice is to lay out the board with overlapping footprints of both types for design flexibility. This allows substitution of a low-noise shielded inductor, in the event that noise from low-cost bobbin models is unacceptable.

| MODEL           | VENDOR         | DIMENSIONS L × W × H (mm) | DCR (maximum) |
|-----------------|----------------|---------------------------|---------------|
| BRL2518T1R0M    | TAIYO YUDEN    | 2.5 × 1.8 × 1.2           | 80            |
| MDT2520CR1R0M   | ТОКО           | 2.5 × 2.0 × 1.0           | 80            |
| KSLI252010AG1R0 | HITACHI METALS | 2.5 × 2.0 × 1.0           | 75            |

As common with most regulators, the LM3686 requires external capacitors to ensure stable operation. The LM3686 is specifically designed for portable applications requiring minimum board space and the smallest size

components. These capacitors must be correctly selected for good performance.

#### Table 3. Suggested Inductors and Their Suppliers

(2)



#### 9.2.2.4 Input Capacitor Selection

#### 9.2.2.4.1 C<sub>IN\_DC-DC</sub>

A ceramic input capacitor of 4.7  $\mu$ F, 6.3 V is sufficient for most applications. Place the input capacitor as close as possible to the V<sub>BATT</sub> pin of the device. A larger value may be used for improved input voltage filtering. Use X7R or X5R types; do not use Y5V. DC bias characteristics of ceramic capacitors must be considered when selecting case sizes like 0805 and 0603. The minimum input capacitance to ensure good performance is 2.2  $\mu$ F at 3-V DC bias; 1.5  $\mu$ F at 5-V DC bias including tolerances and over ambient temperature range. The input filter capacitor supplies current to the PFET switch of the LM3686 DC-DC converter in the first half of each cycle and reduces voltage ripple imposed on the input power source. The low ESR of a ceramic capacitor provides the best noise filtering of the input voltage spikes due to this rapidly changing current. Select a capacitor with sufficient ripple current rating. The input current ripple can be calculated as:

$$I_{RMS} = I_{OUTMAX} \times \sqrt{\frac{V_{OUT}}{V_{BATT}} \times \left(1 - \frac{V_{OUT}}{V_{BATT}} + \frac{r^2}{12}\right)}$$
$$r = \frac{(V_{BATT} - V_{OUT}) \times V_{OUT}}{L \times f \times I_{OUTMAX} \times V_{BATT}}$$

The worst case is when  $V_{BATT} = 2 \times V_{OUT}$ 

#### 9.2.2.4.2 C<sub>IN\_LILO</sub>

If the LILO is used as post regulation no additional capacitor is needed at  $V_{IN\_LILO}$  as the output filter capacitor of the DC-DC converter is close by and therefore sufficient.

In case of independent mode use, a 1- $\mu$ F ceramic capacitor is recommended at V<sub>IN\_LILO</sub> if no other filter capacitor is present in the V<sub>IN\_LILO</sub> supply path. This capacitor must be located a distance of not more than 1 cm from the V<sub>IN\_LILO</sub> input pin and returned to Q<sub>GND</sub>.

#### 9.2.2.4.3 C<sub>IN\_LDO</sub>

An input capacitor is required for stability. TI recommends using a  $1-\mu F$  ceramic capacitor and connected between the V<sub>IN LDO</sub> and QGND.

#### 9.2.2.5 Output Capacitor

#### 9.2.2.5.1 C<sub>OUT\_DCDC</sub>

A ceramic output capacitor of 10  $\mu$ F, 6.3 V is sufficient for most applications. Use X7R or X5R types; do not use Y5V. DC bias characteristics of ceramic capacitors must be considered when selecting case sizes like 0805 and 0603. DC bias characteristics vary from manufacturer to manufacturer, and DC bias curves should be requested from them as part of the capacitor selection process.

The minimum output capacitance to ensure good performance is 5.75  $\mu$ F at 1.8-V DC bias including tolerances and over ambient temperature range. The output filter capacitor smooths out current flow from the inductor to the load, helps maintain a steady output voltage during transient load changes and reduces output voltage ripple. These capacitors must be selected with sufficient capacitance and sufficiently low equivalent series resistance (ESR) to perform these functions.

The output voltage ripple is caused by the charging and discharging of the output capacitor and by the R<sub>ESR</sub> and can be calculated as:

Voltage peak-to-peak ripple due to capacitance can be expressed as:

| $V_{PP-C} = \frac{I_{RIPPLE}}{4 \text{ x f x C}}$           | (4) |
|-------------------------------------------------------------|-----|
| Voltage peak-to-peak ripple due to ESR can be expressed as: |     |

 $V_{PP-ESR} = (2 \times I_{RIPPLE}) \times R_{ESR}$ 

(3)

(5)



Because these two components are out of phase, the root mean squared (RMS) value can be used to get an approximate value of peak-to-peak ripple. The peak-to-peak ripple voltage, RMS value can be expressed as:

$$V_{\text{PP-RMS}} = \sqrt{V_{\text{PP-C}}^2 + V_{\text{PP-ESR}}^2}$$
(6)

Note that the output voltage ripple is dependent on the inductor current ripple and the ESR of the output capacitor ( $R_{ESR}$ ). The  $R_{ESR}$  is frequency dependent (as well as temperature dependent); make sure the value used for calculations is at the switching frequency of the part.

#### 9.2.2.5.2 C<sub>OUT\_LILO</sub>

The linear regulator is designed specifically to work with very small ceramic output capacitors. A ceramic capacitor (dielectric types X7R, Z5U, or Y5V) in the 2.2- $\mu$ F range (up to 10  $\mu$ F) and with an ESR between 3 m $\Omega$  to 300 m $\Omega$  is suitable as C<sub>OUT LIN</sub> in the LM3686 application circuit.

This capacitor must be located a distance of not more than 1 cm from the  $V_{OUT\_LILO}$  pin and returned to a clean analog ground. Tantalum or film capacitors may also be used at the device output,  $V_{OUT\_LILO}$  but these are not as attractive for reasons of size and cost (see Table 4).

#### 9.2.2.5.3 C<sub>OUT\_LDO</sub>

A ceramic capacitor in the 1-uF to 2.2-uF range, and with ESR between 5 m $\Omega$  to 500 m $\Omega$ , is suitable for the linear regulator. Connect this output capacitor no more than 1 cm from V<sub>OUT\_LDO</sub> and QGND.



Figure 17. Graph Showing A Typical Variation In Capacitance vs DC Bias

| CAPACITANCE (µF) | MODEL          | VOLTAGE RATING (V) | Vendor | Туре         | Case Size / Inch (mm) |
|------------------|----------------|--------------------|--------|--------------|-----------------------|
| 10               | C1608X5R0J106K | 6.3                | TDK    | Ceramic, X5R | 0603 (1608)           |
| 4.7              | C1608X5R0J475  | 6.3                | TDK    | Ceramic, X5R | 0603 (1608)           |
| 2.2              | C1608X5R0J225M | 6.3                | TDK    | Ceramic, X5R | 0603 (1608)           |
| 1                | C1005JB0J105KT | 6.3                | TDK    | Ceramic, X5R | 0402 (1005)           |

| Table 4. Suggested | I Capacitors | and Their | Suppliers |
|--------------------|--------------|-----------|-----------|
|--------------------|--------------|-----------|-----------|



#### 9.2.3 Application Curves





## **10** Power Supply Recommendations

The LM3686 requires a single supply input voltage. This voltage can range between 2.7 V to 5.5 V and must be able to supply enough current for a given application.

## 11 Layout

#### 11.1 Layout Guidelines

PC board layout is an important part of DC-DC converter design. Poor board layout can disrupt the performance of a DC-DC converter and surrounding circuitry by contributing to EMI, ground bounce, and resistive voltage loss in the traces. These can send erroneous signals to the DC-DC converter device, resulting in poor regulation or instability. Implement good layout for the LM3686 by following a few simple design rules:

- Place the LM3686, inductor,and filter capacitor close together and make the traces short. The traces between these components carry relatively high switching currents and act as antennas. Following this rule reduces radiated noise. Special care must be given to place the input filter capacitor very close to the V<sub>BATT</sub> and PGND pin. Place the output capacitor of the linear regulator close to the output pin.
- 2. Arrange the components so that the switching current loops curl in the same direction. During the first half of each cycle, current flows from the input filter capacitor through the LM3686 and inductor to the output filter capacitor and back through ground, forming a current loop. In the second half of each cycle, current is pulled up from ground through the LM3686 by the inductor to the output filter capacitor and then back through ground forming a second current loop. Routing these loops so the current curls in the same direction prevents magnetic field reversal between the two half-cycles and reduces radiated noise.
- 3. Connect the ground pins of the LM3686 and filter capacitors together using generous component-side copper fill as a pseudo-ground plane. Then, connect this to the ground-plane (if one is used) with several vias. This reduces ground-plane noise by preventing the switching currents from circulating through the ground plane. It also reduces ground bounce at the LM3686 by giving it a low impedance ground connection. Route SGND to the ground-plane by a separate trace.
- 4. Use wide traces between the power components and for power connections to the DC-DC converter circuit. This reduces voltage errors caused by resistive losses across the traces.
- 5. Route noise sensitive traces, such as the voltage feedback path (FB\_DCDC), away from noisy traces between the power components. The voltage feedback trace must remain close to the LM3686 circuit, must be direct, and must be routed opposite to noisy components. This reduces EMI radiated onto the DC-DC converter voltage feedback trace. A good approach is to route the feedback trace on another layer and to have a ground plane between the top layer and layer on which the feedback trace is routed.
- 6. Place noise sensitive circuitry, such as radio IF blocks, away from the DC-DC converter, CMOS digital blocks and other noisy circuitry. Interference with noise sensitive circuitry in the system can be reduced through distance.

In mobile phones, for example, a common practice is to place the DC-DC converter on one corner of the board, arrange the CMOS digital circuitry around it (since this also generates noise), and then place sensitive preamplifiers and IF stages on the diagonally opposing corner. Often, the sensitive circuitry is shielded with a metal plane; power to it is post-regulated to reduce conducted noise, a good field of application for the on-chip lowdropout linear regulator.



#### 11.2 Layout Example



Figure 24. LM3686 Layout

## 11.3 DSBGA Package Assembly and Use

Use of the DSBGA package requires specialized board layout, precision mounting and careful re-flow techniques, as detailed in AN-1112 DSBGA Wafer Level Chip Scale Package. Refer to the section Surface Mount Technology (SMD) Assembly Considerations. For best results in assembly, alignment ordinals on the PC board must be used to facilitate placement of the device. The pad style used with DSBGA package must be the non-solder mask defined (NSMD) type. This means that the solder-mask opening is larger than the pad size. This prevents a lip that otherwise forms if the solder mask and pad overlap, from holding the device off the surface of the board and interfering with mounting. See AN-1112 DSBGA Wafer Level Chip Scale Package for specific instructions how to do this. The 12-pin package used for LM3686 has 300 micron solder balls and requires 275 micron pads for mounting on the circuit board. The trace to each pad must enter the pad with a 90° entry angle to prevent debris from being caught in deep corners. Initially, the trace to each pad must not exceed 183 micron, for a section approximately 183 micron long or longer, as a thermal relief - then each trace must neck up or down to its optimal width. The important criteria is symmetry. This ensures the solder bumps on the LM3686 re-flow evenly and that the device solders level to the board. In particular, special attention must be paid to the pads for bumps A1 and B1 because PGND and VBATT are typically connected to large copper planes. inadequate thermal relief can result in late or inadequate re-flow of these bumps. The DSBGA package is optimized for the smallest possible size in applications with red or infrared opaque cases. Because the DSBGA package lacks the plastic encapsulation characteristic of larger devices, it is vulnerable to light. Backside metallization and/or epoxy coating, along with frontside shading by the printed circuit board, reduce this sensitivity. However, the package has exposed die edges. In particular, DSBGA devices are sensitive to light, in the red and infrared range, shining on the exposed die edges of the package.

TEXAS INSTRUMENTS

www.ti.com

## **12 Device and Documentation Support**

#### 12.1 Device Support

#### 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### **12.2 Related Documentation**

For additional information, see the following:

AN-1112 DSBGA Wafer Level Chip Scale Package

#### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **12.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.5 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 12.7 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



26-Oct-2016

## PACKAGING INFORMATION

| Orderable Device    | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|---------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                     | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LM3686TLE-AADW/NOPB | ACTIVE | DSBGA        | YZR     | 12   | 250     | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -30 to 85    | SUEB           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



PACKAGE OPTION ADDENDUM

26-Oct-2016

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |
|-----------------------------|
|-----------------------------|

| Device              | Package<br>Type | Package<br>Drawing |    | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------------|-----------------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM3686TLE-AADW/NOPB | DSBGA           | YZR                | 12 | 250 | 178.0                    | 8.4                      | 1.83       | 2.49       | 0.76       | 4.0        | 8.0       | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

26-Oct-2016



\*All dimensions are nominal

| Device              | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|---------------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| LM3686TLE-AADW/NOPB | DSBGA        | YZR             | 12   | 250 | 210.0       | 185.0      | 35.0        |

# YZR0012



B. This drawing is subject to change without notice.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated