











TPS65140-Q1 TPS65145-Q1

SGLS277B - NOVEMBER 2004 - REVISED SEPTEMBER 2017

# TPS65140/5-Q1 Triple Output LCD Supply with Linear Regulator and Power Good

#### 1 Features

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C5
- Input Voltage Range: 2.7 V to 5.8 V
- V<sub>O</sub>1 Boost Converter
  - Up to 15 V Output Voltage
  - Virtual Synchronous Converter Topology
  - < 1% Output Voltage Accuracy</li>
  - 1.6-MHz Fixed Switching Frequency
  - 2.3-A Switch Current Limit
- V<sub>O</sub>2 Negative Regulated Charge Pump
  - Down to -12 V / 20 mA
- V<sub>O</sub>3 Positive Regulated Charge Pump
  - Up to 30 V / 20 mA
- Three Independently Adjustable Outputs
- Auxiliary 3.3-V Linear Regulator Controller
- Internal Soft Start
- Power Good
- Protection Features
  - Short-Circuit Detection of all Outputs
  - Overvoltage Protection of all Outputs
  - Thermal Shutdown
- Available in TSSOP-24 PowerPAD™Package

### 2 Applications

- Infotainment Systems
- Automotive Displays
- · Instrument Clusters
- Center Consoles
- Rear Seat Entertainment

### 3 Description

The TPS65140-Q1 and TPS65145-Q1 devices offer a compact and small power supply solution that provides all three voltages required by thin-film transistor (TFT) LCD displays. The auxiliary linear regulator controller can be used to generate a 3.3-V logic power rail for systems powered by a 5-V supply rail only.

The main output,  $V_O1$  is a 1.6-MHz fixed-frequency PWM boost converter providing the source-drive voltage for the LCD display. The TPS65140-Q1 device has a typical switch current limit of 2.3 A and the TPS65145-Q1 has a typical switch current limit of 1.37 A.

A fully integrated adjustable charge pump doubler and provides the positive LCD gate-drive voltage. An externally adjustable negative charge pump provides the negative LCD gate-drive voltage.

#### Device Information<sup>(1)</sup>

| PART NUMBER                | PACKAGE                     | BODY SIZE (NOM)   |
|----------------------------|-----------------------------|-------------------|
| TPS65140-Q1<br>TPS65145-Q1 | TSSOP (24) with<br>PowerPAD | 4.40 mm × 7.80 mm |

 For all available packages, see the orderable addendum at the end of the data sheet.

#### **Device Block Diagram**



#### **Typical Application Circuit**





# **Table of Contents**

| 1  | Features 1                           | 11 | Application and Implementation                       | 13   |
|----|--------------------------------------|----|------------------------------------------------------|------|
| 2  | Applications 1                       |    | 11.1 Application Information                         | . 13 |
| 3  | Description 1                        |    | 11.2 Typical Application                             | . 13 |
| 4  | Revision History2                    |    | 11.3 System Examples                                 | 21   |
| 5  | Description (Continued)3             | 12 | Power Supply Recommendations                         | 22   |
| 6  | Device Comparison                    | 13 | Layout                                               | 22   |
| 7  | Pin Configuration and Functions      |    | 13.1 Layout Guidelines                               | 22   |
| 8  | Specifications                       |    | 13.2 Thermal Information                             | . 22 |
| O  | 8.1 Absolute Maximum Ratings         |    | 13.3 Layout Example                                  | 23   |
|    | 8.2 ESD Ratings                      | 14 | Device and Documentation Support                     | 24   |
|    | 8.3 Recommended Operating Conditions |    | 14.1 Device Support                                  | 24   |
|    | 8.4 Thermal Information              |    | 14.2 Related Links                                   | 24   |
|    | 8.5 Electrical Characteristics       |    | 14.3 Documentation Support                           | 24   |
| 9  | Typical Characteristics8             |    | 14.4 Receiving Notification of Documentation Updates | 24   |
|    |                                      |    | 14.5 Community Resources                             | 24   |
| 10 | Detailed Description9                |    | 14.6 Trademarks                                      | 24   |
|    | 10.1 Overview                        |    | 14.7 Electrostatic Discharge Caution                 | 24   |
|    | 10.2 Functional Block Diagram        |    | 14.8 Glossary                                        | 25   |
|    | 10.3 Feature Description             | 15 | Mechanical, Packaging, and Orderable Information     | 25   |

### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Revision A (April 2008) to Revision B

**Page** 

| • | Added Device Information table, Pin Configuration and Functions section, Specifications section, Feature Description section, Device Functional Modes section, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | . 1 |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| • | Deleted Dissipation Ratings table and added Thermal Information and ESD Ratings tables                                                                                                                                                                                                                                                                              | . 4 |
| • | Changed from T <sub>A</sub> to T <sub>J</sub> in the Conditions statement of <i>Electrical Characteristics</i> and changed temperature from 85°C to 125°C                                                                                                                                                                                                           | . 5 |
| • | Changed the MAIN BOOST CONVERTER V <sub>REF</sub> spec from 1.205 MIN to 1.198, and MAX from 1.219 to 1.230                                                                                                                                                                                                                                                         | . 5 |
| • | Changed the MAIN BOOST CONVERTER V <sub>FB</sub> spec from 1.136 MIN to 1.126, and MAX from 1.154 to 1.161                                                                                                                                                                                                                                                          | . 5 |
| • | Changed the MAIN BOOST CONVERTER $r_{DS(ON)}$ spec for $V_O1 = 10$ V, Isw = 500 mA condition, from 290 to 325 MAX; and, for the $V_O1 = 5$ V, Isw = 500 mA condition, changed from 420 to 455 MAX                                                                                                                                                                   | . 5 |
| • | Changed the MAIN BOOST CONVERTER $f_{SW}$ spec for $0^{\circ}C \le T_A \le 125^{\circ}C$ condition from 1.295 MIN to 1.195 MIN; and, for the $-40^{\circ}C \le T_A \le 125^{\circ}C$ condition, changed the MIN from 1.191 to 1.091                                                                                                                                 | . 6 |
| • | Changed the NEGATIVE CHARGE PUMP V <sub>O</sub> 2 V <sub>ref</sub> spec from 1.205 MIN to 1.198, and MAX from 1.219 to 1.226                                                                                                                                                                                                                                        | . 6 |
| • | Changed from T <sub>A</sub> to T <sub>J</sub> in the Conditions statement of <i>Electrical Characteristics</i> and changed temperature from 85°C to 125°C                                                                                                                                                                                                           | . 6 |
| • | Changed the POSITIVE CHARGE PUMP V <sub>O</sub> 3 V <sub>ref</sub> spec from 1.205 MIN to 1.198, and MAX from 1.219 to 1.226                                                                                                                                                                                                                                        | . 6 |
| • | Changed the POSITIVE CHARGE PUMP V <sub>FB</sub> spec from 1.187 MIN to 1.180, and MAX from 1.238 to 1.245                                                                                                                                                                                                                                                          | . 6 |
| • | Changed the POSITIVE CHARGE PUMP V <sub>O</sub> 3 V <sub>d</sub> spec from 720 mV MAX to 800 mV                                                                                                                                                                                                                                                                     | . 6 |
| • | Changed from T <sub>A</sub> to T <sub>J</sub> in the Conditions statement of <i>Electrical Characteristics</i> and changed temperature from 85°C to 125°C                                                                                                                                                                                                           | . 7 |



### 5 Description (Continued)

For compensation of the devices please refer to Application Note: *How to Compensate with the TPS6510x and TPS6514x* SLVA813.

### 6 Device Comparison

| PART NUMBER | LINEAR REGULATOR<br>OUTPUT VOLTAGE | MINIMUM SWITCH<br>CURRENT LIMIT |  |  |
|-------------|------------------------------------|---------------------------------|--|--|
| TPS65140-Q1 | 3.3 V                              | 1.6 A                           |  |  |
| TPS65145-Q1 | 3.3 V                              | 0.96 A                          |  |  |

# 7 Pin Configuration and Functions



**Pin Functions** 

| TERMINAL I/O |           | 1/0 | DESCRIPTION                                                                                                                                                                                              |  |
|--------------|-----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME         | NO. (PWP) | 1/0 | DESCRIPTION                                                                                                                                                                                              |  |
| VIN          | 4         | I   | Input voltage pin of the device.                                                                                                                                                                         |  |
| EN           | 24        | 1   | Enable pin of the device. This pin should be terminated and not be left floating. A logic high enables the device and a logic low shuts down the device.                                                 |  |
| COMP         | 22        |     | Compensation pin for the main boost converter. A small capacitor is connected to this pin.                                                                                                               |  |
| PG           | 10        | 0   | Open drain output indicating when all outputs Vo1, Vo2, Vo3 are within 10% of their nominal output voltage. The output goes low when one of the outputs falls below 10% of their nominal output voltage. |  |
| ENR          | 23        | 1   | nable pin of the linear regulator controller. This pin should be terminated and not be left pating. Logic high enables the regulator and a logic low puts the regulator in shutdown.                     |  |
| C1+          | 16        |     | Positive terminal of the charge pump flying capacitor                                                                                                                                                    |  |
| C1-          | 17        |     | Negative terminal of the charge pump flying capacitor                                                                                                                                                    |  |
| DRV          | 18        | 0   | External charge pump driver                                                                                                                                                                              |  |
| FB2          | 21        | ı   | Feedback pin of negative charge pump                                                                                                                                                                     |  |
| REF          | 20        | 0   | Internal reference output typically 1.23 V                                                                                                                                                               |  |
| FB4          | 2         | 1   | Feedback pin of the linear regulator controller. The linear regulator controller is set to a fixed output voltage of 3.3 V or 3 V depending on the version.                                              |  |
| BASE         | 3         | 0   | Base drive output for the external transistor                                                                                                                                                            |  |
| GND          | 11, 19    |     | Ground                                                                                                                                                                                                   |  |



#### Pin Functions (continued)

| TERMINAL                  |           | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                           |
|---------------------------|-----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                      | NO. (PWP) | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                           |
| PGND                      | 7, 8      |     | Power ground                                                                                                                                                                                                                                                                                                                          |
| FB3                       | 12        | 1   | Feedback pin of positive charge pump                                                                                                                                                                                                                                                                                                  |
| OUT3                      | 13        | 0   | Positive charge pump output                                                                                                                                                                                                                                                                                                           |
| C2-/MODE                  | 15        |     | Negative terminal of the charge pump flying capacitor and charge pump MODE pin. If the flying capacitor is connected to this pin, the converter operates in a voltage tripler mode. If the charge pump needs to operate in a voltage doubler mode, the flying capacitor is removed and the C2-/MODE pin needs to be connected to GND. |
| C2+                       | 14        |     | Positive terminal for the charge pump flying capacitor. If the device runs in voltage doubler mode, this pin needs to be left open.                                                                                                                                                                                                   |
| SUP                       | 9         | I   | Supply pin of the positive, negative charge pump, boost converter, and gate drive circuit. This pin needs to be connected to the output of the main boost converter and cannot be connected to any other voltage source. For performance reasons, it is not recommended for a bypass capacitor to be connected directly to this pin.  |
| FB1                       | 1         | 1   | Feedback pin of the boost converter                                                                                                                                                                                                                                                                                                   |
| SW                        | 5, 6      | I   | Switch pin of the boost converter                                                                                                                                                                                                                                                                                                     |
| PowerPAD™/<br>Thermal Die | ·         |     | The PowerPAD or exposed thermal die needs to be connected to the power ground pins (PGND).                                                                                                                                                                                                                                            |

## 8 Specifications

### 8.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                       | MII | N MAX                    | UNIT     |
|---------------------------------------|-----|--------------------------|----------|
| Voltages on pin VIN <sup>(2)</sup>    | -0. | 3 6                      | V        |
| Voltages on pin Vo1, SUP, PG (2)      | -0. | 3 15.5                   | V        |
| Voltages on pin EN, MODE, ENR (2)     | -0. | 3 V <sub>I</sub> + 0.3 V | ' V      |
| Voltage on pin SW <sup>(2)</sup>      |     | 20                       | V        |
| Power good maximum sink current (PG)  |     | 1                        | mA       |
| Continuous power dissipation          |     | See Thermal Info         | ormation |
| Operating junction temperature        | -40 | 150                      | °C       |
| Storage temperature, T <sub>stg</sub> | -69 | 5 150                    | °C       |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 8.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011            | ±1000 | V    |
|                    |                         | Machine model (MM)                                      | ±100  |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 8.3 Recommended Operating Conditions

|          |                                | MIN | TYP | MAX | UNIT |
|----------|--------------------------------|-----|-----|-----|------|
| $V_{IN}$ | Input voltage range            | 2.7 |     | 5.8 | V    |
| L        | Inductor <sup>(1)</sup>        |     | 4.7 |     | μН   |
| $T_{J}$  | Operating junction temperature | -40 |     | 125 | °C   |

<sup>(1)</sup> See the Application Information Section for further information.

<sup>(2)</sup> All voltage values are with respect to network ground terminal.



#### 8.4 Thermal Information

|                        |                                              | TPS65140-Q1 | TPS65145-Q1 |      |
|------------------------|----------------------------------------------|-------------|-------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | PWP (TSSOP) | PWP (TSSOP) | UNIT |
|                        |                                              | 24 PINS     | 24 PINS     |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 32.3        | 32.3        | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 25.8        | 25.8        | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 9.2         | 9.2         | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 0.5         | 0.5         | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 9.4         | 9.4         | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 2.7         | 2.7         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### 8.5 Electrical Characteristics

 $V_{IN} = 3.3 \text{ V}$ , EN =  $V_{IN}$ , Vo1 = 10 V,  $T_{.I} = -40 ^{\circ}\text{C}$  to 125  $^{\circ}\text{C}$ , typical values are at  $T_{.I} = 25 ^{\circ}\text{C}$  (unless otherwise noted)

|                     | PARAMETER                                  | TEST CONDITIONS                                            | MIN   | TYP   | MAX   | UNIT  |
|---------------------|--------------------------------------------|------------------------------------------------------------|-------|-------|-------|-------|
| SUPPLY              | CURRENT                                    |                                                            |       |       |       |       |
| V <sub>IN</sub>     | Input voltage range                        |                                                            | 2.7   |       | 5.5   | V     |
| I <sub>QIN</sub>    | Quiescent current into VIN                 | ENR = GND, Vo3 = 2 × Vo1,<br>Boost converter not switching |       | 0.7   | 0.9   | mA    |
| ı                   | Charge pump quiescent                      | Vo1 = SUP = 10 V, Vo3 = 2 × Vo1                            |       | 1.7   | 2.7   | m Λ   |
| QCharge             | current into SUP                           | Vo1 = SUP = 10 V, Vo3 = 3 × Vo1                            |       | 3.9   | 6     | mA    |
| I <sub>QEN</sub>    | LDO controller quiescent current into VIN  | ENR = VIN, EN = GND                                        |       | 300   | 800   | μΑ    |
| I <sub>SD</sub>     | Shutdown current into VIN                  | EN = ENR = GND                                             |       | 1     | 10    | μΑ    |
| V <sub>UVLO</sub>   | Undervoltage lockout threshold             | V <sub>I</sub> falling                                     |       | 2.2   | 2.4   | V     |
|                     | Thermal shutdown                           | Temperature rising                                         |       | 160   |       | °C    |
| LOGIC SI            | GNALS EN, ENR                              |                                                            |       |       |       |       |
| V <sub>IH</sub>     | High level input voltage                   |                                                            | 1.5   |       |       | V     |
| V <sub>IL</sub>     | Low level input voltage                    |                                                            |       |       | 0.4   | V     |
| lı                  | Input leakage current                      | EN = GND or VIN                                            |       | 0.01  | 0.1   | μА    |
| MAIN BO             | OST CONVERTER                              |                                                            |       |       |       |       |
| Vo1                 | Output voltage range                       |                                                            | 5     |       | 15    | V     |
| $V_{O1}$ - $V_{IN}$ | Minimum input to output voltage difference |                                                            | 1     |       |       | V     |
| V <sub>REF</sub>    | Reference voltage                          |                                                            | 1.198 | 1.213 | 1.230 | V     |
| V <sub>FB</sub>     | Feedback regulation voltage                |                                                            | 1.126 | 1.146 | 1.161 | V     |
| I <sub>FB</sub>     | Feedback input bias current                |                                                            |       | 10    | 100   | nA    |
| -                   | N-MOSFET on-resistance                     | Vo1 = 10 V, I <sub>sw</sub> = 500 mA                       |       | 195   | 325   | mΩ    |
| DS(on)              | (Q1)                                       | $Vo1 = 5 \text{ V}, I_{sw} = 500 \text{ mA}$               |       | 285   | 455   | 11177 |
|                     | N-MOSFET switch current                    | TPS65140                                                   | 1.6   | 2.3   | 2.8   | Α     |
| LIM                 | limit (Q1)                                 | TPS65145                                                   | 0.96  | 1.37  | 1.7   | Α     |
| · ·                 | P-MOSFET on-resistance                     | $Vo1 = 10 \text{ V}, I_{sw} = 100 \text{ mA}$              |       | 9     | 15    | Ω     |
| r <sub>DS(on)</sub> | (Q2)                                       | Vo1 = 5 V, I <sub>sw</sub> = 100 mA                        |       | 14    | 22    | 77    |
| I <sub>MAX</sub>    | Maximum P-MOSFET peak switch current       |                                                            |       |       | 1     | Α     |
|                     | Switch lookage ourrest                     | V <sub>sw</sub> = 15 V                                     |       | 1     | 10    | ^     |
| I <sub>leak</sub>   | Switch leakage current                     | V <sub>sw</sub> = 0 V                                      |       | 1     | 10    | μΑ    |



# **Electrical Characteristics (continued)**

 $V_{IN} = 3.3 \text{ V}$ , EN =  $V_{IN}$ , Vo1 = 10 V,  $T_{J} = -40 ^{\circ}\text{C}$  to 125  $^{\circ}\text{C}$ , typical values are at  $T_{J} = 25 ^{\circ}\text{C}$  (unless otherwise noted)

| IIN -               | PARAMETER                               | TEST CONDITIONS                                                                                    | MIN   | TYP   | MAX   | UNIT   |
|---------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------|-------|-------|-------|--------|
| ı                   | Ossillator fraguency                    | 0°C ≤ T <sub>J</sub> ≤ 125°C                                                                       | 1.195 | 1.6   | 2.1   | NAL I- |
| $f_{SW}$            | Oscillator frequency                    | -40°C ≤ T <sub>J</sub> ≤ 125°C                                                                     | 1.091 | 1.6   | 2.1   | MHz    |
|                     | Line regulation                         | $2.7 \text{ V} \le \text{V}_{\text{I}} \le 5.7 \text{ V}; \text{I}_{\text{load}} = 100 \text{ mA}$ |       | 0.012 |       | %/V    |
|                     | Load regulation                         | 0 mA ≤ I <sub>O</sub> ≤ 300 mA                                                                     |       | 0.2   |       | %/A    |
| NEGATI              | /E CHARGE PUMP Vo2                      |                                                                                                    |       |       |       |        |
| Vo2                 | Output voltage range                    |                                                                                                    | -2    |       |       | V      |
| $V_{ref}$           | Reference voltage                       |                                                                                                    | 1.198 | 1.213 | 1.226 | V      |
| $V_{FB}$            | Feedback regulation voltage             |                                                                                                    | -36   | 0     | 36    | mV     |
| I <sub>FB</sub>     | Feedback input bias current             |                                                                                                    |       | 10    | 100   | nA     |
| le                  | Q8 P-Channel switch $r_{DS(on)}$        | I <sub>O</sub> = 20 mA                                                                             |       | 4.3   | 8     | Ω      |
| r <sub>DS(on)</sub> | Q9 N-Channel switch r <sub>DS(on)</sub> | 1 <sub>0</sub> = 20 IIIA                                                                           |       | 2.9   | 4.4   | 77     |
| lo                  | Minimum output current                  |                                                                                                    | 20    |       |       | mA     |
|                     | Line regulation                         | 7 V $\leq$ Vo1 $\leq$ 15 V, I <sub>load</sub> = 10 mA, Vo2 = -5 V                                  |       | 0.09  |       | %/V    |
|                     | Load regulation                         | 1 mA $\leq$ I <sub>O</sub> $\leq$ 20 mA, Vo2 = -5 V                                                |       | 0.126 |       | %/mA   |
| POSITIV             | E CHARGE PUMP Vo3                       |                                                                                                    |       |       |       |        |
| Vo3                 | Output voltage range                    |                                                                                                    |       |       | 30    | V      |
| $V_{\text{ref}}$    | Reference voltage                       |                                                                                                    | 1.198 | 1.213 | 1.226 | V      |
| $V_{FB}$            | Feedback regulation voltage             |                                                                                                    | 1.180 | 1.214 | 1.245 | V      |
| I <sub>FB</sub>     | Feedback input bias current             |                                                                                                    |       | 10    | 100   | nA     |
|                     | Q3 P-Channel switch r <sub>DS(on)</sub> |                                                                                                    |       | 9.9   | 15.5  |        |
| _                   | Q4 N-Channel switch r <sub>DS(on)</sub> | 1 20 mA                                                                                            |       | 1.1   | 1.8   | Ω      |
| r <sub>DS(on)</sub> | Q5 P-Channel switch r <sub>DS(on)</sub> | I <sub>O</sub> = 20 mA                                                                             |       | 4.6   | 8.5   | Ω      |
|                     | Q6 N-Channel switch                     |                                                                                                    |       | 1.2   | 2.2   |        |
| $V_d$               | D1 – D4 Shottky diode forward voltage   | I <sub>D1-D4</sub> = 40 mA                                                                         |       | 610   | 800   | mV     |
| Io                  | Minimum output current                  |                                                                                                    | 20    |       |       | mA     |
|                     | Line regulation                         | 10 V ≤ Vo1 ≤ 15 V, I <sub>load</sub> = 10 mA,<br>Vo3 = 27 V                                        |       | 0.56  |       | %/V    |
|                     | Load regulation                         | 1 mA ≤ I <sub>O</sub> ≤ 20 mA, Vo3 = 27 V                                                          |       | 0.05  |       | %/mA   |



### **Electrical Characteristics (continued)**

 $V_{IN} = 3.3 \text{ V}$ , EN =  $V_{IN}$ , Vo1 = 10 V,  $T_{J} = -40 ^{\circ}\text{C}$  to 125  $^{\circ}\text{C}$ , typical values are at  $T_{J} = 25 ^{\circ}\text{C}$  (unless otherwise noted)

|                        | PARAMETER                 | TEST CONDITIONS                                                                                     | MIN | TYP        | MAX | UNIT |
|------------------------|---------------------------|-----------------------------------------------------------------------------------------------------|-----|------------|-----|------|
| LINEAR                 | REGULATOR CONTROLLER      | Vo4                                                                                                 |     |            |     |      |
| Vo4                    | Output voltage            | $4.5 \text{ V} \le \text{V}_1 \le 5.5 \text{ V}$ ; 10 mA $\le \text{I}_0 \le 500 \text{ mA}$        |     | 3.3        | 3.4 | V    |
|                        | Maximum base drive        | $V_{IN}$ -Vo4- $V_{BE} \ge 0.5 V^{(1)}$ 13.5 19                                                     |     |            | A   |      |
| BASE                   | current                   | V <sub>IN</sub> -Vo4-V <sub>BE</sub> ≥ 0.75 V <sup>(1)</sup>                                        | 20  | 27         |     | mA   |
|                        | Line regulation           | $4.75 \text{ V} \le \text{V}_{\text{I}} \le 5.5 \text{ V}, \text{I}_{\text{load}} = 500 \text{ mA}$ |     | 0.186      |     | %/V  |
| Load regulation        |                           | 1 mA $\leq$ I <sub>O</sub> $\leq$ 500 mA, V <sub>I</sub> = 5 V                                      |     | 0.064      |     | %/A  |
|                        | Start up current          | Vo4 ≤ 0.8 V                                                                                         | 11  | 20         | 25  | mA   |
| SYSTEM                 | POWER GOOD (PG)           |                                                                                                     |     |            | ·   |      |
| V <sub>(PG, VO1)</sub> |                           |                                                                                                     | -12 | -8.75% Vo1 | -6  | V    |
| V <sub>(PG, VO2)</sub> | Power good threshold (2)  |                                                                                                     | -13 | -9.5% Vo2  | -5  | V    |
| V <sub>(PG, VO3)</sub> |                           |                                                                                                     | -11 | -8% Vo3    | -5  | V    |
| V <sub>OL</sub>        | PG output low voltage     | I <sub>(sink)</sub> = 500 μA                                                                        |     |            | 0.3 | V    |
| l <sub>L</sub>         | PG output leakage current | VPG = 5 V                                                                                           |     | 0.001      | 1   | μΑ   |
| ·L                     | ·                         |                                                                                                     |     |            | -   |      |

 <sup>(1)</sup> With V<sub>IN</sub> = supply voltage of the TPS65140, Vo4 = output voltage of the regulator, V<sub>BE</sub> = basis emitter voltage of external transistor.
 (2) The power good goes high when all three outputs (Vo1, Vo2, Vo3) are above their threshold. The power good goes low as soon as one of the outputs is below their threshold.



# 9 Typical Characteristics





### 10 Detailed Description

#### 10.1 Overview

The TPS65140-Q1 and TPS65145-Q1 devices consist of a main boost converter operating with a fixed switching frequency of 1.6 MHz to allow for small external components. The boost converter output voltage Vo1 is also the input voltage for the positive and negative charge pump, connected via the pin SUP. The linear regulator controller is independent from this system with its own enable pin. This allows the linear regulator controller to continue to operate while the other supply rails are disabled or in shutdown due to a fault condition on one of their outputs. Refer to the functional block diagram for more information.



### 10.2 Functional Block Diagram





### 10.3 Feature Description

#### 10.3.1 Main Boost Converter

The main boost converter operates with PWM and a fixed switching frequency of 1.6 MHz. The converter uses a unique fast response, voltage mode controller scheme with input voltage feedforward. This achieves excellent line and load regulation (0.2% A load regulation typical) and allows the use of small external components. To add higher flexibility to the selection of external component values, the device uses external loop compensation. Although the boost converter looks like a nonsynchronous boost converter topology operating in discontinuous mode at light load, both devices maintain continuous conduction even at light load currents.

This is achieved with a novel architecture using an external Schottky diode and an integrated MOSFET in parallel connected between SW and SUP (see the functional block diagram). The integrated MOSFET Q2 allows the inductor current to become negative at light load conditions. For this purpose, a small integrated P-channel MOSFET with typically 10  $\Omega$   $r_{\text{DS(on)}}$  is sufficient. When the inductor current is positive, the external Schottky diode with the lower forward voltage conducts the current. This causes the converter to operate with a fixed frequency in continuous conduction mode over the entire load current range. This avoids the ringing on the switch pin as seen with a standard nonsynchronous boost converter and allows a simpler compensation for the boost converter.

#### 10.3.2 Power-Good Output

The TPS65140-Q1 and TPS65145-Q1 have an open-drain power-good output with a maximum sink capability of 1 mA. The power-good output goes high as soon as the main boost converter Vo1 and the negative and the positive charge pumps are within regulation. The power-good output goes low as soon as one of the outputs is out of regulation. In this case, the device goes into shutdown at the same time. See the electrical characteristics table for the power-good thresholds.

#### 10.4 Device Functional Modes

#### 10.4.1 Enable and Power-On Sequencing (EN, ENR)

The device has two enable pins. These pins should be terminated and not left floating to prevent faulty operation. Pulling the enable pin (EN) high enables the device and starts the power-on sequencing with the main boost converter Vo1 coming up first, then the negative and positive charge pumps. The linear regulator has an independent enable pin (ENR). Pulling this pin low disables the regulator, and pulling this pin high enables this regulator.

If the enable pin (EN) is pulled high, the device starts its power-on sequencing. The main boost converter starts up first with its soft start. If the output voltage has reached 91.25% of its output voltage, the negative charge pump comes up next. The negative charge pump starts with a soft start and when the output voltage has reached 91% of the nominal value, the positive charge pump comes up with the soft start.

Pulling the enable pin low shuts down the device. Dependent on load current and output capacitance, each of the outputs comes down.

### 10.4.2 Positive Charge Pump

The TPS65140-Q1 and TPS65145-Q1 has a fully regulated integrated positive charge pump generating Vo3. The input voltage for the charge pump is applied to the SUP pin that is equal to the output of the main boost converter Vo1. The charge pump is capable of supplying a minimum load current of 20 mA. Higher load currents are possible depending on the voltage difference between Vo1 and Vo3. See Figure 13 and Figure 14.

#### 10.4.3 Negative Charge Pump

The TPS65140-Q1 and TPS65145-Q1 has a regulated negative charge pump using two external Schottky diodes. The input voltage for the charge pump is applied to the SUP pin that is connected to the output of the main boost converter Vo1. The charge pump inverts the main boost converter output voltage and is capable of supplying a minimum load current of 20 mA. Higher load currents are possible depending on the voltage difference between Vo1 and Vo2. See Figure 12.



### **Device Functional Modes (continued)**

#### 10.4.4 Linear Regulator Controller

The TPS65140-Q1 and TPS65145-Q1 includes a linear regulator controller to generate a 3.3-V rail which is useful when the system is powered from a 5-V supply. The regulator is independent from the other voltage rails of the device and has its own enable (ENR).

#### 10.4.5 Soft Start

The main boost converter as well as the charge pumps and linear regulator have an internal soft start. This avoids heavy voltage drops at the input voltage rail or at the output of the main boost converter Vo1 during start-up caused by high inrush currents. See Figure 10 and Figure 11.

#### 10.4.6 Fault Protection

All of the outputs of the TPS65140-Q1 and TPS65145-Q1 devices have short-circuit detection and cause the device to go into shutdown. The main boost converter has overvoltage and undervoltage protection. If the output voltage Vo1 rises above the overvoltage protection threshold of typically 5% of Vo1, then the device stops switching, but remains operational.

When the output voltage falls below this threshold, the converter continues operation. When the output voltage falls below the undervoltage protection threshold of typically 8.75% of Vo1, because of a short-circuit condition, the devices go into shutdown. Because there is a direct pass from the input to the output through the diode, the short-circuit condition remains. If this condition needs to be avoided, a fuse at the input or an output disconnect using a single transistor and resistor is required. The negative and positive charge pumps have an undervoltage lockout (UVLO) to protect the LCD panel of possible latch-up conditions due to a short-circuit condition or faulty operation. When the negative output voltage is typically above 9.5% of its output voltage (closer to ground), then the device enters shutdown. When the positive charge pump output voltage, Vo3, is below 8% typical of its output voltage, the device goes into shutdown. See the fault protection thresholds in the electrical characteristics table. The device is enabled by toggling the enable pin (EN) below 0.4 V or by cycling the input voltage below the UVLO of 1.7 V. The linear regulator reduces the output current to 20 mA typical under a short-circuit condition when the output voltage is typically < 1 V. See the *Functional Block Diagram*. The linear regulator does not go into shutdown under a short-circuit condition.

#### 10.4.7 Thermal Shutdown

A thermal shutdown is implemented to prevent damage due to excessive heat and power dissipation. Typically, the thermal shutdown threshold is 160°C. If this temperature is reached, the device goes into shutdown. The device can be enabled by toggling the enable pin to low and back to high or by cycling the input voltage to GND and back to V<sub>I</sub> again.



## 11 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 11.1 Application Information

This section describes the design of a boost converter example for a 3.3-V to 10-V conversion.

### 11.2 Typical Application

A typical application requirement is to boost a 3.3-V or 5-V input to a 10-V, 13.5-V, or 15-V output. The section explains the step-by-step development.



Copyright © 2016, Texas Instruments Incorporated

#### 11.2.1 Design Requirements

Table 1 shows the design parameters for this example.

**Table 1. Design Requirements** 

|                 | PARAMETER                                              | Example Value | VALUE                     |
|-----------------|--------------------------------------------------------|---------------|---------------------------|
| $V_{I}$         | Input supply voltage                                   | 3.3 V         | 2.7 V to 5.8 V            |
| V <sub>O1</sub> | Boost converter output voltage and current             | 10 V @ 300 mA | Up to 15 V at 350 mA      |
| V <sub>O3</sub> | Positive charge pump output voltage and current        | 23 V @ 20 mA  | Up to 30 V at 20 mA       |
| V <sub>O2</sub> | Negative charge pump output voltage and current        | −5 V @ 20 mA  | Down to -12 V<br>at 20 mA |
| V <sub>O4</sub> | Linear regulator controller output voltage and current | 3.3 V         | 3.3 V at 500 mA           |

Copyright © 2004–2017, Texas Instruments Incorporated



#### Table 1. Design Requirements (continued)

|     | PARAMETER                      | Example Value | VALUE |
|-----|--------------------------------|---------------|-------|
| VSW | Switch voltage drop            | 0.5 V         |       |
| VD  | Schottky diode forward voltage | 0.8 V         | _     |

#### 11.2.2 Detailed Design Procedure

#### 11.2.2.1 Boost Converter Design Procedure

The first step in the design procedure is to calculate the maximum possible output current of the main boost converter under certain input and output voltage conditions.

1. Duty cycle:

$$D = \frac{V_{\text{out}} + V_{\text{D}} - V_{\text{in}}}{V_{\text{out}} + V_{\text{D}} - V_{\text{sw}}} = \frac{10 \text{ V} + 0.8 \text{ V} - 3.3 \text{ V}}{10 \text{ V} + 0.8 \text{ V} - 0.5 \text{ V}} = 0.73$$
(1)

2. Average inductor current:

$$I_L = \frac{I_{\text{out}}}{1 - D} = \frac{300 \text{ mA}}{1 - 0.73} = 1.11 \text{ A}$$
 (2)

3. Inductor peak-to-peak ripple current

$$\Delta i_{L} = \frac{\left[V_{\text{in}} - V_{\text{SW}}\right] \times D}{f_{\text{S}} \times L} = \frac{(3.3 \text{ V} - 0.5 \text{ V}) \times 0.73}{1.6 \text{ MHz} \times 4.2 \text{ } \mu\text{H}} = 304 \text{ mA}$$
(3)

4. Peak switch current:

$$I_{\text{swpeak}} = I_{\text{L}} + \frac{\Delta i_{\text{L}}}{2} = 1.11 \text{ A} + \frac{304 \text{ mA}}{2} = 1.26 \text{ A}$$
 (4)

The integrated switch, the inductor, and the external Schottky diode must be able to handle the peak switch current. The calculated peak switch current has to be equal or lower to the minimum N-MOSFET switch current limit as specified in the electrical characteristics table (1.6 A for the TPS65140 and 0.96 A for the TPS65145). If the peak switch current is higher, then the converter cannot support the required load current. This calculation must be done for the minimum input voltage where the peak switch current is highest. The calculation includes conduction losses like switch  $r_{DS(on)}$  (0.5 V) and diode forward drop voltage losses (0.8 V). Additional switching losses, inductor core and winding losses, etc., require a slightly higher peak switch current in the actual application. The above calculation still allows for a good design and component selection.

#### 11.2.2.1.1 Set the Output Voltage Vo1 and Select the Feedforward Capacitor

The output voltage is set by the external resistor divider and is calculated as:

$$V_{out} = 1.146 \, V \times \left[ 1 + \frac{R1}{R2} \right]$$
 (5)

Across the upper resistor, a bypass capacitor is required to speed up the circuit during load transients as shown in Figure 2.





Figure 2. Feed-forward Capacitor

Together with R1 the bypass capacitor C8 sets a zero in the control loop at approximately 50 kHz:

$$C8 = \frac{1}{2 \times \pi \times f_z \times R1} = \frac{1}{2 \times \pi \times 50 \text{ kHz} \times R1}$$
(6)

A value closest to the calculated value should be used. Larger feedforward capacitor values reduce the load regulation of the converter and cause load steps as shown in Figure 15.

#### 11.2.2.1.2 Inductor Selection

Several inductors work with the TPS65140. Especially with the external compensation, the performance can be adjusted to the specific application requirements. The main parameter for the inductor selection is the saturation current of the inductor, which should be higher than the peak switch current as calculated above with additional margin to cover for heavy load transients and extreme start-up conditions. Another method is to choose the inductor with a saturation current at least as high as the minimum switch current limit of 1.6 A for the TPS65140 and 0.96 A for the TPS65145. The different switch current limits allow selection of a physically smaller inductor when less output current is required. The second important parameter is the inductor dc resistance. Usually, the lower the dc resistance, the higher the efficiency. However, the inductor dc resistance is not the only parameter determining the efficiency. Especially for a boost converter where the inductor is the energy storage element, the type and material of the inductor influences the efficiency as well. Especially at high switching frequencies of 1.6 MHz, inductor core losses, proximity effects, and skin effects become more important. Usually, an inductor with a larger form factor yields higher efficiency. The efficiency difference between different inductors can vary between 2% to 10%. For the TPS65140, inductor values between 3.3 µH and 6.8 µH are a good choice but other values can be used as well. Possible inductors are shown in Table 2.

**Table 2. Inductor Selection** 

| DEVICE   | INDUCTOR VALUE | COMPONENT SUPPLIER (1)      | DIMENSIONS   | ISAT/DCR     |
|----------|----------------|-----------------------------|--------------|--------------|
|          | 4.7 μH         | Coilcraft DO1813P-472HC     | 8.89*6.1*5.0 | 2.6 A/54 mΩ  |
|          | 4.2 µH         | Sumida CDRH5D28 4R2         | 5.7*5.7*3    | 2.2 A/23 mΩ  |
| TPS65140 | 4.7 μΗ         | Sumida CDC5D23 4R7          | 6*6*2.5      | 1.6 A/48 mΩ  |
| 17565140 | 3.3 μΗ         | Wuerth Elektronik 744042003 | 4.8*4.8*2.0  | 1.8 A/65 mΩ  |
|          | 4.2 µH         | Sumida CDRH6D12 4R2         | 6.5*6.5*1.5  | 1.8 A/60 mΩ  |
|          | 3.3 µH         | Sumida CDRH6D12 3R3         | 6.5*6.5*1.5  | 1.9 A/50 mΩ  |
|          | 3.3 µH         | Sumida CDPH4D19 3R3         | 5.1*5.1*2.0  | 1.5 A/26 mΩ  |
|          | 3.3 μΗ         | Coilcraft DO1606T-332       | 6.5*5.2*2.0  | 1.4 A/120 mΩ |
| TPS65145 | 3.3 μΗ         | Sumida CDRH2D18/HP 3R3      | 3.2*3.2*2.0  | 1.45 A/69 mΩ |
|          | 4.7 μH         | Wuerth Elektronik 744010004 | 5.5*3.5*1.0  | 1.0 A/260 mΩ |
|          | 3.3 μΗ         | Coilcraft LPO6610-332M      | 6.6*5.5*1.0  | 1.3 A/160 mΩ |

(1) See Third-party Products Disclaimer



#### 11.2.2.1.3 Output Capacitor Selection

For best output voltage filtering, a low ESR output capacitor is recommended. Ceramic capacitors have a low ESR value but depending on the application, tantalum capacitors can be used as well. A 22-µF ceramic output capacitor works for most of the applications. Higher capacitor values can be used to improve load transient regulation. See Table 3 for the selection of the output capacitor. The output voltage ripple can be calculated as:

$$\Delta V_{out} = \frac{I_{out}}{C_{out}} \times \left[ \frac{1}{f_s} - \frac{I_p \times L}{V_{out} + V_d - V_{in}} \right] + I_p \times ESR$$
(7)

with:

I<sub>D</sub> = Peak current as described in the previous section peak current control

L = Selected inductor value

I<sub>out</sub> = Nominal load current

f<sub>s</sub> = Switching frequency

V<sub>d</sub> = Rectifier diode forward voltage (typically 0.3 V)

C<sub>out</sub> = Selected output capacitor

ESR = Output capacitor ESR value

#### 11.2.2.1.4 Input Capacitor Selection

For good input voltage filtering, low ESR ceramic capacitors are recommended. A 22-µF ceramic input capacitor is sufficient for most of applications. For better input voltage filtering, this value can be increased. See Table 3 and the *Typical Applications* section for input capacitor recommendations.

**Table 3. Input and Output Capacitors Selection** 

| CAPACITOR  | VOLTAGE RATING | COMPONENT SUPPLIER (1)    | COMMENTS         |
|------------|----------------|---------------------------|------------------|
| 22 μF/1210 | 16 V           | Taiyo Yuden EMK325BY226MM | C <sub>OUT</sub> |
| 22 μF/1206 | 6.3 V          | Taiyo Yuden JMK316BJ226   | C <sub>IN</sub>  |

(1) See Third-party Products Disclaimer

#### 11.2.2.1.5 Rectifier Diode Selection

To achieve high efficiency, a Schottky diode should be used. The voltage rating should be higher than the maximum output voltage of the converter. The average forward current should be equal to the average inductor current of the converter. The main parameter influencing the efficiency of the converter is the forward voltage and the reverse leakage current of the diode; both should be as low as possible. Possible diodes are: On Semiconductor MBRM120L, Microsemi UPS120E, and Fairchild Semiconductor MBRS130L.

#### 11.2.2.1.6 Converter Loop Design and Stability

The TPS65140/45 converter loop can be externally compensated and allows access to the internal transconductance error amplifier output at the COMP pin. A small feedforward capacitor across the upper feedback resistor divider speeds up the circuit as well. To test the converter stability and load transient performance of the converter, a load step from 50 mA to 250 mA is applied and the output voltage of the converter is monitored. Applying load steps to the converter output is a good tool to judge the stability of such a boost converter.

The following will provide quick steps how design the feedforward network:

- 1. Select the feedback resistor divider to set the output voltage.
- 2. Select the feedforward capacitor to place a zero at 50 kHz.
- 3. Select the compensation capacitor on pin COMP. The smaller the value, the higher the low frequency gain.
- 4. Use a  $50\text{-k}\Omega$  potentiometer in series to  $C_c$  and monitor  $V_{out}$  during load transients. Fine tune the load transient by adjusting the potentiometer. Select a resistor value that comes closest to the potentiometer resistor value. This needs to be done at the highest  $V_{IN}$  and highest load current because stability is most critical at these conditions.



#### 11.2.2.2 Negative Charge Pump

The negative charge pump provides a regulated output voltage by inverting the main output voltage,  $V_01$ . The negative charge pump output voltage is limited by  $V_01$  and set with external feedback resistors.

The maximum load current of the negative charge pump depends on the voltage drop across the external Schottky diodes and the internal ON-resistance of the charge pump MOSFETS Q8 and Q9. When the voltage drop across these components is larger than the voltage difference from  $V_O1$  to  $V_O2$ , the charge pump is in drop out, providing the maximum possible output current. Therefore, the higher the voltage difference between  $V_O1$  and  $V_O2$ , the higher the possible load current. See Figure 12 for the possible output current versus boost converter voltage  $V_O1$  and the calculations below.

$$V_{OUTmin} = -(V_O 1 - 2 V_F - I_O (2 \times r_{DS(on)Q8} + 2 \times r_{DS(on)Q9}))$$
(8)

Setting the output voltage:

$$V_{OUT} = -V_{REF} \times \frac{R3}{R4} = -1.213 \text{ V } \times \frac{R3}{R4}$$
 (9)

R3 = R4 x 
$$\frac{|V_{OUT}|}{V_{REF}}$$
 = R4 x  $\frac{|V_{OUT}|}{1.213}$  (10)

The lower feedback resistor value, R4, must be in a range from 40 k $\Omega$  to 120 k $\Omega$  or the overall feedback resistance must be within 500 k $\Omega$  to 1 M $\Omega$ . Smaller values load the reference too heavy and larger values may cause stability problems. The negative charge pump requires two external Schottky diodes. The peak current rating of the Schottky diode must be twice the load current of the output. For a 20-mA output current, the dual Schottky diode BAT54 or similar is a good choice.

#### 11.2.2.3 Positive Charge Pump

The positive charge pump can be operated in a voltage doubler mode or a voltage tripler mode.

The output voltage needs to be within the voltage ranges of the configuration, see *Voltage Doubler Mode* and *Voltage Tripler Mode*. The output voltage within its limitation is set by the external resistor divider and is calculated as:

$$V_{OUT} = 1.214 \times \left(1 + \frac{R5}{R6}\right) \tag{11}$$

$$R5 = R6 \times \left(\frac{V_{OUT}}{V_{FB}} - 1\right) = R6 \times \left(\frac{V_{OUT}}{1.214} - 1\right)$$
(12)

The maximum load current of the positive charge pump depends on the voltage drop across the internal Schottky diodes, the internal ON-resistance of the charge pump MOSFETS, and the impedance of the flying capacitor. When the voltage drop across these components is larger than the voltage difference  $V_{O1} \times 2$  to  $V_{O3}$  (doubler mode) or  $V_{O1} \times 3$  to  $V_{O3}$  (tripler mode), then the charge pump is in dropout, providing the maximum possible output current. Therefore, the higher the voltage difference between  $V_{O1} \times 2$  (doubler) or  $V_{O1} \times 3$  (tripler) to  $V_{O3}$ , the higher the possible load current. See Figure 13 and Figure 14 for output current versus boost converter voltage,  $V_{O1}$ , and the following calculations.

#### 11.2.2.3.1 Voltage Doubler Mode

- Leave C2+ pin open
- Connect C2–/Mode to GND

The following shows first order formulas to calculate the minimum and maximum output voltages of the positive charge pump in doubler mode

- Minimum: V<sub>O3min</sub> = V<sub>O</sub>1
- Maximum:  $V_{O3max} = 2 \times V_O 1 (2 V_F + 2 \times I_O \times (2 \times r_{DS(on)Q5} + r_{DS(on)Q3} + r_{DS(on)Q4}))$

For detailed information how to estimate the output voltage ranges refer to *How to Estimate the Output Voltage Range of the Charge Pumps in the TPS6510x and TPS6514x*, SLVA918.

### 11.2.2.3.2 Voltage Tripler Mode

Connect flying capacitor to C2+ and C2-/MODE



The following shows first order formulas to calculate the minimum and maximum output voltages of the positive charge pump in doubler mode

- Minimum:  $V_{O3min} = 2 \times V_O 1 (2 V_F + 2 \times I_O \times (2 \times r_{DS(on)Q5} + r_{DS(on)Q3} + r_{DS(on)Q4}))$
- Maximum:  $V_{O3max} = 3 \times V_O1 (4 \times V_F + 2 \times I_O \times (3 \times r_{DS(on)Q5} + r_{DS(on)Q3} + r_{DS(on)Q4}))$

For detailed information how to estimate the output voltage ranges refer to *How to Estimate the Output Voltage Range of the Charge Pumps in the TPS6510x and TPS6514x*, SLVA918.

#### 11.2.2.4 Linear Regulator Controller

The TPS65140-Q1 and TPS65145-Q1 devices include a linear regulator controller to generate a 3.3-V rail when the system is powered from a 5-V supply. Because an external NPN transistor is required, the input voltage applied to VIN must be higher than the output voltage of the regulator. To provide a minimum base drive current of 13.5 mA, a minimum internal voltage drop of 500 mV from  $V_I$  to  $V_{base}$  is required. This can be translated into a minimum input voltage on  $V_I$  for a certain output voltage as the following calculation shows:

$$V_{I(min)} = V_{O4} + V_{BE} + 0.5 V$$
 (13)

The base drive current together with the  $h_{FE}$  of the external transistor determines the possible output current. Using a standard NPN transistor like the BCP68 allows an output current of 1 A and using the BCP54 allows a load current of 337 mA for an input voltage of 5 V. Other transistors can be used as well, depending on the required output current, power dissipation, and PCB space. The device is stable with a 4.7- $\mu$ F ceramic output capacitor. Larger output capacitor values can be used to improve the load transient response when higher load currents are required.

### 11.2.3 Application Curves

**Table 4. Table of Graphs** 

|                  |                                                     |                                      | FIGURE |
|------------------|-----------------------------------------------------|--------------------------------------|--------|
| Main Bo          | oost Converter                                      |                                      | ·      |
|                  | Efficiency V <sub>O</sub> 1                         | vs Load current                      | 1      |
| η                | Efficiency V <sub>O</sub> 1                         | vs Load current                      | 2      |
|                  | Efficiency V <sub>O</sub> 1                         | vs Input voltage                     | 3      |
|                  | PWM operation continuous mode                       |                                      | 3      |
|                  | PWM operation at light load                         |                                      | 4      |
|                  | Load transient response, C <sub>O</sub> = 22 μF     |                                      | 6      |
|                  | Load transient response, C <sub>O</sub> = 2 x 22 μF |                                      | 7      |
|                  | Power-up sequencing                                 |                                      | 8      |
|                  | Soft start Vo1                                      |                                      | 9      |
| Negativ          | e Charge Pump                                       |                                      |        |
| I <sub>max</sub> | Vo2 maximum load current                            | vs Output voltage Vo1                | 10     |
| Positive         | e Charge Pump                                       |                                      | •      |
| I <sub>max</sub> | Vo3 maximum load current                            | vs Output voltage Vo1 (doubler mode) | 11     |
| I <sub>max</sub> | Vo3 Maximum load current                            | vs Output voltage Vo1 (tripler mode) | 12     |













### 11.3 System Examples



Figure 16. Typical Application, Notebook Supply



Figure 17. Typical Application, Monitor Supply



### 12 Power Supply Recommendations

The TPS65140-Q1 and TPS65145-Q1 devices are designed to operate from an input voltage supply range from 2.7 V to 5.8 V. This input supply must be well regulated. The input capacitance shown in the application schematics in this data sheet is sufficient for typical applications.

### 13 Layout

### 13.1 Layout Guidelines

For all switching power supplies, the layout is an important step in the design, especially at high-peak currents and switching frequencies. If the layout is not carefully designed, the regulator might show stability and EMI problems. TI recommends the following PCB layout guidelines for the devices:

- Connect PGND and AGND together on the same ground plane.
- Connect all capacitor grounds and PGND together on a common ground plane.
- Place the input filter capacitor as close as possible to the input pin of the IC.
- · Route first the traces carrying high-switching currents with wide and short traces.
- Isolate analog signal paths from power paths.
- If vias are necessary, try to use more than one in parallel to decrease parasitics, especially for power traces.
- Solder the thermal pad to the PCB for good thermal performance

#### 13.2 Thermal Information

An influential component of the thermal performance of a package is board design. To take full advantage of the heat dissipation abilities of the PowerPAD or QFN package with exposed thermal die, a board that acts similar to a heatsink and allows for the use of an exposed (and solderable) deep downset pad should be used. For further information see Texas Instrumens application notes (SLMA002) *PowerPAD Thermally Enhanced Package* and (SLMA004) *Power Pad Made Easy.* For the QFN package, see the application report (SLUA271) *QFN/SON PCB Attachement.* 



### 13.3 Layout Example





### 14 Device and Documentation Support

#### 14.1 Device Support

### 14.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 14.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to order now.

Table 5. Related Links

| PARTS       | PRODUCT FOLDER | ORDER NOW  | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|-------------|----------------|------------|---------------------|---------------------|---------------------|
| TPS65140-Q1 | Click here     | Click here | Click here          | Click here          | Click here          |
| TPS65145-Q1 | Click here     | Click here | Click here          | Click here          | Click here          |

#### 14.3 Documentation Support

#### 14.3.1 Related Documentation

For related documentation see the following Application Notes and Marketing Selection Guide:

How to Compensate with the TPS6510x and TPS6514x SLVA813.

Basic Calculation of a Boost Converter's Power Stage SLVA372

Customizing your TPS6510x/TPS6514x SLVA192

Power Management Guide 2016 at www.ti.com

#### 14.4 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 14.5 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 14.6 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 14.7 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

Submit Documentation Feedback

Copyright © 2004–2017, Texas Instruments Incorporated



#### 14.8 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 15 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGE OPTION ADDENDUM

6-Feb-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------|---------|
| TPS65140IPWPRQ1  | ACTIVE | HTSSOP       | PWP                | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | 65140IQ1       | Samples |
| TPS65145IPWPRQ1  | ACTIVE | HTSSOP       | PWP                | 24   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 85    | 65145IQ1       | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





6-Feb-2020

#### OTHER QUALIFIED VERSIONS OF TPS65140-Q1, TPS65145-Q1:

• Catalog: TPS65140, TPS65145

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

4.4 x 7.6, 0.65 mm pitch

PLASTIC SMALL OUTLINE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# PowerPAD™ TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.
- 5. Features may not be present and may vary.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated