

SNAS227D-NOVEMBER 2003-REVISED MARCH 2013

# ADC78H90 8-Channel, 500 kSPS, 12-Bit A/D Converter

Check for Samples: ADC78H90

## **FEATURES**

- Eight input channels
- Variable power management
- Independent analog and digital supplies
- SPI™/QSPI™/MICROWIRE™/DSP compatible
- Packaged in 16-lead TSSOP

## APPLICATIONS

- **Automotive Navigation**
- **Portable Systems**
- Medical Instruments
- **Mobile Communications**
- Instrumentation and Control Systems

# **KEY SPECIFICATIONS**

- **Conversion Rate: 500kSPS**
- DNL: ± 1LSB (max)
- INL: ± 1LSB (max)
- **Power Consumption** 
  - 3V Supply: 1.5 mW (typ)
  - 5V Supply: 8.3 mW (typ)

## DESCRIPTION

The ADC78H90 is a low-power, eight-channel CMOS 12-bit analog-to-digital converter with a conversion throughput of 500 kSPS. The converter is based on a successive-approximation register architecture with an internal track-and-hold circuit. It can be configured to accept up to eight input signals at inputs AIN1 through AIN8.

The output serial data is straight binary, and is compatible with several standards, such as SPI™, QSPI™, MICROWIRE™, and many common DSP serial interfaces.

The ADC78H90 may be operated with independent analog and digital supplies. The analog supply (AV<sub>DD</sub>) can range from +2.7V to +5.25V, and the digital supply (DV<sub>DD</sub>) can range from +2.7V to AV<sub>DD</sub>. Normal power consumption using a +3V or +5V supply is 1.5 mW and 8.3 mW, respectively. The power-down feature reduces the power consumption to just 0.3  $\mu$ W using a +3V supply, or 0.5  $\mu$ W using a +5V supply.

The ADC78H90 is packaged in a 16-lead TSSOP package. Operation over the industrial temperature range of -40°C to +85°C is ensured.

### **Connection Diagram**



See PW Package



#### PIN DESCRIPTIONS AND EQUIVALENT CIRCUITS

| Pin<br>No.  | Symbol          | Equivalent<br>Circuit | Description                                                   |  |
|-------------|-----------------|-----------------------|---------------------------------------------------------------|--|
| ANAL        | .0G I/O         |                       |                                                               |  |
| 4 -<br>11   | AIN1 to<br>AIN8 |                       | Analog inputs. These signals can range from 0V to $AV_{DD}$ . |  |
| DIGITAL I/O |                 |                       |                                                               |  |

AA.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

## Block Diagram

TEXAS INSTRUMENTS

www.ti.com

SNAS227D-NOVEMBER 2003-REVISED MARCH 2013

#### PIN DESCRIPTIONS AND EQUIVALENT CIRCUITS (continued)

| Pin<br>No.   | Symbol | Equivalent<br>Circuit | Description                                                                                                                                                                                              |  |
|--------------|--------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 16           | SCLK   |                       | Digital clock input. The range of<br>frequencies for this input is 50<br>kHz to 8 MHz, with ensured<br>performance at 8 MHz. This<br>clock directly controls the<br>conversion and readout<br>processes. |  |
| 15           | DOUT   |                       | Digital data output. The output<br>samples are clocked out of this<br>pin on falling edges of the<br>SCLK pin.                                                                                           |  |
| 14           | DIN    |                       | Digital data input. The<br>ADC78H90's Control Register<br>is loaded through this pin on<br>rising edges of the SCLK pin.                                                                                 |  |
| 1            | CS     |                       | Chip select. On the falling edge of $\overline{CS}$ , a conversion process begins. Conversions continue as long as $\overline{CS}$ is held low.                                                          |  |
| POWER SUPPLY |        |                       |                                                                                                                                                                                                          |  |

#### PIN DESCRIPTIONS AND EQUIVALENT CIRCUITS (continued)

| Pin<br>No. | Symbol           | Equivalent<br>Circuit | Description                                                                                                                                                                                                                                                  |
|------------|------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2          | AV <sub>DD</sub> |                       | Positive analog supply pin. This<br>pin should be connected to a<br>quiet +2.7V to +5.25V source<br>and bypassed to GND with a 1<br>$\mu$ F tantalum capacitor and a 0.1<br>$\mu$ F ceramic monolithic capacitor<br>located within 1 cm of the<br>power pin. |
| 13         | DV <sub>DD</sub> |                       | Positive digital supply pin. This<br>pin should be connected to a<br>+2.7V to $AV_{DD}$ supply, and<br>bypassed to GND with a 0.1 $\mu$ F<br>ceramic monolithic capacitor<br>located within 1 cm of the<br>power pin.                                        |
| 3          | AGND             |                       | The ground return for the analog supply and signals.                                                                                                                                                                                                         |
| 12         | DGND             |                       | The ground return for the digital supply and signals.                                                                                                                                                                                                        |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### Absolute Maximum Ratings (1)(2)

| U                                                                      |                                            |
|------------------------------------------------------------------------|--------------------------------------------|
| Analog Supply Voltage AV <sub>DD</sub>                                 | -0.3V to 6.5V                              |
| Digital Supply Voltage DV <sub>DD</sub>                                | -0.3V to AV <sub>DD</sub> + 0.3V, max 6.5V |
| Voltage on Any Pin to GND                                              | -0.3V to AV <sub>DD</sub> +0.3V            |
| Input Current at Any Pin <sup>(3)</sup>                                | ±10 mA                                     |
| Package Input Current <sup>(3)</sup>                                   | ±20 mA                                     |
| Power Dissipation at $T_A = 25^{\circ}C$                               | See <sup>(4)</sup>                         |
| ESD Susceptibility <sup>(5)</sup><br>Human Body Model<br>Machine Model | 2500V<br>250V                              |
| Soldering Temperature, Infrared,<br>10 seconds <sup>(6)</sup>          | 260°C                                      |
| Junction Temperature                                                   | +150°C                                     |
| Storage Temperature                                                    | -65°C to +150°C                            |
|                                                                        |                                            |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (3) When the input voltage at any pin exceeds the power supplies (that is, V<sub>IN</sub> < AGND or V<sub>IN</sub> >V<sub>A</sub> or V<sub>D</sub>), the current at that pin should be limited to 10 mA. The 20 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 10 mA to two.
- (4) The absolute maximum junction temperature ( $T_Jmax$ ) for this device is 150°C. The maximum allowable power dissipation is dictated by  $T_Jmax$ , the junction-to-ambient thermal resistance ( $\theta_{JA}$ ), and the ambient temperature ( $T_A$ ), and can be calculated using the formula  $P_DMAX = (T_Jmax T_A)/\theta_{JA}$ . In the 16-pinTSSOP,  $\theta_{JA}$  is 96°C/W, so  $P_DMAX = 1,200$ mW at 25°C and 625 mW at the maximum operating ambient temperature of85°C. Note that the power consumption of this device under normal operation is a maximum of 12 mW. The values for maximum power dissipation listed above will be reached only when the ADC78H90 is operated in a severe fault condition (e.g. when input or output pins are driven beyond the power supply voltages, or the power supply polarity is reversed). Obviously, such conditions should always be avoided.
- (5) Human body model is 100 pF capacitor discharged through a 1.5 k $\Omega$  resistor. Machine model is 220 pF discharged through ZERO ohms
- (6) See AN450, "Surface Mounting Methods and Their Effect on Product Reliability", or the section entitled "Surface Mount" found in any post 1986 Texas Instruments Linear Data Book, for other methods of soldering surface mount devices.



#### SNAS227D-NOVEMBER 2003-REVISED MARCH 2013

## Operating Ratings (1)(2)

| Operating Temperature Range      | $-40^{\circ}C \le T_{A} \le +85^{\circ}C$ |
|----------------------------------|-------------------------------------------|
| AV <sub>DD</sub> Supply Voltage  | +2.7V to +5.25V                           |
| DV <sub>DD</sub> Supply Voltage  | +2.7V to AV <sub>DD</sub>                 |
| Digital Input Pins Voltage Range | -0.3V to AV <sub>DD</sub>                 |
| Clock Frequency                  | 50 kHz to 8 MHz                           |
| Analog Input Voltage             | 0V to AV <sub>DD</sub>                    |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. All voltages are measured with respect to GND = 0V, unless otherwise specified.

(2)

#### **Package Thermal Resistance**

| Package                             | θ <sub>JA</sub> |
|-------------------------------------|-----------------|
| 16-lead TSSOP on 4-layer, 2 oz. PCB | 96°C / W        |

www.ti.com

STRUMENTS

EXAS

## ADC78H90 Converter Electrical Characteristics <sup>(1)</sup>

The following specifications apply for  $AV_{DD} = DV_{DD} = +2.7V$  to 5.25V, AGND = DGND = 0V,  $f_{SCLK} = 8$  MHz,  $f_{SAMPLE} = 500$  KSPS, unless otherwise noted. **Boldface limits apply for T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>**: all other limits T<sub>A</sub> = 25°C.

| Symbol                              | Parameter                                           | Conditions                                                                                                           | Typical               | Limits                | Units      |
|-------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|------------|
| STATIC C                            | ONVERTER CHARACTERISTICS                            |                                                                                                                      |                       | · · · · ·             |            |
|                                     | Resolution with No Missing Codes                    |                                                                                                                      |                       | 12                    | Bits       |
| INL                                 | Integral Non-Linearity                              | AV <sub>DD</sub> = +5.0V, DV <sub>DD</sub> = +3.0V                                                                   |                       | ±1                    | LSB (max)  |
| DNL                                 | Differential Non-Linearity                          | AV <sub>DD</sub> = +5.0V, DV <sub>DD</sub> = +3.0V                                                                   |                       | ±1                    | LSB (max)  |
| V <sub>OFF</sub>                    | Offset Error                                        | AV <sub>DD</sub> = +5.0V, DV <sub>DD</sub> = +3.0V                                                                   |                       | ±2                    | LSB (max)  |
| OEM                                 | Offset Error Match                                  | AV <sub>DD</sub> = +5.0V, DV <sub>DD</sub> = +3.0V                                                                   |                       | ±2                    | LSB (max)  |
| GE                                  | Gain Error                                          | AV <sub>DD</sub> = +5.0V, DV <sub>DD</sub> = +3.0V                                                                   |                       | ±3                    | LSB (max)  |
| GEM                                 | Gain Error Match                                    | AV <sub>DD</sub> = +5.0V, DV <sub>DD</sub> = +3.0V                                                                   |                       | ±3                    | LSB (max)  |
| DYNAMIC                             | CONVERTER CHARACTERISTICS                           | 1                                                                                                                    | L.                    | 1                     |            |
| SINAD                               | Signal-to-Noise Plus Distortion Ratio               | $AV_{DD}$ = +5.0V, $DV_{DD}$ = +3.0V,<br>$f_{IN}$ = 40.2 kHz, -0.02 dBFS                                             | 73                    | 70                    | dB (min)   |
| SNR                                 | Signal-to-Noise Ratio                               | $AV_{DD}$ = +5.0V, $DV_{DD}$ = +3.0V,<br>$f_{IN}$ = 40.2 kHz, -0.02 dBFS                                             | 73                    | 70.8                  | dB (min)   |
| THD                                 | Total Harmonic Distortion                           | $AV_{DD}$ = +5.0V, $DV_{DD}$ = +3.0V,<br>f <sub>IN</sub> = 40.2 kHz, -0.02 dBFS                                      | -86                   | -74                   | dB (max)   |
| SFDR                                | Spurious-Free Dynamic Range                         | $AV_{DD}$ = +5.0V, $DV_{DD}$ = +3.0V,<br>f <sub>IN</sub> = 40.2 kHz, -0.02 dBFS                                      | 88                    | 75.6                  | dB (min)   |
| ENOB                                | Effective Number of Bits                            | $AV_{DD} = +5.0V, DV_{DD} = +3.0V,$                                                                                  | 11.8                  | 11.3                  | Bits (min) |
|                                     | Channel-to-Channel Crosstalk                        | $\begin{array}{l} AV_{DD} = \texttt{+5.0V}, \ DV_{DD} = \texttt{+3.0V}, \\ f_{IN} = \texttt{40.2 \ kHz} \end{array}$ | -82                   |                       | dB         |
|                                     | Intermodulation Distortion, Second<br>Order Terms   | $AV_{DD} = +5.0V, DV_{DD} = +3.0V, f_a = 40.161 \text{ kHz}, f_b = 41.015 \text{ kHz}$                               | -93                   |                       | dB         |
| IIVID                               | MD Intermodulation Distortion, Third Order<br>Terms | $AV_{DD} = +5.0V, DV_{DD} = +3.0V, f_a = 40.161 \text{ kHz}, f_b = 41.015 \text{ kHz}$                               | -90                   |                       | dB         |
|                                     |                                                     | $AV_{DD} = +5V$                                                                                                      | 11                    |                       | MHz        |
| FPBW                                | -3 dB Full Power Bandwidth                          | $AV_{DD} = +3V$                                                                                                      | 8                     |                       | MHz        |
| ANALOG                              | INPUT CHARACTERISTICS                               |                                                                                                                      | -                     | •                     |            |
| V <sub>IN</sub>                     | Input Range                                         |                                                                                                                      | 0 to AV <sub>DD</sub> |                       | V          |
| I <sub>DCL</sub>                    | DC Leakage Current                                  |                                                                                                                      |                       | ±1                    | µA (max)   |
|                                     |                                                     | Track Mode                                                                                                           | 33                    |                       | pF         |
| C <sub>INA</sub>                    | Input Capacitance                                   | Hold Mode                                                                                                            | 3                     |                       | pF         |
| DIGITAL I                           | NPUT CHARACTERISTICS                                |                                                                                                                      |                       |                       |            |
| 、 <i>,</i>                          |                                                     | DV <sub>DD</sub> = +4.75Vto +5.25V                                                                                   |                       | 2.4                   | V (min)    |
| VIH                                 | Input High Voltage                                  | DV <sub>DD</sub> = +2.7V to +3.6V                                                                                    |                       | 2.1                   | V (min)    |
| V <sub>IL</sub>                     | Input Low Voltage                                   | DV <sub>DD</sub> = +2.7V to +5.25V                                                                                   |                       | 0.8                   | V (max)    |
| I <sub>IN</sub>                     | Input Current                                       | V <sub>IN</sub> = 0V or DV <sub>DD</sub>                                                                             | ±0.01                 | ±1                    | µA (max)   |
| C <sub>IND</sub>                    | Digital Input Capacitance                           |                                                                                                                      | 2                     | 4                     | pF (max)   |
|                                     | OUTPUT CHARACTERISTICS                              | +                                                                                                                    |                       |                       |            |
| V <sub>OH</sub>                     | Output High Voltage                                 | $I_{SOURCE}$ = 200 µA, DV <sub>DD</sub> = +2.7V to +5.25V                                                            |                       | DV <sub>DD</sub> -0.5 | V (min)    |
| V <sub>OL</sub>                     | Output Low Voltage                                  | I <sub>SINK</sub> = 200 μA                                                                                           |                       | 0.4                   | V (max)    |
| I <sub>OZH</sub> , I <sub>OZL</sub> | TRI-STATE® Leakage Current                          |                                                                                                                      |                       | ±1                    | µA (max)   |
| COUT                                | TRI-STATE® Output Capacitance                       |                                                                                                                      | 2                     | 4                     | pF (max)   |
|                                     | Output Coding                                       |                                                                                                                      | Str                   | aight (Natural)       | 1 、 /      |

Data sheet min/max specification limits are ensured by design, test, or statistical analysis.
Tested limits are specified to TI's AOQL (Average Outgoing Quality Level).



www.ti.com

## ADC78H90 Converter Electrical Characteristics <sup>(1)</sup> (continued)

The following specifications apply for  $AV_{DD} = DV_{DD} = +2.7V$  to 5.25V, AGND = DGND = 0V,  $f_{SCLK} = 8$  MHz,  $f_{SAMPLE} = 500$  KSPS, unless otherwise noted. **Boldface limits apply for T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>**: all other limits T<sub>A</sub> = 25°C.

| Symbol                          | Parameter                                     | Conditions                                                                            | Typical | Limits | Units       |
|---------------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------|---------|--------|-------------|
| POWER S                         | SUPPLY CHARACTERISTICS (C <sub>L</sub> = 10 p | pF)                                                                                   |         |        | 1           |
| AV <sub>DD</sub> ,              | Angles and Disitel Cumply Maltanes            |                                                                                       |         | 2.7    | V (min)     |
| DV <sub>DD</sub>                | Analog and Digital Supply Voltages            | $AV_{DD} \ge DV_{DD}$                                                                 |         | 5.25   | V (max)     |
|                                 | Total Supply Current, Normal Mode             | $AV_{DD} = DV_{DD} = +4.75V$ to +5.25V,<br>$f_{SAMPLE} = 500$ kSPS, $f_{IN} = 40$ kHz | 1.65    | 2.3    | mA (max)    |
|                                 | (Operational, CS low)                         | $AV_{DD} = DV_{DD} = +2.7V$ to +3.6V,<br>$f_{SAMPLE} = 500$ kSPS, $f_{IN} = 40$ kHz   | 0.5     | 2.3    | mA (max)    |
| I <sub>A</sub> + I <sub>D</sub> | Total Supply Current, Shutdown (CS            | $AV_{DD} = DV_{DD} = +4.75V$ to +5.25V,<br>$f_{SAMPLE} = 0$ kSPS                      | 200     |        | nA          |
|                                 | high)                                         | $AV_{DD} = DV_{DD} = +2.7V$ to +3.6V,<br>f <sub>SAMPLE</sub> = 0 kSPS                 | 200     |        | nA          |
|                                 | Power Consumption, Normal Mode                | $VAV_{DD} = DV_{DD} = +4.75V \text{ to } +5.25V$                                      | 8.3     | 12     | mW (max)    |
| Р                               | (Operational, CS low)                         | $AV_{DD} = DV_{DD} = +2.7V$ to +3.6V                                                  | 1.5     | 8.3    | mW (max)    |
| P <sub>D</sub>                  | Power Consumption, Shutdown ( $\overline{CS}$ | $AV_{DD} = DV_{DD} = +4.75V$ to +5.25V                                                | 0.5     |        | μW          |
|                                 | high)                                         | $AV_{DD} = DV_{DD} = +2.7V$ to +3.6V                                                  | 0.3     |        | μW          |
| AC ELEC                         | TRICAL CHARACTERISTICS                        |                                                                                       |         |        |             |
| f <sub>SCLK</sub>               | Maximum Clock Frequency                       |                                                                                       |         | 8      | MHz (min)   |
| f <sub>SMIN</sub>               | Minimum Clock Frequency                       |                                                                                       | 50      |        | kHz         |
| f <sub>S</sub>                  | Maximum Sample Rate                           |                                                                                       |         | 500    | KSPS (min)  |
| t <sub>CONV</sub>               | Conversion Time                               |                                                                                       |         | 13     | SCLK cycles |
| DC                              |                                               |                                                                                       | 50      | 40     | % (min)     |
| DC                              | SCLK Duty Cycle                               |                                                                                       | 50      | 60     | % (max)     |
| t <sub>ACQ</sub>                | Track/Hold Acquisition Time                   | Full-Scale Step Input                                                                 |         | 3      | SCLK cycles |
|                                 | Throughput Time                               | Acquisition Time + Conversion Time                                                    |         | 16     | SCLK cycles |
| f <sub>RATE</sub>               | Throughput Rate                               |                                                                                       |         | 500    | kSPS (min)  |
| t <sub>AD</sub>                 | Aperture Delay                                |                                                                                       | 4       |        | ns          |

### **ADC78H90 Timing Specifications**

The following specifications apply for  $AV_{DD} = DV_{DD} = +2.7V$  to 5.25V, AGND = DGND = 0V,  $f_{SCLK} = 8$  MHz,  $f_{SAMPLE} = 500$  KSPS,  $C_L = 50$  pF, **Boldface limits apply for T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>**: all other limits T<sub>A</sub> = 25°C.

| Symbol          | Parameter                                            | Conditions | Typical | Limits<br>(1)           | Units    |
|-----------------|------------------------------------------------------|------------|---------|-------------------------|----------|
| t <sub>1a</sub> | Setup Time SCLK High to $\overline{CS}$ Falling Edge | (2)        |         | 10                      | ns (min) |
| t <sub>1b</sub> | Hold time SCLK Low to CS Falling Edge                | (2)        |         | 10                      | ns (min) |
| t <sub>2</sub>  | Delay from CS Until DOUT active                      |            |         | 30                      | ns (max) |
| t <sub>3</sub>  | Data Access Time after SCLK Falling Edge             |            |         | 30                      | ns (max) |
| t <sub>4</sub>  | Data Setup Time Prior to SCLK Rising Edge            |            |         | 10                      | ns (min) |
| t <sub>5</sub>  | Data Valid SCLK Hold Time                            |            |         | 10                      | ns (min) |
| t <sub>6</sub>  | SCLK High Pulse Width                                |            |         | 0.4 x t <sub>SCLK</sub> | ns (min) |
| t <sub>7</sub>  | SCLK Low Pulse Width                                 |            |         | 0.4 x t <sub>SCLK</sub> | ns (min) |
| t <sub>8</sub>  | CS Rising Edge to DOUT High-<br>Impedance            |            |         | 20                      | ns (max) |

(1)

Tested limits are specified to TI's AOQL (Average Outgoing Quality Level). Clock may be in any state (high or low) when  $\overline{CS}$  is asserted, with the restrictions on setup and hold time given by  $t_{1a}$  and  $t_{1b}$ . (2)



SNAS227D-NOVEMBER 2003-REVISED MARCH 2013

### **Timing Diagrams**







Figure 3. ADC78H90 Operational Timing Diagram





6



SNAS227D-NOVEMBER 2003-REVISED MARCH 2013



Figure 5. SCLK and CS Timing Parameters

#### **Specification Definitions**

- **ACQUISITION TIME** is the time required to acquire the input voltage. That is, it is time required for the hold capacitor to charge up to the input voltage.
- **APERTURE DELAY** is the time between the fourth falling SCLK edge of a conversion and the time when the input signal is acquired or held for conversion.
- **CONVERSION TIME** is the time required, after the input voltage is acquired, for the ADC to convert the input voltage to a digital word.
- **CROSSTALK** is the coupling of energy from one channel into the other channel, or the amount of signal energy from one analog input that appears at the measured analog input.
- **DIFFERENTIAL NON-LINEARITY (DNL)** is the measure of the maximum deviation from the ideal step size of 1 LSB.
- **DUTY CYCLE** is the ratio of the time that a repetitive digital waveform is high to the total time of one period. The specification here refers to the SCLK.
- **EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS)** is another method of specifying Signal-to-Noise and Distortion or SINAD. ENOB is defined as (SINAD 1.76) / 6.02 and says that the converter is equivalent to a perfect ADC of this (ENOB) number of bits
- **FULL POWER BANDWIDTH** is a measure of the frequency at which the reconstructed output fundamental drops 3 dB below its low frequency value for a full scale input.
- **GAIN ERROR** is the deviation of the last code transition (111...110) to (111...111) from the ideal (V<sub>REF</sub> 1.5 LSB), after adjusting for offset error.
- **INTEGRAL NON-LINEARITY (INL)** is a measure of the deviation of each individual code from a line drawn from negative full scale (½ LSB below the first code transition) through positive full scale (½ LSB above the last code transition). The deviation of any given code from this straight line is measured from the center of that code value.
- **INTERMODULATION DISTORTION (IMD)** is the creation of additional spectral components as a result of two sinusoidal frequencies being applied to the ADC input at the same time. It is defined as the ratio of the power in the second and third order intermodulation products to the sum of the power in both of the original frequencies. IMD is usually expressed in dB.
- **MISSING CODES** are those output codes that will never appear at the ADC outputs. The ADC78H90 is ensured not to have any missing codes.
- **OFFSET ERROR** is the deviation of the first code transition (000...000) to (000...001) from the ideal (i.e. GND + 0.5 LSB).
- SIGNAL TO NOISE RATIO (SNR) is the ratio, expressed in dB, of the rms value of the input signal to the rms value of the sum of all other spectral components below one-half the sampling frequency, not including harmonics or d.c.
- SIGNAL TO NOISE PLUS DISTORTION (S/N+D or SINAD) Is the ratio, expressed in dB, of the rms value of the input signal to the rms value of all of the other spectral components below half the clock frequency,



www.ti.com

(1)

including harmonics but excluding d.c.

- **SPURIOUS FREE DYNAMIC RANGE (SFDR)** is the difference, expressed in dB, between the rms values of the input signal and the peak spurious signal where a spurious signal is any signal present in the output spectrum that is not present at the input, excluding d.c.
- **TOTAL HARMONIC DISTORTION (THD)** is the ratio, expressed in dB or dBc, of the rms total of the first five harmonic components at the output to the rms level of the input signal frequency as seen at the output. THD is calculated as

THD = 20 · log<sub>10</sub> 
$$\sqrt{\frac{A_{f2}^2 + \dots + A_{f6}^2}{A_{f1}^2}}$$

where

- A<sub>f1</sub> is the RMS power of the input frequency at the output
  - $A_{f2}$  through  $A_{f6}$  are the RMS power in the first 5 harmonic frequencies
- **THROUGHPUT TIME** is the minimum time required between the start of two successive conversion. It is the acquisition time plus the conversion time. In the case of the ADC78H90, this is 16 SCLK periods.







 $T_{\text{A}}$  = +25°C,  $f_{\text{SAMPLE}}$  = 500 kSPS,  $f_{\text{SCLK}}$  = 8 MHz,  $f_{\text{IN}}$  = 40.2 kHz unless otherwise stated.





EXAS **ISTRUMENTS** 



Figure 16.

Figure 17.



TEXAS INSTRUMENTS

SNAS227D-NOVEMBER 2003-REVISED MARCH 2013

#### www.ti.com

#### **Typical Performance Characteristics (continued)**





Power Consumption vs. Throughput



## ADC78H90

SNAS227D-NOVEMBER 2003-REVISED MARCH 2013



www.ti.com

### **APPLICATIONS INFORMATION**

#### **ADC78H90 OPERATION**

The ADC78H90 is a successive-approximation analog-to-digital converter designed around a chargeredistribution digital-to-analog converter. Simplified schematics of the ADC78H90 in both track and hold operation are shown in Figure 21 and Figure 22, respectively. In Figure 21, the ADC78H90 is in track mode: switch SW1 connects the sampling capacitor to one of eight analog input channels through the multiplexer, and SW2 balances the comparator inputs. The ADC78H90 is in this state for the first three SCLK cycles after CS is brought low.

There is no power-up delay or dummy conversions with the ADC78H90. The ADC is able to sample and convert an input to full resolution in the first conversion immediately following power up. The first conversion result after power up will be that of the first channel.

Figure 22 shows the ADC78H90 in hold mode: switch SW1 connects the sampling capacitor to ground, maintaining the sampled voltage, and switch SW2 unbalances the comparator. The control logic then instructs the charge-redistribution DAC to add or subtract fixed amounts of charge to or from the sampling capacitor until the comparator is balanced. When the comparator is balanced, the digital word supplied to the DAC is the digital representation of the analog input voltage. The ADC78H90 is in this state for the last thirteen SCLK cycles after CS is brought low.



Figure 21. ADC78H90 in Track Mode



Figure 22. ADC78H90 in Hold Mode

The time when  $\overline{CS}$  is low is considered a serial frame. Each of these frames should contain an integer multiple of 16 SCLK cycles, during which time a conversion is performed and clocked out at the DOUT pin and data is clocked into the DIN pin to indicate the multiplexer address for the next conversion.



#### www.ti.com

4

3

#### **USING THE ADC78H90**

Figure 3 and Figure 4 for the ADC78H90 are shown in Timing Diagrams. CS, chip select, initiates conversions and frames the serial data transfers. SCLK (serial clock) controls both the conversion process and the timing of serial data. DOUT is the serial data output pin, where a conversion result is sent as a serial data stream, MSB first. Data to be written to the ADC78H90's Control Register is placed on DIN, the serial data input pin. New data is written to DIN with each conversion.

A serial frame is initiated on the falling edge of  $\overline{CS}$  and ends on the rising edge of  $\overline{CS}$ . Each frame must contain an integer multiple of 16 rising SCLK edges. The ADC output data (DOUT) is in a high impedance state when CS is high and is active when CS is low. Thus, CS acts as an output enable. Additionally, the device goes into a power down state when  $\overline{CS}$  is high.

During the first 3 cycles of SCLK, the ADC is in the track mode, acquiring the input voltage. For the next 13 SCLK cycles the conversion is accomplished and the data is clocked out, MSB first. If there is more than one conversion in a frame, the ADC will re-enter the track mode on the falling edge of SCLK after the N\*16th rising edge of SCLK, and re-enter the hold/convert mode on the N\*16+4th falling edge of SCLK, where "N" must be an integer.

When  $\overline{CS}$  is brought high, SCLK is internally gated off. If SCLK is in a low state when  $\overline{CS}$  goes high, the subsequent fall of CS will generate a falling edge of the internal version of SCLK, putting the ADC into the track mode. This is seen by the ADC as the first falling edge of SCLK. If SCLK is in a high state when CS goes high, the ADC enters the track mode on the first falling edge of SCLK after the falling edge of  $\overline{CS}$ .

During each conversion, data is clocked into the DIN pin on the first 8 rising edges of SCLK after the fall of  $\overline{CS}$ . For each conversion, it is necessary to clock in the data indicating the input that is selected for the conversion after the current one. See Table 1, Table 2, and Table 3.

If CS and SCLK go low simultaneously, it is the following rising edge of SCLK that is considered the first rising edge for clocking data into DIN.

| Bit 7 (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------------|-------|-------|-------|-------|-------|-------|-------|
| DONTC       | DONTC | ADD2  | ADD1  | ADD0  | DONTC | DONTC | DONTC |

Table 2 Control Register Bit Descriptions

Table 1, Control Register Bits

| Table 2. Control Register Dit Descriptions |         |                                                                                                  |  |  |  |
|--------------------------------------------|---------|--------------------------------------------------------------------------------------------------|--|--|--|
| Bit #:                                     | Symbol: | Description                                                                                      |  |  |  |
| 7, 6, 2, 1, 0                              | DONTC   | Don't care. The value of these bit do not affect the device.                                     |  |  |  |
| 5                                          | ADD2    | These three bits determine which input channel will be sampled and converted on the next falling |  |  |  |

#### **Table 3. Input Channel Selection**

edge of  $\overline{CS}$ . The mapping between codes and channels is shown in Table 3.

| ADD2 | ADD1 | ADD0 | Input Channel  |
|------|------|------|----------------|
| 0    | 0    | 0    | AIN1 (Default) |
| 0    | 0    | 1    | AIN2           |
| 0    | 1    | 0    | AIN3           |
| 0    | 1    | 1    | AIN4           |
| 1    | 0    | 0    | AIN5           |
| 1    | 0    | 1    | AIN6           |
| 1    | 1    | 0    | AIN7           |
| 1    | 1    | 1    | AIN8           |

ADD1

ADD0



#### ADC78H90 TRANSFER FUNCTION

The output format of the ADC89H90 is straight binary. Code transitions occur midway between successive integer LSB values. The LSB width for the ADC78H90 is  $AV_{DD}$  / 4096. The ideal transfer characteristic is shown in Figure 23. The transition from an output code of 0000 0000 0000 to a code of 0000 0000 0001 is at 1/2 LSB, or a voltage of  $AV_{DD}$  / 8192. Other code transitions occur at steps of one LSB.



Figure 23. Ideal Transfer Characteristic

#### TYPICAL APPLICATION CIRCUIT

A typical application of the ADC78H90 is shown in Figure 24. The split analog and digital supplies are both provided in this example by the TI LP2950 low-dropout voltage regulator, available in a variety of fixed and adjustable output voltages. The analog supply is bypassed with a capacitor network located close to the ADC78H90. The digital supply is separated from the analog supply by an isolation resistor and conditioned with additional bypass capacitors. The ADC78H90 uses the analog supply ( $AV_{DD}$ ) as its reference voltage, so it is very important that  $AV_{DD}$  be kept as clean as possible. Because of the ADC78H90's low power requirements, it is also possible to use a precision reference as a power supply to maximize performance. The four-wire interface is also shown connected to a microprocessor or DSP.



Figure 24. Typical Application Circuit



### www.ti.com

#### ANALOG INPUTS

An equivalent circuit for one of the ADC78H90's input channels is shown in Figure 25. Diodes D1 and D2 provide ESD protection for the analog inputs. At no time should an analog input go beyond  $(AV_{DD} + 300 \text{ mV})$  or (GND - 300 mV), as these ESD diodes will begin conducting, which could result in erratic operation.

The capacitor C1 in Figure 25 has a typical value of 3 pF, and is mainly the package pin capacitance. Resistor R1 is the on resistance of the multiplexer and track / hold switch, and is typically 500 ohms. Capacitor C2 is the ADC78H90 sampling capacitor, and is typically 30 pF. The ADC78H90 will deliver best performance when driven by a low-impedance source to eliminate distortion caused by the charging of the sampling capacitance. This is especially important when using the ADC78H90 to sample AC signals. Also important when sampling dynamic signals is a band-pass or low-pass filter to reduce harmonics and noise, improving dynamic performance.



Figure 25. Equivalent Input Circuit

#### DIGITAL INPUTS AND OUTPUTS

The ADC78H90's digital inputs (SCLK,  $\overline{CS}$ , and DIN) are limited by and cannot exceed the analog supply voltage AV<sub>DD</sub>. The digital input pins are not prone to latch-up; SCLK,  $\overline{CS}$ , and DIN may be asserted before DV<sub>DD</sub> without any risk.

#### POWER SUPPLY CONSIDERATIONS

The ADC78H90 has two supplies, although they could both have the same potential. There are two major power supply concerns with this product. They are relative power supply levels, including power on sequencing, and the effect of digital supply noise on the analog supply.

#### Power Management

The ADC78H90 is a dual-supply device. These two supplies share ESD resources, and thus care must be exercised to ensure that the power supplies are applied in the correct sequence. To avoid turning on the ESD diodes, the digital supply ( $DV_{DD}$ ) cannot exceed the analog supply ( $AV_{DD}$ ) by more than 300 mV. The ADC78H90's analog power supply must, therefore, be applied before (or concurrently with) the digital power supply.

The ADC78H90 is fully powered-up whenever  $\overline{CS}$  is low, and fully powered-down whenever  $\overline{CS}$  is high, with one exception: the ADC78H90 automatically enters power-down mode between the 16th falling edge of a conversion and the 1st falling edge of the subsequent conversion (see Figure 3).

The ADC78H90 can perform multiple conversions back to back; each conversion requires 16 SCLK cycles. The ADC78H90 will perform conversions continuously as long as CS is held low.

The user may trade off throughput for power consumption by simply performing fewer conversions per unit time. Figure 20 in Typical Performance Characteristics shows the typical power consumption of the ADC78H90 versus throughput. To calculate the power consumption, simply multiply the fraction of time spent in the normal mode by the normal mode power consumption (8.3 mW with  $AV_{DD} = DV_{DD} = +3.6V$ , for example), and add the fraction of time spent in shutdown mode multiplied by the shutdown mode power dissipation (0.3 mW with  $AV_{DD} = DV_{DD} = +3.6V$ ).



www.ti.com

#### **Power Supply Noise Considerations**

The charging of any output load capacitance requires current from the digital supply, DV<sub>DD</sub>. The current pulses required from the supply to charge the output capacitance will cause voltage variations on the digital supply. If these variations are large enough, they could cause degrade SNR and SINAD performance of the ADC. Furthermore, if the analog and digital supplies are tied directly together, the noise on the digital supply will be coupled directly into the analog supply, causing greater performance degradation than noise on the digital supply. Furthermore, discharging the output capacitance when the digital output goes from a logic high to a logic low will dump current into the die substrate, which is resistive. Load discharge currents will cause "ground bounce" noise in the substrate that will degrade noise performance if that current is large enough. The larger is the output capacitance, the more current flows through the die substrate and the greater is the noise coupled into the analog channel, degrading noise performance.

The first solution is to decouple the analog and digital supplies from each other, or use separate supplies for them, to keep digital noise out of the analog supply. To keep noise out of the digital supply, keep the output load capacitance as small as practical. If the load capacitance is greater than 25 pF, use a 100  $\Omega$  series resistor at the ADC output, located as close to the ADC output pin as practical. This will limit the charge and discharge current of the output capacitance and improve noise performance.



SNAS227D-NOVEMBER 2003-REVISED MARCH 2013

### **REVISION HISTORY**

| Cł | nanges from Revision C (March 2013) to Revision D P | age  |
|----|-----------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format  | . 16 |



17-Mar-2017

### PACKAGING INFORMATION

| Orderable Device   | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|--------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                    | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| ADC78H90CIMT/NOPB  | ACTIVE | TSSOP        | PW      | 16   | 92      | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | 78H90<br>CIMT  | Samples |
| ADC78H90CIMTX/NOPB | ACTIVE | TSSOP        | PW      | 16   | 2500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | 78H90<br>CIMT  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# PACKAGE OPTION ADDENDUM

17-Mar-2017

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com

Texas Instruments

### **TAPE AND REEL INFORMATION**





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |       |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | -     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| ADC78H90CIMTX/NOPB          | TSSOP | PW                 | 16 | 2500 | 330.0                    | 12.4                     | 6.95       | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

6-Nov-2015



\*All dimensions are nominal

| Device             | Device Package Type |    | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|---------------------|----|------|------|-------------|------------|-------------|
| ADC78H90CIMTX/NOPB | TSSOP               | PW | 16   | 2500 | 367.0       | 367.0      | 35.0        |

# **PW0016A**



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated