# **Dual 4-Bit Static Shift Register**

The MC14015B dual 4-bit static shift register is constructed with MOS P-Channel and N-Channel enhancement mode devices in a single monolithic structure. It consists of two identical, independent 4-state serial-input/parallel-output registers. Each register has independent Clock and Reset inputs with a single serial Data input. The register states are type D master-slave flip-flops. Data is shifted from one stage to the next during the positive-going clock transition. Each register can be cleared when a high level is applied on the Reset line. These complementary MOS shift registers find primary use in buffer storage and serial-to-parallel conversion where low power dissipation and/or noise immunity is desired.

## **Features**

- Diode Protection on All Inputs
- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- Logic Edge-Clocked Flip-Flop Design
- Logic State is Retained Indefinitely with Clock Level either High or Low; Information is Transferred to the Output only on the Positive-going Edge of the Clock Pulse
- Capable of Driving Two Low-power TTL Loads or One Low-power Schottky TTL Load Over the Rated Temperature Range
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable
- This Device is Pb–Free and is RoHS Compliant



## ON Semiconductor®

http://onsemi.com



SOIC-16 D SUFFIX CASE 751B

#### MARKING DIAGRAM



A = Assembly Location

 $\begin{array}{ll} \text{WL, L} &= \text{Wafer Lot} \\ \text{YY, Y} &= \text{Year} \\ \text{WW, W} &= \text{Work Week} \\ \text{G} &= \text{Pb-Free Indicator} \end{array}$ 

## **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

## **MAXIMUM RATINGS** (Voltages Referenced to V<sub>SS</sub>)

| Symbol                             | Parameter                                         | Value                         | Unit |
|------------------------------------|---------------------------------------------------|-------------------------------|------|
| V <sub>DD</sub>                    | DC Supply Voltage Range                           | -0.5 to +18.0                 | V    |
| V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range (DC or Transient)   | -0.5 to V <sub>DD</sub> + 0.5 | V    |
| I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient) per Pin | ±10                           | mA   |
| P <sub>D</sub>                     | Power Dissipation, per Package (Note 1)           | 500                           | mW   |
| T <sub>A</sub>                     | Ambient Temperature Range                         | -55 to +125                   | °C   |
| T <sub>stg</sub>                   | Storage Temperature Range                         | -65 to +150                   | °C   |
| TL                                 | Lead Temperature (8–Second Soldering)             | 260                           | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \le (V_{in} \text{ or } V_{out}) \le V_{DD}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either VSS or VDD). Unused outputs must be left open.

<sup>1.</sup> Temperature Derating: "D/DW" Package: -7.0 mW/°C From 65°C To 125°C

## **PIN ASSIGNMENT**



## **BLOCK DIAGRAM**



**TRUTH TABLE** 

| С | D | R | Q0        | Q <sub>n</sub> |
|---|---|---|-----------|----------------|
|   | 0 | 0 | 0         | $Q_{n-1}$      |
|   | 1 | 0 | 1         | $Q_{n-1}$      |
| ~ | Х | 0 | No Change | No Change      |
| Х | Х | 1 | 0         | 0              |

X = Don't Care

 $Q_n = Q0$ , Q1, Q2, or Q3, as applicable.

 $Q_{n-1}$  = Output of prior stage.

## **ORDERING INFORMATION**

| Device         | Package              | Shipping <sup>†</sup>    |
|----------------|----------------------|--------------------------|
| MC14015BDG     | SOIC-16<br>(Pb-Free) | 48 Units / Rail          |
| MC14015BDR2G   | SOIC-16<br>(Pb-Free) | 2500 Units / Tape & Reel |
| NLV14015BDR2G* | SOIC-16<br>(Pb-Free) | 2500 Units / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

## **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                                       |           |                 |                        | -5                            | 5°C                  | 25°C                          |                                              |                      | 125°C                         |                      |      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------------------------|-------------------------------|----------------------|-------------------------------|----------------------------------------------|----------------------|-------------------------------|----------------------|------|
| Characteristic                                                                                                                                        |           | Symbol          | V <sub>DD</sub><br>Vdc | Min                           | Max                  | Min                           | Typ<br>(Note 2)                              | Max                  | Min                           | Max                  | Unit |
| Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub> or 0                                                                                              | "0" Level | V <sub>OL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                   | 0.05<br>0.05<br>0.05 | -<br>-<br>-                   | 0<br>0<br>0                                  | 0.05<br>0.05<br>0.05 | -<br>-<br>-                   | 0.05<br>0.05<br>0.05 | Vdc  |
| $V_{in} = 0$ or $V_{DD}$                                                                                                                              | "1" Level | V <sub>OH</sub> | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95         |                      | 4.95<br>9.95<br>14.95         | 5.0<br>10<br>15                              | 1 1                  | 4.95<br>9.95<br>14.95         |                      | Vdc  |
| Input Voltage<br>$(V_O = 4.5 \text{ or } .05 \text{ Vdc})$<br>$(V_O = 9.0 \text{ or } 1.0 \text{ Vdc})$<br>$(V_O = 13.5 \text{ or } 1.5 \text{ Vdc})$ | "0" Level | V <sub>IL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                   | 1.5<br>3.0<br>4.0    | -<br>-<br>-                   | 2.25<br>4.50<br>6.75                         | 1.5<br>3.0<br>4.0    | -<br>-<br>-                   | 1.5<br>3.0<br>4.0    | Vdc  |
| $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$<br>$(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$<br>$(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$                  | "1" Level | V <sub>IH</sub> | 5.0<br>10<br>15        | 3.5<br>7.0<br>11              | -<br>-<br>-          | 3.5<br>7.0<br>11              | 2.75<br>5.50<br>8.25                         |                      | 3.5<br>7.0<br>11              |                      | Vdc  |
| Output Drive Current $ (V_{OH} = 2.5 \text{ Vdc}) $ $ (V_{OH} = 4.6 \text{ Vdc}) $ $ (V_{OH} = 9.5 \text{ Vdc}) $ $ (V_{OH} = 13.5 \text{ Vdc}) $     | Source    | I <sub>OH</sub> | 5.0<br>5.0<br>10<br>15 | -3.0<br>-0.64<br>-1.6<br>-4.2 |                      | -2.4<br>-0.51<br>-1.3<br>-3.4 | -4.2<br>-0.88<br>-2.25<br>-8.8               | 1 1 1 1              | -1.7<br>-0.36<br>-0.9<br>-2.4 |                      | mAdc |
| $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$                                                          | Sink      | I <sub>OL</sub> | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2            | -<br>-<br>-          | 0.51<br>1.3<br>3.4            | 0.88<br>2.25<br>8.8                          | -<br>-<br>-          | 0.36<br>0.9<br>2.4            | -<br>-<br>-          | mAdc |
| Input Current                                                                                                                                         |           | I <sub>in</sub> | 15                     | -                             | ±0.1                 | -                             | ±0.00001                                     | ±0.1                 | -                             | ±1.0                 | μAdc |
| Input Capacitance (V <sub>in</sub> = 0)                                                                                                               |           | C <sub>in</sub> | -                      | -                             | -                    | -                             | 5.0                                          | 7.5                  | -                             | _                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                                    |           | I <sub>DD</sub> | 5.0<br>10<br>15        | -<br>-<br>-                   | 5.0<br>10<br>20      |                               | 0.005<br>0.010<br>0.015                      | 5.0<br>10<br>20      | -<br>-<br>-                   | 150<br>300<br>600    | μAdc |
| Total Supply Current (Notes 3 & 4) (Dynamic plus Quiescent, Per Package) (C <sub>L</sub> = 50 pF on all outputs, all buffers switching)               |           | I <sub>T</sub>  | 5.0<br>10<br>15        |                               |                      | $I_T = (2$                    | 1.2 μΑ/kHz)f<br>2.4 μΑ/kHz)f<br>3.6 μΑ/kHz)f | + I <sub>DD</sub>    |                               |                      | μAdc |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

2. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

3. The formulas given are for the typical characteristics only at 25°C.

$$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$

where:  $I_T$  is in  $\mu A$  (per package),  $C_L$  in pF,  $V = (V_{DD} - V_{SS})$  in volts, f in kHz is input frequency, and k = 0.002.

<sup>4.</sup> To calculate total supply current at loads other than 50 pF:

## SWITCHING CHARACTERISTICS (Note 5) (C $_L$ = 50 pF, $T_A$ = $25^{\circ}C)$

| Characteristic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Symbol                                 | V <sub>DD</sub>              | Min               | Typ<br>(Note 6)                       | Max                                    | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------|-------------------|---------------------------------------|----------------------------------------|------|
| Output Rise and Fall Time $t_{TLH}, t_{THL} = (1.5 \text{ ns/pF}) \text{ C}_{L} + 25 \text{ ns}$ $t_{TLH}, t_{THL} = (0.75 \text{ ns/pF}) \text{ C}_{L} + 12.5 \text{ ns}$ $t_{TLH}, t_{THL} = (0.55 \text{ ns/pF}) \text{ C}_{L} + 9.5 \text{ ns}$                                                                                                                                                                                                                                                                 | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | 5.0<br>10<br>15              | -<br>-<br>-       | 100<br>50<br>40                       | 200<br>100<br>80                       | ns   |
| Propagation Delay Time Clock, Data to Q $t_{PLH}, t_{PHL} = (1.7 \text{ ns/pF}) \text{ C}_L + 225 \text{ ns} \\ t_{PLH}, t_{PHL} = (0.66 \text{ ns/pF}) \text{ C}_L + 92 \text{ ns} \\ t_{PLH}, t_{PHL} = (0.5 \text{ ns/pF}) \text{ C}_L + 65 \text{ ns} \\ \text{Reset to Q} \\ t_{PLH}, t_{PHL} = (1.7 \text{ ns/pF}) \text{ C}_L + 375 \text{ ns} \\ t_{PLH}, t_{PHL} = (0.66 \text{ ns/pF}) \text{ C}_L + 147 \text{ ns} \\ t_{PLH}, t_{PHL} = (0.5 \text{ ns/pF}) \text{ C}_L + 95 \text{ ns} \\ \end{cases}$ | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15<br>5.0<br>10 | -<br>-<br>-<br>-  | 310<br>125<br>90<br>460<br>180<br>120 | 750<br>250<br>170<br>750<br>250<br>170 | ns   |
| Clock Pulse Width                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | t <sub>WH</sub>                        | 5.0<br>10<br>15              | 400<br>175<br>135 | 185<br>85<br>55                       | -<br>-<br>-                            | ns   |
| Clock Pulse Frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | f <sub>cl</sub>                        | 5.0<br>10<br>15              | -<br>-<br>-       | 2.0<br>6.0<br>7.5                     | 1.5<br>3.0<br>3.75                     | MHz  |
| Clock Pulse Rise and Fall Times                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | t <sub>TLH</sub> , t <sub>THL</sub>    | 5.0<br>10<br>15              | -<br>-<br>-       | -<br>-<br>-                           | 15<br>5<br>4                           | μS   |
| Reset Pulse Width                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | t <sub>WH</sub>                        | 5.0<br>10<br>15              | 400<br>160<br>120 | 200<br>80<br>60                       | -<br>-<br>-                            | ns   |
| Setup Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | t <sub>su</sub>                        | 5.0<br>10<br>15              | 350<br>100<br>75  | 100<br>50<br>40                       | -<br>-<br>-                            | ns   |

<sup>5.</sup> The formulas given are for typical characteristics only at 25°C.
6. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.



Figure 1. Power Dissipation Test Circuit and Waveform



Figure 2. Switching Test Circuit and Waveforms



Figure 3. Setup and Hold Time Test Circuit and Waveforms

## **CIRCUIT SCHEMATICS**



## **LOGIC DIAGRAMS**

## **SINGLE BIT**



## **COMPLETE DEVICE**



#### PACKAGE DIMENSIONS



#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI
- Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER.
- DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INCHES |       |  |
|-----|--------|--------|--------|-------|--|
| DIM | MIN    | MAX    | MIN    | MAX   |  |
| Α   | 9.80   | 10.00  | 0.386  | 0.393 |  |
| В   | 3.80   | 4.00   | 0.150  | 0.157 |  |
| C   | 1.35   | 1.75   | 0.054  | 0.068 |  |
| ם   | 0.35   | 0.49   | 0.014  | 0.019 |  |
| F   | 0.40   | 1.25   | 0.016  | 0.049 |  |
| G   | 1.27   | BSC    | 0.050  | BSC   |  |
| J   | 0.19   | 0.25   | 0.008  | 0.009 |  |
| K   | 0.10   | 0.25   | 0.004  | 0.009 |  |
| M   | 0°     | 7°     | 0°     | 7°    |  |
| P   | 5.80   | 6.20   | 0.229  | 0.244 |  |
| R   | 0.25   | 0.50   | 0.010  | 0.019 |  |

## SOLDERING FOOTPRINT



ON Semiconductor and the 👊 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent–Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights of others. SCILLC products are not designed, intended, a customer application in which the product is purport of the respective in which a purport or customic in sustainers in sustainers in sustainers in sustainers in sustainers in sustainers in sustainers. or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

**Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

ON Semiconductor: NLV14015BDR2G