June 1988 Revised October 1998 #### 74ACT323 # 8-Bit Universal Shift/Storage Register with Synchronous Reset and Common I/O Pins #### **General Description** The ACT323 is an 8-bit universal shift/storage register with 3-STATE outputs. Parallel load inputs and flip-flop outputs are multiplexed to minimize pin count. Separate serial inputs and outputs are provided for $\mathsf{Q}_0$ and $\mathsf{Q}_7$ to allow easy cascading. Four operation modes are possible: hold (store), shift left, shift right and parallel load. #### **Features** - I<sub>CC</sub> and I<sub>OZ</sub> reduced by 50% - Common parallel I/O for reduced pin count - Additional serial inputs and outputs for expansion - Four operating modes: shift left, shift right, load and - 3-STATE outputs for bus-oriented applications - Outputs source/sink 24 mA - TTL-compatible inputs #### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|------------------------------------------------------------------------| | 74ACT323PC | N20A | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code. #### **Logic Symbols** #### **Connection Diagram** #### **Pin Descriptions** | Pin Name | Description | |-----------------------------------------------------------------------------|-------------------------------------| | СР | Clock Pulse Input | | DS <sub>0</sub> | Serial Data Input for Right Shift | | DS <sub>7</sub> | Serial Data Input for Left Shift | | S <sub>0</sub> , S <sub>1</sub> | Mode Select Inputs | | SR | Synchronous Reset Input | | $\overline{OE}_1$ , $\overline{OE}_2$<br>I/O <sub>0</sub> -I/O <sub>7</sub> | 3-STATE Output Enable Inputs | | I/O <sub>0</sub> -I/O <sub>7</sub> | Multiplexed Parallel Data Inputs or | | | 3-STATE Parallel Data Outputs | | Q <sub>0</sub> , Q <sub>7</sub> | Serial Outputs | $\mathsf{FACT^{\scriptscriptstyle\mathsf{TM}}}$ is a trademark of Fairchild Semiconductor Corporation. #### **Functional Description** The ACT323 contains eight edge-triggered D-type flip-flops and the interstage logic necessary to perform synchronous reset, shift left, shift right, parallel load and hold operations. The type of operation is determined by $S_0$ and $S_1$ as shown in the Mode Select Table. All flip-flop outputs are brought out through 3-STATE buffers to separate I/O pins that also serve as data inputs in the parallel load mode. $\rm Q_0$ and $\rm Q_7$ are also brought out on other pins for expansion in serial shifting of longer words. A LOW signal on $\overline{\rm SR}$ overrides the Select inputs and allows the flip-flops to be reset by the next rising edge of CP. All other state changes are also initiated by the LOW-to-HIGH CP transition. Inputs can change when the clock is in either state provided only that the recommended setup and hold times, relative to the rising edge of CP, are observed. A HIGH signal on either $\overline{\rm OE}_1$ or $\overline{\rm OE}_2$ disables the 3-STATE buffers and puts the I/O pins in the high impedance state. In this condition the shift, load, hold and reset operations can still occur. The 3-STATE buffers are also disabled by HIGH signals on both S<sub>0</sub> and S<sub>1</sub> in preparation for a parallel load operation. #### **Mode Select Table** | | Inp | uts | | Response | | | | |----|----------------|----------------|----|---------------------------------------------------------------------------------------------------------------------------------|--|--|--| | SR | S <sub>1</sub> | S <sub>0</sub> | СР | | | | | | L | Х | Х | ~ | Synchronous Reset; Q <sub>0</sub> –Q <sub>7</sub> = LOW | | | | | Н | Н | Н | ~ | ✓ Parallel Load; I/O <sub>n</sub> →Q <sub>n</sub> | | | | | Н | L | Н | ~ | $ ightharpoonup$ Shift Right; DS <sub>0</sub> $\rightarrow$ Q <sub>0</sub> , Q <sub>0</sub> $\rightarrow$ Q <sub>1</sub> , etc. | | | | | Н | Н | L | ~ | Shift Left; $DS_7 \rightarrow Q_7$ , $Q_7 \rightarrow Q_6$ , etc. | | | | | Н | L | L | Х | Hold | | | | H = HIGH Voltage Level L = LOW Voltage Level <sup>∠ =</sup> LOW-to-HIGH Clock Transition ## Logic Diagram Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. #### **Absolute Maximum Ratings**(Note 1) Supply Voltage ( $V_{CC}$ ) -0.5V to +7.0V DC Input Diode Current (I<sub>IK</sub>) $\begin{aligned} &V_{I} = -0.5V & -20 \text{ mA} \\ &V_{I} = V_{CC} + 0.5V & +20 \text{ mA} \end{aligned}$ DC Input Voltage ( $V_I$ ) -0.5V to $V_{CC} + 0.5V$ DC Output Diode Current (I<sub>OK</sub>) $\begin{aligned} \text{V}_{\text{O}} &= -0.5 \text{V} & -20 \text{ mA} \\ \text{V}_{\text{O}} &= \text{V}_{\text{CC}} + 0.5 \text{V} & +20 \text{ mA} \end{aligned}$ DC Output Voltage (V<sub>O</sub>) -0.5 V to V $_{\text{CC}} + 0.5 \text{V}$ DC Output Source or Sink Current ( $I_O$ ) $\pm 50 \text{ mA}$ ${\rm DC}\ {\rm V}_{\rm CC}\ {\rm or}\ {\rm Ground}\ {\rm Current}$ Per Output Pin ( $I_{CC}$ or $I_{GND}$ ) $\pm 50$ mA Storage Temperature ( $T_{STG}$ ) $-65^{\circ}$ C to +150 $^{\circ}$ C Junction Temperature (T<sub>J</sub>) ## Recommended Operating Conditions Supply Voltage ( $V_{CC}$ ) 4.5V to 5.5V Input Voltage ( $V_{I}$ ) 0V to $V_{CC}$ 140°C Output Voltage ( $V_O$ ) Operating Temperature ( $T_A$ ) Over to +85°C Minimum Input Edge Rate ( $\Delta V/\Delta t$ ) V<sub>IN</sub> from 0.8V to 2.0V $V_{CC} @ 4.5V, 5.5V$ 125 mV/ns Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of FACT™ circuits outside databook specifications. #### **DC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub> | T <sub>A</sub> = +25°C | | T <sub>A</sub> = -40°C to +85°C | Units | Conditions | |------------------|-------------------------------------|-----------------|------------------------|------|---------------------------------|-------|------------------------------------| | - | | (V) | Typ Gua | | aranteed Limits | | | | V <sub>IH</sub> | Minimum High Level | 4.5 | 1.5 | 2.0 | 2.0 | V | V <sub>OUT</sub> = 0.1V | | | Input Voltage | 5.5 | 1.5 | 2.0 | 2.0 | | or V <sub>CC</sub> - 0.1V | | V <sub>IL</sub> | Maximum Low Level | 4.5 | 1.5 | 0.8 | 0.8 | V | $V_{OUT} = 0.1V$ | | | Input Voltage | 5.5 | 1.5 | 0.8 | 0.8 | | or V <sub>CC</sub> - 0.1V | | V <sub>OH</sub> | Minimum High Level | 4.5 | 4.49 | 4.4 | 4.4 | V | $I_{OUT} = -50 \mu A$ | | | Output Voltage | 5.5 | 5.49 | 5.4 | 5.4 | | | | | | | | | | | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | 4.5 | | 3.86 | 3.76 | V | $I_{OH} = -24 \text{ mA}$ | | | | 5.5 | | 4.86 | 4.76 | | $I_{OH} = -24 \text{ mA (Note 2)}$ | | V <sub>OL</sub> | Maximum Low Level | 4.5 | 0.001 | 0.1 | 0.1 | V | I <sub>OUT</sub> = 50 μA | | | Output Voltage | 5.5 | 0.001 | 0.1 | 0.1 | | | | | | | | | | | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | 4.5 | | 0.36 | 0.44 | V | $I_{OL} = -24 \text{ mA}$ | | | | 5.5 | | 0.36 | 0.44 | | $I_{OL} = -24 \text{ mA (Note 2)}$ | | I <sub>IN</sub> | Maximum Input | 5.5 | | ±0.1 | ±1.0 | μΑ | $V_I = V_{CC}$ , GND | | | Leakage Current | | | | | | | | I <sub>OZT</sub> | Maximum I/O | 5.5 | | ±0.3 | ±3.0 | μΑ | $V_{I/O} = V_{CC}$ or GND | | | Leakage Current | | | | | | $V_{IN} = V_{IH}, \ V_{IL}$ | | I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input | 5.5 | 0.6 | | 1.5 | mA | $V_{I} = V_{CC} - 2.1V$ | | I <sub>OLD</sub> | Minimum Dynamic | 5.5 | | | 75 | mA | V <sub>OLD</sub> = 1.65V Max | | I <sub>OHD</sub> | Output Current (Note 3) | 5.5 | | | -75 | mA | V <sub>OHD</sub> = 3.85V Min | | I <sub>CC</sub> | Maximum Quiescent<br>Supply Current | 5.5 | | 4.0 | 40.0 | μΑ | $V_{IN} = V_{CC}$ or GND | Note 2: All outputs loaded; thresholds on input associated with output under test. Note 3: Maximum test duration 2.0 ms, one output loaded at a time. ### **AC Electrical Characteristics** | | Parameter | V <sub>CC</sub> | | T <sub>A</sub> = 25°C | | T <sub>A</sub> = -40° | C to +85°C | | |------------------|----------------------------------------|-----------------|-----|------------------------------------------------|------|-----------------------|------------|-------| | Symbol | | (V) | | $\textbf{C}_{\boldsymbol{L}} = \textbf{50 pF}$ | | $C_L = 50 \text{ pF}$ | | Units | | | | (Note 4) | Min | Тур | Max | Min | Max | | | f <sub>max</sub> | Maximum Input Frequency | 5.0 | 120 | 125 | | 110 | | MHz | | t <sub>PLH</sub> | Propagation Delay | 5.0 | 5.0 | 9.0 | 12.5 | 4.0 | 14.0 | ns | | | CP to Q <sub>0</sub> or Q <sub>7</sub> | | | | | | | | | t <sub>PHL</sub> | Propagation Delay | 5.0 | 5.0 | 9.0 | 13.5 | 4.5 | 15.0 | ns | | | CP to Q <sub>0</sub> or Q <sub>7</sub> | | | | | | | | | t <sub>PLH</sub> | Propagation Delay | 5.0 | 5.0 | 8.5 | 12.5 | 4.5 | 14.5 | ns | | | CP to I/O <sub>n</sub> | | | | | | | | | t <sub>PHL</sub> | Propagation Delay | 5.0 | 6.0 | 10.0 | 14.5 | 5.0 | 16.0 | ns | | | CP to I/O <sub>n</sub> | | | | | | | | | t <sub>PZH</sub> | Output Enable Time | 5.0 | 3.5 | 7.5 | 11.0 | 3.0 | 12.5 | ns | | t <sub>PZL</sub> | Output Enable Time | 5.0 | 3.5 | 7.5 | 11.5 | 3.0 | 13.0 | ns | | t <sub>PHZ</sub> | Output Disable Time | 5.0 | 4.0 | 8.5 | 12.5 | 3.0 | 13.5 | ns | | t <sub>PLZ</sub> | Output Disable Time | 5.0 | 3.0 | 8.0 | 11.5 | 2.5 | 12.5 | ns | **Note 4:** Voltage Range 5.0 is 5.0V ±0.5V ## **AC Operating Requirements** | Symbol Parameter | | | $T_A = 25^{\circ}C$ $C_L = 50 \text{ pF}$ | | $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | | | |------------------|------------------------------------------------------------|-----------------|-------------------------------------------|-----|----------------------------------------|-------|--| | | | V <sub>CC</sub> | | | C <sub>L</sub> = 50 pF | Units | | | | | (V) | $V_{CC} = +5.0V$ | | $V_{CC} = +5.0V$ | | | | | | (Note 5) | Typ Guara | | ranteed Minimum | | | | t <sub>S</sub> | Setup Time, HIGH or LOW | 5.0 | 2.0 | 5.0 | 5.0 | ns | | | | S <sub>0</sub> or S <sub>1</sub> to CP | | | | | | | | t <sub>H</sub> | Hold Time, HIGH or LOW | 5.0 | 0 | 1.5 | 1.5 | ns | | | | S <sub>0</sub> or S <sub>1</sub> to CP | | | | | | | | t <sub>S</sub> | Setup Time, HIGH or LOW | 5.0 | 1.0 | 4.0 | 4.5 | ns | | | | I/O <sub>n</sub> , DS <sub>0</sub> , DS <sub>7</sub> to CP | | | | | | | | t <sub>H</sub> | Hold Time, HIGH or LOW | 5.0 | 0 | 1.0 | 1.0 | ns | | | | I/O <sub>n</sub> , DS <sub>0</sub> , DS <sub>7</sub> to CP | | | | | | | | t <sub>S</sub> | Setup Time, HIGH or LOW | 5.0 | 1.0 | 2.5 | 2.5 | ns | | | | SR to CP | | | | | | | | t <sub>H</sub> | Hold Time, HIGH or LOW | 5.0 | 0 | 1.0 | 1.0 | ns | | | | SR to CP | | | | | | | | t <sub>W</sub> | CP Pulse Width | 5.0 | 2.0 | 4.0 | 4.5 | ns | | | | HIGH or LOW | | | | | | | Note 5: Voltage Range 5.0 is 5.0V ±0.5V ## Capacitance | Symbol | Parameter | Тур | Units | Conditions | |-----------------|-------------------------------|-----|-------|------------------------| | C <sub>IN</sub> | Input Capacitance | 4.5 | pF | V <sub>CC</sub> = OPEN | | C <sub>PD</sub> | Power Dissipation Capacitance | 170 | pF | V <sub>CC</sub> = 5.0V | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N20A #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com