The Intersil X9015 is a 32 tap potentiometer that is volatile. The device consists of a string of 31 resistors that can be programmed to connect the $\mathrm{R}_{\mathrm{W}} / \mathrm{V}_{\mathrm{W}}$ wiper output with any of the nodes between the connecting resistors. The connection point of the wiper is determined by information communicated to the device on the 3-wire port. The 3-wire port changes the tap position by a falling edge on the increment pin. The direction the wiper moves is determined by the state of the up/down pin. The wiper position at power up is Tap \#15.

The X9015 can be used in a wide variety of applications that require a digitally controlled variable resistor to set analog values.

## Features

- 32 taps
- Three-wire up/down serial interface
- $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}-5 \mathrm{~V}$
- Operating $\mathrm{I}_{\mathrm{CC}}=50 \mu \mathrm{~A}$ max.
- Standby current $=1 \mu \mathrm{~A}$ max.
- $\mathrm{R}_{\text {TOTAL }}=10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega$
- Packages 8 Ld SOIC, 8 Ld MSOP
- Pb-free plus anneal available (RoHS compliant)


## Pinout



## Block Diagram



Detailed

## Ordering Information

| PART NUMBER | PART MARKING | V $\mathrm{Cc}^{\text {LIMITS }}$ (V) | $\mathrm{R}_{\text {TOTAL }}(\mathrm{k} \Omega$ ) | TEMPERATURE RANGE ( ${ }^{\circ} \mathrm{C}$ ) | PACKAGE <br> (RoHS Compliant) | PKG. DWG. \# |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| X9015WS8ZT1 (Note) <br> (No longer available, recommended replacement: X9015US8ZT1) | X9015W Z | $5 \pm 10 \%$ | 10 | 0 to +70 | 8 Ld SOIC <br> Tape and Reel | M8.15 |
| X9015UM8Z (Note) | DCF |  |  | 0 to +70 | 8 Ld MSOP | M8.118 |
| X9015UM8IZ* (Note) | DCD |  |  | -40 to +85 | 8 Ld MSOP | M8.118 |
| X9015US8Z* (Note) | X9015U Z |  |  | 0 to +70 | 8 Ld SOIC | M8.15 |
| X9015US8IZ* (Note) | X9015U Z I |  |  | -40 to +85 | 8 Ld SOIC | M8.15 |
| X9015WS8Z-2.7* (Note) <br> (No longer available, recommended replacement: X9015US8Z-2.7) | X9015W ZF | 2.7-5.5 | 10 | 0 to +70 | 8 Ld SOIC | M8.15 |
| X9015UM8Z-2.7* (Note) | DCF |  | 50 | 0 to +70 | 8 Ld MSOP | M8.118 |
| X9015UM8IZ-2.7* (Note) | DCE |  |  | -40 to +85 | 8 Ld MSOP | M8.118 |
| X9015US8Z-2.7* (Note) | X9015U ZF |  |  | 0 to +70 | 8 Ld SOIC | M8.15 |
| X9015US8IZ-2.7* (Note) | X9015U ZG |  |  | -40 to +85 | 8 Ld SOIC | M8.15 |

* Add "T1" suffix for tape and reel.

NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and $100 \%$ matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb -free soldering operations. Intersil Pb -free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

## Pin Descriptions

## $R_{H} / V_{H}$ and $R_{L} / V_{L}$

The high $\left(\mathrm{R}_{\mathrm{H}} / \mathrm{V}_{\mathrm{H}}\right)$ and low $\left(\mathrm{R}_{\mathrm{L}} / N_{\mathrm{L}}\right)$ terminals of the X 9015 are equivalent to the fixed terminals of a mechanical potentiometer. The minimum voltage is $V_{S S}$ and the maximum is $V_{C C}$. The terminology of $R_{L} / N_{\mathrm{L}}$ and $\mathrm{R}_{\mathrm{H}} / \mathrm{V}_{\mathrm{H}}$ references the relative position of the terminal in relation to wiper movement direction selected by the U/D input, and not the voltage potential on the terminal.

## $R_{w} / V_{w}$

$\mathrm{R}_{\mathrm{W}} / \mathrm{V}_{\mathrm{W}}$ is the wiper terminal and is equivalent to the movable terminal of a mechanical potentiometer. The position of the wiper within the array is determined by the control inputs. The wiper terminal series resistance is typically $200 \Omega$ at $V_{C C}=5 \mathrm{~V}$. At power up the wiper position is at Tap \#15. $\left(\mathrm{V}_{\mathrm{L}} / \mathrm{R}_{\mathrm{L}}=\right.$ Tap \#0).

## Up/Down (U/D)

The U/D input controls the direction of the wiper movement and whether the tap position is incremented or decremented.

## Increment (INC)

The $\overline{\mathrm{NC}}$ input is negative-edge triggered. Toggling $\overline{\mathrm{INC}}$ will move the wiper and either increment or decrement the counter in the direction indicated by the logic level on the $U / \bar{D}$ input.

## Chip Select ( $\overline{C S}$ )

The device is selected when the $\overline{\mathrm{CS}}$ input is LOW. When $\overline{\mathrm{CS}}$ is returned HIGH while the $\overline{\mathrm{INC}}$ input is also HIGH the X9015 will be placed in the low power standby mode until the device is selected once again.

## Pin Names

| SYMBOL | DESCRIPTION |
| :---: | :--- |
| $R_{\mathrm{H}} / V_{\mathrm{H}}$ | High terminal |
| $\mathrm{R}_{\mathrm{W}} / \mathrm{V}_{\mathrm{W}}$ | Wiper terminal |
| $\mathrm{R}_{\mathrm{L}} / \mathrm{V}_{\mathrm{L}}$ | Low terminal |
| $\mathrm{V}_{\mathrm{SS}}$ | Ground |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage |
| $\mathrm{U} / \overline{\mathrm{D}}$ | Up/Down control input |
| $\overline{\mathrm{INC}}$ | Increment control input |
| $\overline{\mathrm{CS}}$ | Chip select control input |

## Principles Of Operation

There are two sections of the X9015: the input control, counter and decode section; and the resistor array. The input control section operates just like an up/down counter. The output of this counter is decoded to turn on a single electronic switch connecting a point on the resistor array to the wiper output. The resistor array is comprised of 31 individual resistors connected in series.

The wiper, when at either fixed terminal, acts like its mechanical equivalent and does not move beyond the last position. That is,
the counter does not wrap around when clocked to either extreme.

The electronic switches on the device operate in a "make before break" mode when the wiper changes tap positions. If the wiper is moved several positions, multiple taps are connected to the wiper for $\mathrm{t}_{\mathrm{IW}}$ (INC to $\mathrm{V}_{\mathrm{W}}$ change). The $\mathrm{R}_{\text {TOTAL }}$ value for the device can temporarily be reduced by a significant amount if the wiper is moved several positions.

When the device is powered-down, the wiper position is lost. When power is restored, the wiper is set to Tap \#15.

## Instructions and Programming

The $\overline{I N C}, U / \bar{D}$ and $\overline{C S}$ inputs control the movement of the wiper along the resistor array. With $\overline{\mathrm{CS}}$ set LOW the device is selected and enabled to respond to the U/D and $\overline{\mathrm{INC}}$ inputs. HIGH to LOW transitions on $\overline{\mathrm{NC}}$ will increment or decrement (depending on the state of the $U / \bar{D}$ input) a five bit counter. The output of this counter is decoded to select one of thirty two wiper positions along the resistive array.
The system may select the X9015, move the wiper and deselect the device. The new wiper position will be maintained until changed by the system or until a power-up/down cycle.

The state of U/D may be changed while $\overline{C S}$ remains LOW. This allows the host system to enable the device and then move the wiper up and down until the proper trim is attained.

## Mode Selection

| $\overline{\mathrm{CS}}$ | INC | U/D | MODE |
| :---: | :---: | :---: | :---: |
| L | 1 | H | Wiper up |
| L | - | L | Wiper down |
| $\checkmark$ | H | X | Standby mode |
| H | X | X | Standby mode |
| L | L | X | Normal mode |
| 1 | L | H | Wiper Up (not recommended) |
| 1 | L | L | Wiper Down (not recommended) |


| Absolute Maximum Ratings |  |
| :---: | :---: |
| Temperature under bias | . $-65^{\circ} \mathrm{C}$ to $+135^{\circ} \mathrm{C}$ |
| Storage temperature | . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Voltage on $\overline{C S}, \overline{\mathrm{INC}}, \mathrm{U} / \overline{\mathrm{D}}, \mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\mathrm{L}}$ and |  |
| $\mathrm{V}_{\mathrm{CC}}$ with respect to $\mathrm{V}_{S S}$ | -1 V to +7 V |
| $\bar{\Delta} \mathrm{V}=\left\|\mathrm{V}_{\mathrm{H}}-\mathrm{V}_{\mathrm{L}}\right\|$ | . V |
| Lead temperature (soldering 10s) | $+300^{\circ} \mathrm{C}$ |
| IW (10s) . . . . | . $\pm 7.5 \mathrm{~mA}$ |

## Operating Conditions

| Temperature Range |  |
| :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Industrial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) |  |
| X9015. | . $5 \mathrm{~V} \pm 10 \%$ |
| X9015-2.7 | 2.7 V to 5.5 V |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

Potentiometer Specifications Over recommended operating conditions unless otherwise stated

| SYMBOL | PARAMETER | TEST CONDITIONS/NOTES | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {TOTAL }}$ | End to End Resistance Variation |  | -20 |  | +20 | \% |
| $\mathrm{V}_{\mathrm{VH}}$ | $\mathrm{V}_{\mathrm{H}} / \mathrm{R}_{\mathrm{H}}$ Terminal Voltage |  | 0 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{VL}}$ | $\mathrm{V}_{\mathrm{L}} / \mathrm{R}_{\mathrm{L}}$ Terminal Voltage |  | 0 |  | $\mathrm{V}_{\mathrm{CC}}$ | V |
|  | Power Rating | $\mathrm{R}_{\text {TOTAL }} \leq 1 \mathrm{k} \Omega$ |  |  | 10 | mW |
| RW | Wiper Resistance | $\mathrm{I}_{\mathrm{W}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}$ |  | 200 | 400 | $\Omega$ |
| RW | Wiper Resistance | $\mathrm{I}_{\mathrm{W}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=2.7 \mathrm{~V}$ |  | 400 | 1000 | $\Omega$ |
| IW | Wiper Current |  | -3.75 |  | 3.75 | mA |
|  | Noise | Ref: 1kHz |  | -120 |  | dBV |
|  | Resolution |  |  | 3 |  | \% |
|  | Absolute Linearity (Note 1) | $\mathrm{V}_{\mathrm{w}(\mathrm{n})(\text { actual) }}-\mathrm{V}_{\mathrm{w}(\mathrm{n}) \text { (expected) }}$ | -1 |  | +1 | MI (Note 3) |
|  | Relative Linearity (Note 2) | $\mathrm{V}_{\mathrm{W}(\mathrm{n}+1)}-\left[\mathrm{V}_{\mathrm{w}(\mathrm{n})+\mathrm{Ml}}\right]$ | -0.2 |  | +0.2 | MI (Note 3) |
|  | $\mathrm{R}_{\text {TOTAL }}$ Temperature Coefficient |  |  | $\pm 300$ |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
|  | Ratiometric Temperature Coefficient |  |  |  | $\pm 20$ | ppm/ ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{C}_{\mathrm{H}} / \mathrm{C}_{\mathrm{L}} / \mathrm{C}_{\mathrm{W}}$ | Potentiometer Capacitances | See circuit \#3 |  | 10/10/25 |  | pF |

## Power Up and Down Requirements

The are no restrictions on the power-up or power-down conditions of $V_{C C}$ and the voltages applied to the potentiometer pins provided that $\mathrm{V}_{\mathrm{CC}}$ is always more positive than or equal to $\mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\mathrm{L}}$, and $\mathrm{V}_{\mathrm{W}}$, i.e., $\mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{\mathrm{H}}, \mathrm{V}_{\mathrm{L}}, \mathrm{V}_{\mathrm{W}}$. The $\mathrm{V}_{\mathrm{CC}}$ ramp rate spec is always in effect.

NOTES:

1. Absolute Linearity is utilized to determine actual wiper voltage versus expected voltage $=\left(\mathrm{V}_{\mathrm{w}(\mathrm{n})}(\right.$ actual $)-\mathrm{V}_{\mathrm{w}(\mathrm{n})}($ expected $\left.)\right)= \pm 1 \mathrm{MI}$ Maximum.
2. Relative Linearity is a measure of the error in step size between taps
$=\mathrm{V}_{\mathrm{W}(\mathrm{n}+1)}-\left[\mathrm{V}_{\mathrm{w}(\mathrm{n})}+\mathrm{Ml}\right]= \pm 0.2 \mathrm{Ml}$.
3. $1 \mathrm{MI}=$ Minimum Increment $=\mathrm{R}_{\mathrm{TOT}} / 31$.
4. Typical values are for $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ and nominal supply voltage.
5. This parameter is periodically sampled and not $100 \%$ tested.
D.C. Operating Specifications Over recommended operating conditions unless otherwise specified

| SYMBOL | PARAMETER | TEST CONDITIONS | MIN. | TYP. <br> (Note 4) | MAX. | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICC1 | $\mathrm{V}_{\text {CC }}$ active current (increment) | $\begin{aligned} & \overline{\overline{C S}}=V_{\mathrm{IL}}, U / \overline{\mathrm{D}}=\mathrm{V}_{\mathrm{IL}} \text { or } \mathrm{V}_{\mathrm{IH}} \text { and } \\ & \overline{\mathrm{INC}}=0.4 \mathrm{~V} @ \text { max. } \mathrm{t}_{\mathrm{C}} \mathrm{YC} \end{aligned}$ |  |  | 50 | $\mu \mathrm{A}$ |
| ${ }^{\text {I CC2 }}$ | $\mathrm{V}_{\mathrm{CC}}$ active current (Store) (EEPROM Store) | $\overline{\mathrm{CS}}=\mathrm{V}_{\mathrm{IH}}, \mathrm{U} / \overline{\mathrm{D}}=\mathrm{V}_{\mathrm{IL}}$ or $\mathrm{V}_{\mathrm{IH}}$ and $\overline{\mathrm{INC}}=\mathrm{V}_{\mathrm{IH}} @$ max. $\mathrm{t}_{\mathrm{WR}}$ |  |  | 400 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {SB }}$ | Standby supply current | $\begin{aligned} & \overline{\overline{C S}}=V_{C C}-0.3 V, U / \bar{D} \text { and } \\ & \overline{N C}=V_{S S} \text { or } V_{C C}-0.3 V \end{aligned}$ |  |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{LI}}$ | $\overline{\mathrm{CS}}, \overline{\mathrm{INC}}, \mathrm{U} / \overline{\mathrm{D}}$ input leakage current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {SS }}$ to $\mathrm{V}_{\text {CC }}$ |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IH}}$ | $\overline{\mathrm{CS}}, \mathrm{INC}, \mathrm{U} / \overline{\mathrm{D}}$ input HIGH voltage |  | $\mathrm{V}_{\mathrm{CC}} \times 0.7$ |  | $\mathrm{V}_{C C}+0.5$ | V |
| $\mathrm{V}_{\text {IL }}$ | $\overline{\mathrm{CS}}, \overline{\mathrm{NC}}, \mathrm{U} / \overline{\mathrm{D}}$ input LOW voltage |  | -0.5 |  | $\mathrm{V}_{\mathrm{CC}} \times 0.1$ | V |
| $\mathrm{C}_{\text {IN }}$ (Note 5) | $\overline{\mathrm{CS}}, \overline{\mathrm{INC}}, \mathrm{U} / \overline{\mathrm{D}}$ input capacitance | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \\ & \mathrm{f}=1 \mathrm{MHz} \end{aligned}$ |  |  | 10 | pF |

TEST CIRCUIT \#1
TEST CIRCUIT \#2


CIRCUIT \#3 SPICE MACRO MODEL


## Symbol Table

| WAVEFORM | INPUTS | OUTPUTS |
| :--- | :--- | :--- |
|  | Must be <br> steady | Will be <br> steady |
|  | May change <br> from Low to <br> High <br> May change <br> from High to <br> Low | Will change <br> from Low to <br> High <br> Will change <br> from High to <br> Low |
| Don't Care: |  |  |
| Changes |  |  |
| Allowed |  |  |
| N/A | Changing: <br> State Not <br> Known <br> Center Line |  |
|  | is High <br> Impedance |  |
|  |  |  |

## A.C. Conditions of Test

| Input pulse levels | 0 V to 3 V |
| :--- | :--- |
| Input rise and fall times | 10 ns |
| Input reference levels | 1.5 V |

A.C. Operating Specifications Over recommended operating conditions unless otherwise specified

| SYMBOL | PARAMETER | MIN. | TYP. (Note 6) | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {t }} \mathrm{Cl}$ | $\overline{\mathrm{CS}}$ to $\overline{\mathrm{INC}}$ setup | 100 |  |  | ns |
| $t_{\text {ID }}$ | $\overline{\mathrm{INC}} \mathrm{HIGH}$ to U/D change | 100 |  |  | ns |
| ${ }^{t} \mathrm{D}$ | U/ $\overline{\mathrm{D}}$ to $\overline{\mathrm{INC}}$ setup | 2.9 |  |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {IL }}$ | $\overline{\text { INC LOW period }}$ | 1 |  |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{H}}$ | $\overline{\mathrm{INC}} \mathrm{HIGH}$ period | 1 |  |  | $\mu \mathrm{s}$ |
| $t_{1 C}$ | $\overline{\mathrm{INC}}$ inactive to $\overline{\mathrm{CS}}$ inactive | 1 |  |  | $\mu \mathrm{s}$ |
| ${ }^{\text {t }}$ CPH | $\overline{\mathrm{CS}}$ deselect time (NO STORE) | 100 |  |  | ns |
| ${ }^{\text {t }}$ CPH | $\overline{\mathrm{CS}}$ deselect time (STORE) | 10 |  |  | ms |
| tIW | $\overline{\mathrm{INC}}$ to Vw change |  | 1 | 5 | $\mu \mathrm{s}$ |
| ${ }^{\text {t }}$ CYC | $\overline{\mathrm{INC}}$ cycle time | 4 |  |  | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{R}}, \mathrm{t}_{\mathrm{F}}$ (Note 7) | $\overline{\mathrm{INC}}$ input rise and fall time |  |  | 500 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {PU }}$ (Note 7) | Power up to wiper stable |  |  | 5 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{R}} \mathrm{V}_{\mathrm{CC}}$ (Note 7) | $\mathrm{V}_{\text {CC }}$ power-up rate | 0.2 |  | 50 | V/ms |
| $t_{W R}$ | Store cycle |  | 5 | 10 | ms |

## A.C. Timing



NOTES:
6. Typical values are for $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ and nominal supply voltage.
7. This parameter is periodically sampled and not $100 \%$ tested.
8. MI in the $\mathrm{A} . \mathrm{C}$. timing diagram refers to the minimum incremental change in the $\mathrm{V}_{\mathrm{W}}$ output due to a change in the wiper position.

## Performance Characteristics (Typical)



FIGURE 1. TYPICAL NOISE


FIGURE 2. TYPICAL RTOTAL VS. TEMPERATURE


FIGURE 3. TYPICAL TOTAL RESISTANCE TEMPERATURE COEFFICIENT

## Performance Characteristics (Typical) (Continued)



FIGURE 4. TYPICAL WIPER RESISTANCE


FIGURE 5. TYPICAL ABSOLUTE\% ERROR PER TAP POSITION


FIGURE 6. TYPICAL RELATIVE\% ERROR PER TAP POSITION

## Applications Information

Electronic digitally controlled potentiometers provide two powerful application advantages: (1) the variability and reliability of a solid-state potentiometer, and (2) the flexibility of computer-based digital controls.

## Basic Configurations of Electronic Potentiometers



THREE-TERMINAL POTENTIOMETER; VARIABLE VOLTAGE DIVIDER


TWO-TERMINAL VARIABLE RESISTOR; VARIABLE CURRENT

## Basic Circuits

Buffered Reference Voltage


Cascading Techniques


OFFSET VOLTAGE ADJUSTMENT



Noninverting Amplifier


$\mathrm{V}_{\mathrm{O}}(\mathrm{REG})=1.25 \mathrm{~V}\left(1+\mathrm{R}_{2} / \mathrm{R}_{1}\right)+\mathrm{I}_{\mathrm{adj}} \mathrm{R}_{2}$

$\mathrm{V}_{\mathrm{UL}}=\left\{\mathrm{R}_{1} /\left(\mathrm{R}_{1}+\mathrm{R}_{2}\right)\right\} \mathrm{V}_{\mathrm{O}}$ (max)
$V_{L L}=\left\{R_{1} /\left(R_{1}+R_{2}\right)\right\} V_{O}($ min $)$
(FOR ADDITIONAL CIRCUITS, SEE AN115.)

## Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision.

| DATE | REVISION | CHANGE |
| :---: | :---: | :---: |
| August 14, 2015 | FN8157.6 | Updated Ordering Information on page 2. <br> Added Revision History and About Intersil sections. <br> Updated POD M8.118 to most current revision with changes as follows: <br> Corrected lead width dimension in side view 1 from " $0.25-0.036$ " to " $0.25-0.36$ " <br> Updated to new intersil format by adding land pattern and moving dimensions from table onto drawing. <br> Updated POD M8.15 to most current revision with changes as follows: <br> Changed Note 1 "1982" to "1994" <br> Changed in Typical Recommended Land Pattern the following: $\begin{aligned} & 2.41(0.095) \text { to } 2.20(0.087) \\ & 0.76(0.030) \text { to } 0.60(0.023) \\ & 0.200 \text { to } 5.20(0.205) \end{aligned}$ |

## About Intersil

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.
For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at www.intersil.com.
You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.
Reliability reports are also available from our website at www.intersil.com/support
© Copyright Intersil Americas LLC 2005-2015. All Rights Reserved.
All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html
Intersil products are manufactured, assembled and tested utilizing IS09001 quality systems as noted
in the quality certifications found at www.intersil.com/en/support/qualandreliability.html
Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

## Package Outline Drawing

## M8.15

8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE
Rev 4, 1/12


## NOTES:

1. Dimensioning and tolerancing per ANSI Y14.5M-1994.
2. Package length does not include mold flash, protrusions or gate burrs Mold flash, protrusion and gate burrs shall not exceed 0.15 mm ( 0.006 inch) per side.
3. Package width does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25 mm ( 0.010 inch ) per side.
4. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
5. Terminal numbers are shown for reference only.
6. The lead width as measured 0.36 mm ( 0.014 inch ) or greater above the seating plane, shall not exceed a maximum value of 0.61 mm ( 0.024 inch ).
7. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.
8. This outline conforms to JEDEC publication MS-012-AA ISSUE C.

## Package Outline Drawing

## M8.118

## 8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE

## Rev 4, 7/11




TYPICAL RECOMMENDED LAND PATTERN

NOTES:

1. Dimensions are in millimeters.
2. Dimensioning and tolerancing conform to JEDEC MO-187-AA and AMSEY14.5m-1994.
3. Plastic or metal protrusions of 0.15 mm max per side are not included.
4. Plastic interlead protrusions of 0.15 mm max per side are not included.
5. Dimensions are measured at Datum Plane " H ".
6. Dimensions in () are for reference only.

## Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Renesas Electronics:
X9015UM8IZ X9015UM8IZ-2.7 X9015UM8IZ-2.7T1 X9015UM8IZT1 X9015UM8Z X9015UM8Z-2.7 X9015UM8Z-
$\underline{2.7 T 1}$ X9015UM8ZT1 X9015US8IZ X9015US8IZ-2.7 X9015US8IZ-2.7T1 X9015US8IZT1 X9015US8Z X9015US8Z-
2.7T1 X9015US8ZT1 X9015US8Z-2.7

