











**[LP8556](http://www.ti.com/product/lp8556?qgpn=lp8556)** SNVS871M –JULY 2012–REVISED JUNE 2020

# **LP8556 High-Efficiency LED Backlight Driver For Tablets**

# <span id="page-0-1"></span>**1 Features**

- High-efficiency DC/DC boost converter with integrated 0.19-Ω power MOSFET and three switching frequency options: 312 kHz, 625 kHz, and 1250 kHz
- 2.7-V to 36-V Boost switch input voltage range supports multi-cell Li-Ion batteries (2.7-V to 20-V  $V_{DD}$  input range)
- 7-V to 43-V Boost switch output voltage range supports as few as 3 WLEDs in series per channel and as many as 12
- Configurable channel count (1 to 6)
- Up to 50 mA per channel
- PWM and / or I<sup>2</sup>C brightness control
- Phase-shift PWM mode reduces audible noise
- Adaptive dimming for higher LED drive optical efficiency
- Programmable edge-rate control and spread spectrum scheme minimize switching noise and improve EMI performance
- LED fault (short and open) detection, UVLO, TSD, OCP, and OVP (up to 6 threshold options)
- Available in tiny 20-pin, 0.4-mm pitch DSBGA package and 24-pin, 0.5-mm pitch WQFN package

# <span id="page-0-2"></span>**2 Applications**

LED backlights for tablet LCDs

<span id="page-0-3"></span><span id="page-0-0"></span>

### **Simplified Schematic**

# **3 Description**

The LP8556 device is a white-LED driver featuring an asynchronous boost converter and six high precision current sinks that can be controlled by a PWM signal or an I<sup>2</sup>C master.

Support & **[Community](http://www.ti.com/product/LP8556?dcmp=dsproject&hqs=support&#community)** 

 $22$ 

The boost converter uses adaptive output voltage control for setting the optimal LED driver voltages as low as 7 V and as high as 43 V. This feature minimizes the power consumption by adjusting the output voltage to the lowest sufficient level under all conditions. The converter can operate at three switching frequencies: 312 kHz, 625 kHz, and 1250 kHz, which can be set with an external resistor or pre-configured via EPROM. Programmable slew rate control and spread spectrum scheme minimize switching noise and improve EMI performance.

LED current sinks can be set with the PWM dimming resolution of up to 15 bits. Proprietary adaptive dimming mode allows higher system power saving. In addition, phase shifted LED PWM dimming allows reduced audible noise and smaller boost output capacitors.

The LP8556 device has a full set of fault-protection features that ensure robust operation of the device and external components. The set consists of input undervoltage lockout (UVLO), thermal shutdown (TSD), overcurrent protection (OCP), up to 6 levels of overvoltage protection (OVP), LED open and short detection.

The LP8556 device operates over the ambient temperature range of –30°C to +85°C. It is available in space-saving 20-pin DSBGA and 24-pad WQFN packages.



**Device Information[\(1\)](#page-0-0)**

(1) For all available packages, see the orderable addendum at the end of the data sheet.



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, **44** intellectual property matters and other important disclaimers. PRODUCTION DATA.

# **Table of Contents**





# <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.





- Changed "via EPROM" in Table 13 title to "With an External Resistor" ............................................................................. [46](#page-45-0)
- Changed subtracted 1 from bit values of all Table 13 "ƒPWM [Hz] (Resolution)" entries except 2402 ................................. [46](#page-45-1)

#### **Changes from Revision G (November 2013) to Revision H Page**

• Added *Pin Configuration and Functions* section, *Handling Ratings* table, *Feature Description* section, *Device Functional Modes*, *Application and Implementation* section, *Power Supply Recommendations* section, *Layout* section, *Device and Documentation Support* section, and *Mechanical, Packaging, and Orderable Information* section ................................................................................................................................................................................... [1](#page-0-3)

#### **Changes from Revision E (August 2013) to Revision G Page**



• Changed values for E00, E08, E09 WQFN EPROM Settings table..................................................................................... [37](#page-36-0)

# <span id="page-2-0"></span>**5 Device Options**

<span id="page-2-1"></span>

(1) For the most current package and ordering information, see the *Package Option Addendum* at the end of this document, or see the TI website at [www.ti.com](http://www.ti.com).

# <span id="page-3-0"></span>**6 Pin Configuration and Functions**



5

(1) A: Analog Pin, G: Ground Pin, P: Power Pin, I: Digital Input Pin, I/O: Digital Input/Output Pin



**Pin Functions**



# <span id="page-5-0"></span>**7 Specifications**

## <span id="page-5-1"></span>**7.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *[Recommended](#page-5-3) Operating [Conditions](#page-5-3)* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability, see the *Electrical [Characteristics](#page-6-1)* tables.

(2) If Military/Aerospace specified devices are required, contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

(3) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be de-rated. Maximum ambient temperature  $(T_{A\text{-MAX}})$  is dependent on the maximum operating junction temperature  $(T_{J\text{-MAX-OP}}$ 125 $^{\circ}$ C), the maximum power dissipation of the device in the application ( $P_{D\text{-MAX}}$ ), and the junction-to ambient thermal resistance of the part/package in the application ( $R_{\theta J}$ ), as given by the following equation:  $T_{A-MAX} = T_{J-MAX-OP} - (R_{\theta J} \times P_{D-MAX})$ .

# <span id="page-5-2"></span>**7.2 ESD Ratings**

<span id="page-5-4"></span>

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<span id="page-5-5"></span>(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### <span id="page-5-3"></span>**7.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted) $<sup>(1)</sup>$ </sup>



(1) All voltages are with respect to the potential at the GND pins.

## <span id="page-6-0"></span>**7.4 Thermal Information**



<span id="page-6-2"></span>(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report ([SPRA953](http://www.ti.com/lit/pdf/spra953)).

# <span id="page-6-1"></span>**7.5 Electrical Characteristics**

Unless otherwise specified: VDD = 12 V, EN / VDDIO = 1.8 V, T<sub>A</sub> = 25°C<sup>(1)(2)</sup>



(1) All voltages are with respect to the potential at the GND pins.

(2) Minimum (MIN) and Maximum (MAX) limits are verified by design, test, or statistical analysis. Typical numbers are for information only.

(3) Verified by design and not tested in production.

# <span id="page-7-0"></span>**7.6 Electrical Characteristics — Boost Converter**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) Minimum (MIN) and Maximum (MAX) limits are verified by design, test, or statistical analysis. Typical numbers are for information only.

Verified by design and not tested in production.

 $(3)$  Start-up time is measured from the moment boost is activated until the V<sub>BOOST</sub> crosses 90% of its target value.

(4) 1.8 A is the maximum  $I_{SW\_LIM}$  supported with the DSBGA package. For applications requiring the  $I_{SW\_LIM}$  to be greater than 1.8 A and up to 2.6 A, WQFN package should be considered.

### <span id="page-8-0"></span>**7.7 Electrical Characteristics — LED Driver**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) Minimum (MIN) and Maximum (MAX) limits are specified by design, test, or statistical analysis. Typical numbers are not verified, but do represent the most likely norm.

(2) Output Current Accuracy is the difference between the actual value of the output current and programmed value of this current. Matching is the maximum difference from the average. For the constant current sinks on the part (OUT1 to OUT6), the following are determined: the maximum output current (MAX), the minimum output current (MIN), and the average output current of all outputs (AVG). Two matching numbers are calculated: (MAX-AVG)/AVG and (AVG-MIN/AVG). The largest number of the two (worst case) is considered the matching figure. The typical specification provided is the most likely norm of the matching figure for all parts. Note that some manufacturers have different definitions in use.

(3) Verified by design and not tested in production.

(4) Saturation voltage is defined as the voltage when the LED current has dropped 10% from the value measured at 1 V.

#### <span id="page-8-1"></span>**7.8 Electrical Characteristics — PWM Interface(1)**



<span id="page-8-2"></span>(1) Minimum (MIN) and Maximum (MAX) limits are specified by design, test, or statistical analysis. Typical numbers are for information only.

(2) Verified by design and not tested in production.

# <span id="page-9-0"></span>**7.9 Electrical Characteristics — Logic Interface (1)**



(1) Minimum (MIN) and Maximum (MAX) limits are specified by design, test, or statistical analysis. Typical numbers are for information only.

# <span id="page-9-1"></span>**7.10 I <sup>2</sup>C Serial Bus Timing Parameters (SDA, SCL)(1)**



(1) Verified by design and not tested in production.



**Figure 1. I <sup>2</sup>C-Compatible Timing**



# <span id="page-10-0"></span>**7.11 Typical Characteristics**

Unless otherwise specified:  $V_{IN}$  = 3.8 V, C<sub>VLDO</sub> = 10  $\mu$ F, L1 = 4.7  $\mu$ H, C<sub>IN</sub> = 2.2  $\mu$ F, C<sub>OUT</sub> = 4.7  $\mu$ F,  $f_{SW}$  = 1.25 MHz.



**EXAS NSTRUMENTS** 

# <span id="page-11-0"></span>**8 Detailed Description**

### <span id="page-11-1"></span>**8.1 Overview**

LP8556 is a white LED driver featuring an asynchronous boost converter and six high-precision current sinks that can be controlled by a PWM signal or an I<sup>2</sup>C master.

The boost converter uses adaptive output voltage control for setting the optimal LED driver voltages as high as 43 V. This feature minimizes the power consumption by adjusting the voltage to the lowest sufficient level under all conditions. The converter can operate at three switching frequencies: 312, 625, and 1250 kHz pre-configured via EPROM or can be set through an external resistor. Programmable slew rate control and spread spectrum scheme minimize switching noise and improve EMI performance.

LED current sinks can be set with the PWM dimming resolution of up to 15 bits. Proprietary adaptive dimming mode allows higher system power saving. In addition, phase shifted LED PWM dimming allows reduced audible noise and smaller boost output capacitors.

The LP8556 device has a full set of safety features that ensure robust operation of the device and external components. The set consists of input undervoltage lockout, thermal shutdown, overcurrent protection, up to six levels of overvoltage protection, LED open, and short detection.



#### <span id="page-11-2"></span>**8.2 Functional Block Diagram**



#### <span id="page-12-0"></span>**8.3 Feature Description**

#### **8.3.1 Boost Converter**

#### *8.3.1.1 Boost Converter Operation*

The LP8556 boost DC-DC converter generates a 7-V to approximately 43-V of boost output voltage from a 2.7-V to 36-V boost input voltage. The boost output voltage minimum, maximum value and range can be set digitally by pre-configuring EPROM memory (VBOOST\_RANGE, VBOOST, and VBOOST\_MAX fields).

The converter is a magnetic switching PWM mode DC-DC boost converter with a current limit. It uses CPM (current programmed mode) control, where the inductor current is measured and controlled with the feedback. During start-up, the soft-start function reduces the peak inductor current. The LP8556 has an internal 20-MHz oscillator which is used for clocking the boost. [Figure](#page-12-1) 4 shows the boost block diagram.



**Figure 4. LP8556 Boost Converter Block Diagram**

#### <span id="page-12-1"></span>*8.3.1.2 Setting Boost Switching Frequency*

The LP8556 boost converter switching frequency can be set either by an external resistor (BOOST\_FSET\_EN = 1 selection),  $R_{FSET}$ , or by pre-configuring EPROM memory with the choice of boost frequency (BOOST\_FREQ field). [Table](#page-12-2) 1 summarizes setting of the switching frequency. Note that the  $R_{FSFT}$  is shared for setting the PWM dimming frequency in addition to setting the boost switching frequency. Setting the boost switching frequency and PWM dimming frequency using an external resistor is separately shown in [Table](#page-20-1) 5.

<span id="page-12-2"></span>



(1) See [Table](#page-20-1) 5.



#### *8.3.1.3 Output Voltage Control*

The LP8556 device supports two modes of controlling the boost output voltage: Adaptive Boost Voltage Control (see *[Adaptive](#page-13-0) Control*) and Manual Boost Output Control (see *[Manual](#page-13-1) Control*).

#### <span id="page-13-0"></span>**8.3.1.3.1 Adaptive Control**

LP8556 supports a mode of output voltage control called Adaptive Boost Control mode. In this mode, the voltage at the LED pins is periodically monitored by the control loop and adaptively adjusted to the optimum value based on the comparator thresholds set using LED DRIVER\_HEADROOM, LED\_COMP\_HYST, BOOST\_STEP\_UP, BOOST STEP DOWN fields in the EPROM. Settings under LED DRIVER HEADROOM along with LED\_COMP\_HYST fields determine optimum boost voltage for a given condition. Boost voltage is raised if the voltage measured at any of the LED strings falls below the threshold setting determined with LED DRIVER\_HEADROOM field. Likewise, boost voltage is lowered if the voltage measured at any of the LED strings is above the combined setting determined under LED DRIVER HEADROOM and LED COMP HYST fields. LED COMP HYST field serves to fine tune the headroom voltage for a given peak LED current. The boost voltage up/down step size can be controlled with the BOOST\_STEP\_UP and BOOST\_STEP\_DN fields.

The initial boost voltage is configured with the VBOOST field. This field also sets the minimum boost voltage. The VBOOST MAX field sets the maximum boost voltage. When an LED pin is open, the monitored voltage never has enough headroom, and the adaptive mode control loop keeps raising the boost voltage. The VBOOST MAX field allows the boost voltage to be limited to stay under the voltage rating of the external components.

#### **NOTE**

Only LED strings that are enabled are monitored and PS\_MODE field determines which LED strings are enabled.

The adaptive mode is selected using ADAPTIVE bit set to 1 (CFGA EPROM Register) and is the recommended mode of boost control.



**Figure 5. Boost Adaptive Control Principle**

#### <span id="page-13-1"></span>**8.3.1.3.2 Manual Control**

User can control the boost output voltage with the VBOOST EPROM field when adaptive mode is not used. [Equation](#page-13-2) 1 shows the relationship between the boost output voltage and the VBOOST field.

 $V_{\text{BOOST}} = V_{\text{BOOST\_MIN}} + 0.42 \times \text{VBOOST}[\text{dec}]$  (1)

<span id="page-13-2"></span>The expression is only valid when the calculated values are between the minimum boost output voltage and the maximum boost output voltage. The minimum boost output voltage is set with the VBOOST\_RANGE field. The maximum boost output voltage is set with the VBOOST\_MAX EPROM field.



#### <span id="page-14-1"></span>*8.3.1.4 EMI Reduction*

The LP8556 device features two EMI reduction schemes.

The first scheme, Programmable Slew Rate Control, uses a combination of three drivers for boost switch. Enabling all three drivers allows boost switch on/off transition times to be the shortest. On the other hand, enabling just one driver allows boost switch on/off transition times to be the longest. The longer the transition times, the lower the switching noise on the SW pin. Note that the shortest transition times bring the best efficiency as the switching losses are the lowest.

EN\_DRV2 and EN\_DRV3 bits in the EPROM determine the boost switch driver configuration. Refer to the SW pin slew rate parameter listed under *Electrical [Characteristics](#page-7-0) — Boost Converter* for the slew rate options.

The second EMI reduction scheme is the spread spectrum. This scheme deliberately spreads the frequency content of the boost switching waveform, which inherently has a narrow bandwidth, makes the bandwidth of the switching waveform wider, and ultimately reduces its EMI spectral density.



**Figure 6. Principles of EMI Reduction Scheme**

#### **8.3.2 Brightness Control**

LP8556 enables various methods of brightness control. The brightness can be controlled using an external PWM signal or the Brightness register accessible by users via an I<sup>2</sup>C interface or both. How these two input sources are selected and combined is set by the BRT\_MODE EPROM bits and described in *[BRT\\_MODE](#page-14-0) = 00* through *[BRT\\_MODE](#page-15-0) = 11*, [Figure](#page-16-0) 7, and [Table](#page-15-1) 2. The LP8556 can also be preconfigured via EPROM memory to allow direct and unaltered brightness control by an external PWM signal. This mode of operation is obtained by setting PWM\_DIRECT EPROM bit to 1 (CFG5[7] = 1).

#### <span id="page-14-0"></span>*8.3.2.1 BRT\_MODE = 00*

With BRT\_MODE = 00, the LED output is controlled by the PWM input duty cycle. The PWM detector block measures the duty cycle at the PWM pin and uses this 16-bit value to generate an internal to the device PWM data. Before the output is generated, the PWM data goes through the PWM curve-shaper block. Then, the data goes into the adaptive dimming function which determines the range of the PWM and Current control as described in *Output Dimming [Schemes](#page-17-0)*. The outcome of the adaptive dimming function is 12-bit current and/or up to 6 PWM output signals. The current is then passed through the non-linear compensation block while the output PWM signals are channeled through the dither block.

#### *8.3.2.2 BRT\_MODE = 01*

With BRT\_MODE = 01, the PWM output is controlled by the PWM input duty cycle and the Brightness register. The PWM detector block measures the duty cycle at the PWM pin and uses this 16-bit value to generate the PWM data. Before the output is generated, the PWM data is first multiplied with BRT[7:0] register, then it goes through the PWM Curve Shaper block. Then, the data goes into the Adaptive Dimming function which determines the range of the PWM and Current control as described in *Output Dimming [Schemes](#page-17-0)*. The outcome of the Adaptive Dimming function is 12-bit current and/or up to 6 PWM output signals. The current is then passed through the non-linear compensation block while the output PWM signals are channeled through the Dither block.



#### *8.3.2.3 BRT\_MODE = 10*

With BRT\_MODE = 10, the PWM output is controlled only by the Brightness register. From BRT[7:0] register, the data goes through the PWM Curve Shaper block. Then, the data goes into the Adaptive Dimming function which determines the range of the PWM and Current control as described in *Output Dimming [Schemes](#page-17-0)*. The outcome of the Adaptive Dimming function is 12-bit Current and / or up to 6 PWM output signals. The current is then passed through the non-linear compensation block while the output PWM signals are channeled through the Dither block.

#### <span id="page-15-0"></span>*8.3.2.4 BRT\_MODE = 11*

With BRT\_MODE = 11, the PWM control signal path is similar to the path when BRT\_MODE = 01 except that the PWM input signal is multiplied with BRT[7:0] data after the Curve-Shaper block.

<span id="page-15-1"></span>







<span id="page-16-0"></span>**Figure 7. Brightness Control Signal Path Block Diagrams**



#### <span id="page-17-0"></span>*8.3.2.5 Output Dimming Schemes*

The LP8556 device supports three types of output dimming control methods: PWM Control, Pure Current Control and Adaptive Dimming (Hybrid PWM and Current) Control.

#### **8.3.2.5.1 PWM Control**

PWM control is the traditional way of controlling the brightness using PWM of the outputs with the same LED current across the entire brightness range. Brightness control is achieved by varying the duty cycle proportional to the input PWM. PWM frequency is set either using an external set fesistor  $(R_{FSET})$  or using the PWM\_FREQ EPROM field. The maximum LED current is set by using an external set Resistor ( $R_{ISET}$ ), CURRENT, and CURRENT\_MAX EPROM bits. PWM frequency can also be set by simply using the CURRENT and CURRENT\_MAX EPROM bits.

#### **NOTE**

The output PWM signal is de-coupled and generated independent of the input PWM signal eliminating display flicker issues and allowing better noise immunity.



**BRIGHTNESS** 

**Figure 8. PWM Only Output Dimming Scheme**

#### **8.3.2.5.2 Pure Current Control**

In Pure Current Control mode, brightness control is achieved by changing the LED current proportionately from maximum value to a minimum value across the entire brightness range. Like in PWM Control mode, the maximum LED current is set by using an external set Resistor  $(R_{ISET})$ , CURRENT, and CURRENT\_MAX EPROM bits. The maximum LED current can also be set by just using the CURRENT and CURRENT\_MAX EPROM bits. Current resolution in this mode is 12 bits.







#### **8.3.2.5.3 Adaptive Control**

Adaptive dimming control combines PWM Control and Pure Current Control dimming methods. With the adaptive dimming, it is possible to achieve better optical efficiency from the LEDs compared to pure PWM control while still achieving smooth and accurate control at low brightness levels. Current resolution in this mode is 12 bits. Switch point from Current to PWM control can be set with the PWM\_TO\_I\_THRESHOLD EPROM field from 0% to 100% of the brightness range to get good compromise between good matching of the LEDs brightness/white point at low brightness and good optical efficiency.

PWM frequency is set either using an external set Resistor  $(R_{FSET})$  or using the PWM\_FREQ EPROM bits. The maximum LED current is set either by using an external set Resistor ( $R_{ISET}$ ), CURRENT, and CURRENT\_MAX EPROM bits. Or the maximum LED current may be set using the CURRENT and CURRENT\_MAX EPROM bits.



**Figure 10. Adaptive Output Dimming Scheme**

#### *8.3.2.6 Setting Full-Scale LED Current*

The maximum or full-scale LED current is set either using an external set Resistor ( $R_{ISET}$ ), CURRENT, and CURRENT\_MAX EPROM bits or just by using the CURRENT and CURRENT\_MAX EPROM bits. [Table](#page-18-0) 3 summarizes setting of the full-scale LED current.

<span id="page-18-0"></span>

| $R_{\text{ISET}}[\Omega]$ | <b>ISET_EN</b> | <b>CURRENT_MAX</b> | <b>CURRENT[11:0]</b> | <b>FULL-SCALE ILED [mA]</b> |  |
|---------------------------|----------------|--------------------|----------------------|-----------------------------|--|
| don't care                | $\mathbf 0$    | 000                | <b>FFFh</b>          | 5                           |  |
| don't care                | $\mathbf 0$    | 001                | FFFh                 | 10                          |  |
| don't care                | 0              | 010                | <b>FFFh</b>          | 15                          |  |
| don't care                | $\mathbf 0$    | 011                | <b>FFFh</b>          | 20                          |  |
| don't care                | 0              | 100                | <b>FFFh</b>          | 23                          |  |
| don't care                | 0              | 101                | <b>FFFh</b>          | 25                          |  |
| don't care                | 0              | 110                | <b>FFFh</b>          | 30                          |  |
| don't care                | 0              | 111                | <b>FFFh</b>          | 50                          |  |
| don't care                | 0              | $000 - 111$        | 001h - FFFh          | See <sup>(1)</sup>          |  |
| 24k                       |                | 000                | <b>FFFh</b>          | 5                           |  |
| 24k                       |                | 001                | <b>FFFh</b>          | 10                          |  |
| 24k                       |                | 010                | <b>FFFh</b>          | 15                          |  |
| 24k                       |                | 011                | <b>FFFh</b>          | 20                          |  |
| 24k                       |                | 100                | <b>FFFh</b>          | 23                          |  |
| 24k                       |                | 101                | <b>FFFh</b>          | 25                          |  |
| 24k                       |                | 110                | <b>FFFh</b>          | 30                          |  |
| 24k                       |                | 111                | <b>FFFh</b>          | 50                          |  |
| 12k - 100k                |                | $000 - 111$        | 001h - FFFh          | See <sup>(1)</sup>          |  |

**Table 3. Setting Full-Scale LED Current**

(1) See *[CFG0.](#page-37-2)*

# *8.3.2.7 Setting PWM Dimming Frequency*

LP8556 PWM dimming frequency can be set by an external resistor, RFSET, or by pre-configuring EPROM Memory (CFG5 register, PWM\_FREQ[3:0] bits). [Table](#page-19-1) 4 summarizes setting of the PWM dimming frequency. Note that .

#### **NOTE**

The  $R_{FSET}$  is shared for setting the boost switching frequency, too. Setting the boost switching frequency and PWM dimming frequency using an external resistor is shown in [Table](#page-20-1) 5.

<span id="page-19-1"></span><span id="page-19-0"></span>

## **Table 4. Configuring PWM Dimming Frequency via EPROM**

(1) See [Table](#page-20-1) 5.



Texas<br>Instruments

# **Table 5. Setting Switching and PWM Dimming Frequency With an External Resistor**

<span id="page-20-1"></span><span id="page-20-0"></span>

#### *8.3.2.8 Phase Shift PWM Scheme*

Phase shift PWM scheme allows delaying the time when each LED driver is active. When the LED drivers are not activated simultaneously, the peak load current from the boost output is greatly decreased. This reduces the ripple seen on the boost output and allows smaller output capacitors. Reduced ripple also reduces the output ceramic capacitor audible ringing. PSPWM scheme also increases the load frequency seen on the boost output six times and therefore transfers the possible audible noise to the frequencies outside of the audible range.

Description of the PSPWM mode is seen in[Table](#page-21-0) 6. PSPWM mode is set with <PS\_MODE[2:0]> bits.

<span id="page-21-0"></span>**PS\_MODE[2:0] WAVEFORMS CONNECTION** Phase Delay Cycle Time 60 degrees  $1/(f_{\text{PWM}})$ **VBOOST** LED1 LED2 000 LED3 **1 2 3 4 5 6** LED4 € LED5 LED6 6 LED strings with 60 degree phase shift. One driver for each LED string. Phase Delay Cycle Time 72 degrees  $1/(f_{\text{PWM}})$ **VBOOST** LED1 LED2 001 LED3 **1 2 3 4 5 6** LED4 LED5 5 LED strings with 72 degree phase shift. One driver for each LED string. (Driver #6 not used).

**Table 6. LED String Configuration**



# 90 degrees Phase Delay **PS\_MODE[2:0] WAVEFORMS CONNECTION**



**Table 6. LED String Configuration (continued)**

SNVS871M –JULY 2012–REVISED JUNE 2020 **[www.ti.com](http://www.ti.com)**

**[LP8556](http://www.ti.com/product/lp8556?qgpn=lp8556)**



## **Table 6. LED String Configuration (continued)**



**Table 6. LED String Configuration (continued)**





#### *8.3.2.9 Slope and Advanced Slope*

Transition time between two brightness values can be programmed with EPROM bits <PWM\_SLOPE[2:0]> from 0 to 500 ms. Same slope time is used for sloping up and down. With advanced slope the brightness changes can be made more pleasing to a human eye.



**Figure 11. Sloper Operation**

#### *8.3.2.10 Dithering*

Special dithering scheme can be used during brightness changes and in steady state condition. It allows increased resolution and smaller average steps size during brightness changes. Dithering can be programmed with EPROM bits <DITHER[1:0]> from 0 to 3 bits. <STEADY\_DITHER> EPROM bit sets whether the dithering is used also in steady state or only during slopes. Example below is for 1-bit dithering. For 3-bit dithering, every 8th pulse is made 1 LSB longer to increase the average value by 1/8th.



**Figure 12. Example of the Dithering, 1-bit Dither, 10-bit Resolution**



#### **8.3.3 Fault Detection**

LP8556 has fault detection for LED open and short conditions, UVLO, overcurrent, and thermal shutdown. The cause for the fault can be read from status register. Reading the fault register also resets the fault.

#### *8.3.3.1 LED Fault Detection*

With LED fault detection, the voltages across the LED drivers are constantly monitored. Shorted or open LED strings are detected.

#### **8.3.3.1.1 Open Detect**

The logic uses the LOW comparators and the requested boost voltage to detect the OPEN condition. If the logic is asking the boost for the maximum allowed voltage and a LOW comparator is asserted, then the OPEN bit is set in the STATUS register (ADDR = 02h). In normal operation, the adaptive headroom control loop raises the requested boost voltage when the LOW comparator is asserted. If it has raised it as high as it can and an LED string still needs more voltage, then it is assumed to be disconnected from the boost voltage (open or grounded). The actual boost voltage is not part of the OPEN condition decision; only the requested boost voltage and the LOW comparators.

#### **8.3.3.1.2 Short Detect**

The logic uses all three comparators (HIGH, MID and LOW) to detect the SHORT condition. When the MID and LOW comparators are de-asserted, the headroom control loop considers that string to be optimized - enough headroom, but not excessive. If at least one LED string is optimized and at least one other LED string has its HIGH comparator asserted, then the SHORT condition is detected. It is important to note that the SHORT condition requires at least two strings for detection: one in the optimized headroom zone (LOW/MID/HIGH comparators all de-asserted) and one in the excessive headroom zone (HIGH comparator asserted).

Fault is cleared by reading the fault register.

#### *8.3.3.2 Undervoltage Detection*

<span id="page-26-0"></span>The LP8556 device has detection for too-low  $V_{\text{IN}}$  voltage. Threshold level for the voltage is set with EPROM register bits as shown in [Table](#page-26-0) 7.

| <b>UVLO EN</b> | <b>UVLO TH</b> | THRESHOLD (V) |  |  |
|----------------|----------------|---------------|--|--|
|                | don't care     | OFF           |  |  |
|                |                | 2.5           |  |  |
|                |                | 52            |  |  |

**Table 7. UVLO Truth Table**

When undervoltage is detected the LED outputs and the boost shuts down, and the corresponding fault bit is set in the fault register. The LEDs and the boost start again when the voltage has increased above the threshold level. Hysteresis is implemented to threshold level to avoid continuous triggering of fault when threshold is reached.

Fault is cleared by setting the EN / VDDIO pin low or by reading the fault register.

#### *8.3.3.3 Overcurrent Protection*

LP8556 has detection for too-high loading on the boost converter. When overcurrent fault is detected, the boost shuts down and the corresponding fault bit is set in the fault register. The boost starts again when the current has dropped below the OCP threshold.

Fault is cleared by reading the fault register.

#### *8.3.3.4 Thermal Shutdown*

If the LP8556 reaches thermal shutdown temperature (150°C) the LED outputs and boost shut down to protect it from damage. The device re-activates when temperature drops below 130°C.

Fault is cleared by reading the fault register.



#### <span id="page-27-0"></span>**8.4 Device Functional Modes**

#### **8.4.1 Shutdown Mode**

The device is in shutdown mode when the EN/VDDIO input is low. Current consumption in this mode from VDD pin is  $< 1.6$  uA.

#### **8.4.2 Active Mode**

In active mode the backlight is enabled either with setting the ON register bit high (BRTMODE =  $0$  1, 10, 11) or by activating PWM input (BRTMODE=00). The powers supplying the VDD and EN/VDDIO pins must be present. Brightness is controlled with I<sup>2</sup>C writes to brightness registers or by changing PWM input duty cycle (operation without I<sup>2</sup>C control). Configuration registers are not accessible in Active mode to prevent damage to the device by accidental writes. Current consumption from VDD pin this mode is typically 2.2 mA when boost is enabled and LEDs are not drawing any current.

#### <span id="page-27-1"></span>**8.5 Programming**

#### **8.5.1 I <sup>2</sup>C-Compatible Serial Bus Interface**

#### *8.5.1.1 Interface Bus Overview*

The I<sup>2</sup>C-compatible synchronous serial interface provides access to the programmable functions and registers on the device. This protocol uses a two-wire interface for bidirectional communications between the ICs connected to the bus. The two interface lines are the Serial Data Line (SDA) and the Serial Clock Line (SCL). These lines must be connected to a positive supply via a pull-up resistor and remain HIGH even when the bus is idle.

Every device on the bus is assigned a unique address and acts as either a Master or a Slave depending on whether it generates or receives the SCL. The LP8556 can operate as an  $I^2C$  slave.

#### *8.5.1.2 Data Transactions*

One data bit is transferred during each clock pulse. Data is sampled during the high state of the serial clock SCL. Consequently, throughout the clock's high period, the data should remain stable. Any changes on the SDA line during the high state of the SCL and in the middle of a transaction, aborts the current transaction. New data should be sent during the low SCL state. This protocol permits a single data line to transfer both command/control information and data using the synchronous serial clock.



**Figure 13. Bit Transfer**

Each data transaction is composed of a Start Condition, a number of byte transfers (set by the software) and a Stop Condition to terminate the transaction. Every byte written to the SDA bus must be 8 bits long and is transferred with the most significant bit first. After each byte, an Acknowledge signal must follow. The following sections provide further details of this process.



## **Programming (continued)**



**Figure 14. Start and Stop**

The Master device on the bus always generates the Start and Stop Conditions (control codes). After a Start Condition is generated, the bus is considered busy and it retains this status until a certain time after a Stop Condition is generated. A high-to-low transition of the data line (SDA) while the clock (SCL) is high indicates a Start Condition. A low-to-high transition of the SDA line while the SCL is high indicates a Stop Condition.



**Figure 15. Start and Stop Conditions**

In addition to the first Start Condition, a repeated Start Condition can be generated in the middle of a transaction. This allows another device to be accessed, or a register read cycle.

#### *8.5.1.3 Acknowledge Cycle*

The Acknowledge Cycle consists of two signals: the acknowledge clock pulse the master sends with each byte transferred, and the acknowledge signal sent by the receiving device.

The master generates the acknowledge clock pulse on the ninth clock pulse of the byte transfer. The transmitter releases the SDA line (permits it to go high) to allow the receiver to send the acknowledge signal. The receiver must pull down the SDA line during the acknowledge clock pulse and ensure that SDA remains low during the high period of the clock pulse, thus signaling the correct reception of the last data byte and its readiness to receive the next byte.

#### *8.5.1.4 Acknowledge After Every Byte Rule*

The master generates an acknowledge clock pulse after each byte transfer. The receiver sends an acknowledge signal after every byte received.

There is one exception to the *acknowledge after every byte* rule. When the master is the receiver, it must indicate to the transmitter an end of data by not-acknowledging ("negative acknowledge") the last byte clocked out of the slave. This *negative acknowledge* still includes the acknowledge clock pulse (generated by the master), but the SDA line is not pulled down.



#### **Programming (continued)**

#### *8.5.1.5 Addressing Transfer Formats*

Each device on the bus has a unique slave address. The LP8556 operates as a slave device with 7-bit address combined with data direction bit. Slave address is 2Ch as 7-bit or 58h for write and 59h for read in 8-bit format.

Before any data is transmitted, the master transmits the slave I.D. The slave device should send an acknowledge signal on the SDA line, once it recognizes its address.

The slave address is the first seven bits after a Start Condition. The direction of the data transfer (R/W) depends on the bit sent after the slave address — the 8th bit.

When the slave address is sent, each device in the system compares this slave address with its own. If there is a match, the device considers itself addressed and sends an acknowledge signal. Depending upon the state of the R/W bit (1:read, 0:write), the device acts as a transmitter or a receiver.

| <b>MSB</b>                                    |                  |                  |      |      |                  |                                            | <b>LSB</b>              |
|-----------------------------------------------|------------------|------------------|------|------|------------------|--------------------------------------------|-------------------------|
| Bit7                                          | bit <sub>6</sub> | bit <sub>5</sub> | bit4 | bit3 | bit <sub>2</sub> | ADR6 ADR5 ADR4 ADR3 ADR2 ADR1 ADR0<br>bit1 | R/W<br>bit <sub>0</sub> |
|                                               |                  |                  |      |      |                  |                                            |                         |
| I <sup>F</sup> C SLAVE address (chip address) |                  |                  |      |      |                  |                                            |                         |

**Figure 16. I <sup>2</sup>C Chip Address (0x2C)**

#### *8.5.1.6 Control Register Write Cycle*

- Master device generates start condition.
- Master device sends slave address (7 bits) and the data direction bit ( $r/w = 0$ ).
- Slave device sends acknowledge signal if the slave address is correct.
- Master sends control register address (8 bits).
- Slave sends acknowledge signal.
- Master sends data byte to be written to the addressed register.
- Slave sends acknowledge signal.
- If master sends further data bytes the control register address is incremented by one after acknowledge signal.
- Write cycle ends when the master creates stop condition.

#### *8.5.1.7 Control Register Read Cycle*

- Master device generates a start condition.
- Master device sends slave address (7 bits) and the data direction bit ( $r/w = 0$ ).
- Slave device sends acknowledge signal if the slave address is correct.
- Master sends control register address (8 bits).
- Slave sends acknowledge signal.
- Master device generates repeated start condition.
- Master sends the slave address (7 bits) and the data direction bit ( $r/w = 1$ ).
- Slave sends acknowledge signal if the slave address is correct.
- Slave sends data byte from addressed register.
- If the master device sends acknowledge signal, the control register address is incremented by one. Slave device sends data byte from addressed register.
- Read cycle ends when the master does not generate acknowledge signal after data byte and generates stop condition.



# **Programming (continued)**

### **Table 8. Data Read and Write Cycles**



<>Data from master [ ] Data from slave

#### *8.5.1.8 Register Read and Write Detail*



**Figure 17. Register Write Format**



**Figure 18. Register Read Format**

**NSTRUMENTS** 

**TEXAS** 

# <span id="page-31-0"></span>**8.6 Register Maps**

### **Table 9. Register Map**

<span id="page-31-1"></span>

## **Table 10. EPROM Memory Map**

<span id="page-31-2"></span>



### <span id="page-32-0"></span>**8.6.1 Register Bit Explanations**

### *8.6.1.1 Brightness Control*

Address 00h

Reset value 0000 0000b



#### *8.6.1.2 Device Control*

Address 01h

Reset value 0000 0000b



**[LP8556](http://www.ti.com/product/lp8556?qgpn=lp8556)** SNVS871M –JULY 2012–REVISED JUNE 2020 **[www.ti.com](http://www.ti.com)**

#### *8.6.1.3 Status*

Address 02h

Reset value 0000 0000b



### <span id="page-33-0"></span>*8.6.1.4 Direct Control*

Address 04h

Reset value 0000 0000b



Texas<br>Instruments



#### *8.6.1.5 LED String Enable*

Address 16h

Reset value 0011 1111b

# **TEMP LSB REGISTER**



#### **8.6.2 EPROM Bit Explanations**

<span id="page-35-0"></span>

#### *8.6.2.1 LP8556TM (DSBGA) Configurations and Pre-Configured EPROM Settings*

(1) LP8556-E05 is a device option with un-configured EPROM settings. This option is for users that desire programming the device by themselves. Bits 98h[7] and 9Eh[5] are always pre-configured.

#### *8.6.2.2 LP8556TM (DSBGA) Configurations and Pre-configured EPROM Settings Continued*



# *8.6.2.3 LP8556SQ (WQFN) Configurations and Pre-configured EPROM Settings*

<span id="page-36-0"></span>

#### *8.6.2.4 CFG98*

Address 98h



(1) 1.8 A is the maximum I<sub>SW\_LIM</sub> supported with the DSBGA package. For applications requiring the I<sub>SW\_LIM</sub> to be greater than 1.8 A and<br>up to 2.6 A, WQFN package should be considered.

### **[LP8556](http://www.ti.com/product/lp8556?qgpn=lp8556)** SNVS871M –JULY 2012–REVISED JUNE 2020 **[www.ti.com](http://www.ti.com)**

### <span id="page-37-0"></span>*8.6.2.5 CFG9E*

Address 9Eh

<span id="page-37-1"></span>

### <span id="page-37-2"></span>*8.6.2.6 CFG0*

Address A0h





# <span id="page-38-0"></span>*8.6.2.7 CFG1*

**CFG1 REGISTER**

PDET\_STDBY

Address A1h





### *8.6.2.8 CFG2*

Address A2h



**[LP8556](http://www.ti.com/product/lp8556?qgpn=lp8556)** SNVS871M –JULY 2012–REVISED JUNE 2020 **[www.ti.com](http://www.ti.com)**

Texas<br>Instruments

## *8.6.2.9 CFG3*

Address A3h



# *8.6.2.10 CFG4*

Address A4h





 $\Gamma$ 

## *8.6.2.11 CFG5*

Address A5h





### **[LP8556](http://www.ti.com/product/lp8556?qgpn=lp8556)** SNVS871M –JULY 2012–REVISED JUNE 2020 **[www.ti.com](http://www.ti.com)**

#### *8.6.2.12 CFG6*

Address A6h



#### *8.6.2.13 CFG7*

Address A7h





### *8.6.2.14 CFG9*

Address A9h

 $\sim$ 



### *8.6.2.15 CFGA*

Address AAh



Texas<br>Instruments

### **[LP8556](http://www.ti.com/product/lp8556?qgpn=lp8556)** SNVS871M –JULY 2012–REVISED JUNE 2020 **[www.ti.com](http://www.ti.com)**

#### *8.6.2.16 CFGE*

Address AEh



## *8.6.2.17 CFGF*

Address AFh





## <span id="page-44-0"></span>**9 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-44-1"></span>**9.1 Application Information**

#### **9.1.1 Using LP8556 With I <sup>2</sup>C Host**

#### *9.1.1.1 Setting Boost Switching and PWM Dimming Frequencies*

<span id="page-44-3"></span>Boost switching and PWM dimming frequencies can be set via EEPROM when BOOST\_FSET\_EN = 0 and PWM\_FSET\_EN = 0. Available options are shown in [Table](#page-44-3) 11 and [Table](#page-44-4) 12.

#### **Table 11. Configuring Boost Switching Frequency via EPROM**



<span id="page-44-4"></span><span id="page-44-2"></span>

#### **Table 12. Configuring PWM Dimming Frequency via EPROM**

#### *9.1.1.2 Setting Full-Scale LED Current*

The LED current per output is configured by programming the CURRENT MAX and CURRENT registers when ISET\_EN = 0. Available options are shown below.



### **Table 13. Setting Full-Scale LED Current with EEPROM**

#### **9.1.2 Using LP8556 With Configuration Resistors and IO Pins**

#### *9.1.2.1 Setting Boost Switching and PWM Dimming Frequencies*

<span id="page-45-0"></span>Boost switching and PWM dimming frequencies can be set via resistor when BOOST\_FSET\_EN = 1 and PWM\_FSET\_EN = 1. Available options are shown in [Table](#page-45-2) 14.

#### **Table 14. Configuring PWM Dimming Frequency With an External Resistor**

<span id="page-45-2"></span><span id="page-45-1"></span>



#### *9.1.2.2 Setting Full-Scale LED Current*

The LED current per output is configured by ISET resistor when ISET\_EN=1. In this mode the CURRENT\_IMAX and CURRENT registers can also further scale the LED current. Available options are shown in [Table](#page-46-1) 15.



<span id="page-46-1"></span>

#### <span id="page-46-0"></span>**9.2 Typical Application**



**Figure 19. LP8556 Typical Application Schematic**



### **Typical Application (continued)**

#### **9.2.1 Design Requirements**





#### **Table 17. Recommended Output Capacitance**



#### **9.2.2 Detailed Design Procedure**

#### *9.2.2.1 Recommended Inductance for the Boost Power Stage*

Assumes 20 mA as the maximum LED current per string and 3.3 V as the maximum LED forward voltage.



#### *9.2.2.2 Recommended Capacitances for the Boost and LDO Power Stages(1)*



(1) Capacitance of Multi-Layer Ceramic Capacitors (MLCC) can change significantly with the applied DC voltage. Use capacitors with good capacitance versus DC bias characteristics. In general, MLCC in bigger packages have lower capacitance de-rating than physically smaller capacitors.



#### **9.2.3 Application Curves**

Unless otherwise specified:  $V_{IN}$  = 3.8 V, C<sub>VLDO</sub> = 10 µF, L1 = 4.7 µH, C<sub>IN</sub> = 2.2 µF, C<sub>OUT</sub> = 4.7 µF,  $f_{SW}$  = 1.25 MHz



**[LP8556](http://www.ti.com/product/lp8556?qgpn=lp8556)** SNVS871M –JULY 2012–REVISED JUNE 2020 **[www.ti.com](http://www.ti.com)**

XAS **STRUMENTS** 





# <span id="page-50-0"></span>**10 Power Supply Recommendations**

The device is designed to operate from a VDD input voltage supply range from 2.7 V to 20 V. This input supply must be well regulated and able to withstand maximum input current and maintain stable voltage without voltage drop even at load transition condition (start-up or rapid brightness change). The resistance of the input supply rail must be low enough that the input current transient does not cause drop high enough in the LP8556 supply voltage that can cause false UVLO fault triggering.

If the input supply is located more than a few inches from the LP8556 device, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. Depending on device EEPROM configuration and usage case the boost converter is configured to operate optimally with certain input voltage range.

## <span id="page-50-1"></span>**11 Layout**

### <span id="page-50-2"></span>**11.1 Layout Guidelines**

[Figure](#page-51-1) 28 and [Figure](#page-52-0) 29 follow proper layout guidelines and should be used as a guide for laying out the LP8556 circuit.

The LP8556 inductive boost converter has a high switched voltage at the SW pin, and a step current through the Schottky diode and output capacitor each switching cycle. The high switching voltage can create interference into nearby nodes due to electric field coupling  $(I = C \times dV/dt)$ . The large step current through the diode and the output capacitor can cause a large voltage spike at the SW and VBOOST pins due to parasitic inductance in the step current conducting path ( $V = L \times di/dt$ ). Board layout guidelines are geared towards minimizing this electric field coupling and conducted noise.

The following list details the main (layout sensitive) areas of the device inductive boost converter in order of decreasing importance:

- 1. Boost Output Capacitor Placement
	- Because the output capacitor is in the path of the inductor current discharge path, there is a high-current step from 0 to IPEAK each time the switch turns off and the Schottky diode turns on. Any inductance along this series path from the diodes cathode, through COUT, and back into the LP8556 GND pin contributes to voltage spikes (VSPIKE =  $LP_{-} \times$  dl/dt) at SW and OUT. These spikes can potentially overvoltage the SW and VBOOST pins, or feed through to GND. To avoid this, COUT+ must be connected as close to the cathode of the Schottky diode as possible, and COUT− must be connected as close to the LP8556 GND bumps as possible. The best placement for COUT is on the same layer as the LP8556 to avoid any vias that can add excessive series inductance.
- 2. Schottky Diode Placement
	- In the device boost circuit the Schottky diode is in the path of the inductor current discharge. As a result the Schottky diode has a high-current step from 0 to IPEAK each time the switch turns off and the diode turns on. Any inductance in series with the diode causes a voltage spike (VSPIKE =  $LP_{x}$  dl/dt) at SW and OUT. This can potentially over-voltage the SW pin, or feed through to VOUT and through the output capacitor, into GND. Connecting the anode of the diode as close to the SW pin as possible, and connecting the cathode of the diode as close to COUT+ as possible reduces the inductance (LP\_) and minimize these voltage spikes.
- 3. Boost Input/VDD Capacitor Placement
	- The LP8556 input capacitor filters the inductor current ripple and the internal MOSFET driver currents. The inductor current ripple can add input voltage ripple due to any series resistance in the input power path. The MOSFET driver currents can add voltage spikes on the input due to the inductance in series with the VIN/VDD and the input capacitor. Close placement of the input capacitor to the VDD pin and to the GND pin is critical because any series inductance between VIN/VDD and CIN+ or CIN– and GND can create voltage spikes that could appear on the VIN/VDD supply line and GND.
	- Close placement of the input capacitor at the input side of the inductor is also critical. The source impedance (inductance and resistance) from the input supply, along with the input capacitor of the LP8556, forms a series RLC circuit. If the output resistance from the source is low enough, the circuit is underdamped and will have a resonant frequency (typically the case).
	- Depending on the size of LS, the resonant frequency could occur below, close to, or above the switching frequency of the LP8556. This can cause the supply current ripple to be:

### **Layout Guidelines (continued)**

- Approximately equal to the inductor current ripple when the resonant frequency occurs well above the LP8556 switching frequency.
- Greater than the inductor current ripple when the resonant frequency occurs near the switching frequency.
- Less than the inductor current ripple when the resonant frequency occurs well below the switching frequency.

#### <span id="page-51-0"></span>**11.2 Layout Examples**



<span id="page-51-1"></span>**Figure 28. DSBGA Layout**



# <span id="page-52-0"></span>**Layout Examples (continued)**



#### **EXAS ISTRUMENTS**

# <span id="page-53-0"></span>**12 Device and Documentation Support**

# <span id="page-53-1"></span>**12.1 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## <span id="page-53-2"></span>**12.2 Community Resources**

TI E2E™ [support](http://e2e.ti.com) forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of Use.

### <span id="page-53-3"></span>**12.3 Trademarks**

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### <span id="page-53-4"></span>**12.4 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## <span id="page-53-5"></span>**12.5 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

# <span id="page-53-6"></span>**13 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**







**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com 11-Jun-2020

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

# **TAPE AND REEL INFORMATION**





# **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

www.ti.com 17-Jul-2020







\*All dimensions are nominal

# **PACKAGE MATERIALS INFORMATION**



www.ti.com 17-Jul-2020





# **PACKAGE OUTLINE**

# **RTW0024A WQFN - 0.8 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **EXAMPLE BOARD LAYOUT**

# **RTW0024A WQFN - 0.8 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



# **EXAMPLE STENCIL DESIGN**

# **RTW0024A WQFN - 0.8 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **YFQ0020**



B. This drawing is subject to change without notice.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale ([www.ti.com/legal/termsofsale.html\)](http://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](http://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated