

Data sheet acquired from Harris Semiconductor SCHS032C – Revised October 2003

# CD4027B Types

# CMOS Dual J-K Master-Slave Flip-Flop

High-Voltage Types (20-Volt Rating)

■ CD4027B is a single monolithic chip integrated circuit containing two identical complementary-symmetry J-K masterslave flip-flops. Each flip-flop has provisions for individual J, K, Set, Reset, and Clock input signals. Buffered Q and Q signals are provided as outputs. This input-output arrangement provides for compatible operation with the RCA-CD4013B dual D-type flip-flop.

The CD4027B is useful in performing control, register, and toggle functions. Logic levels present at the J and K inputs along with internal self-steering control the state of each flip-flop; changes in the flip-flop state are synchronous with the positive-going transition of the clock pulse. Set and reset functions are independent of the clock and are initiated when a high level signal is present at either the Set or Reset input.

The CD4027B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (M, M96, MT, and NSR suffixes), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).

#### Features:

- Set-Reset capability
- Static flip-flop operation retains state indefinitely with clock level either "high" or "low"
- Medium speed operation 16 MHz (typ.) clock toggle rate at 10 V
- Standardized symmetrical output characteristics
- 100% tested for quiescent current at 20 V
- Maximum input current of 1 μA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C
- Noise margin (over full packagetemperature range):

1 V at V<sub>DD</sub> = 5 V 2 V at V<sub>DD</sub> = 10 V

2.5 V at V<sub>DD</sub> = 15 V

- 5-V, 10-V, and 15-V parametric ratings
- Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices"

#### Applications:

Registers, counters, control circuits





TERMINAL ASSIGNMENT

| MAXIMUM RATINGS, Absolute-Maximum Values:                                  |
|----------------------------------------------------------------------------|
| DC SUPPLY-VOLTAGE RANGE, (VDD)                                             |
| Voltages referenced to VSS Terminal)0.5V to +20V                           |
| INPUT VOLTAGE RANGE, ALL INPUTS0.5V to V <sub>DD</sub> +0.5V               |
| DC INPUT CURRENT, ANY ONE INPUT                                            |
| POWER DISSIPATION PER PACKAGE (PD):                                        |
| For $T_A = -55^{\circ}\text{C to } + 100^{\circ}\text{C}$ 500mW            |
| For T <sub>A</sub> = +100°C to +125°C Derate Linearity at 12mW/°C to 200mW |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR                                   |
| FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package Types)                |
| OPERATING-TEMPERATURE RANGE (T <sub>A</sub> )                              |
| STORAGE TEMPERATURE RANGE (T <sub>stg</sub> )65°C to +150°C                |
| LEAD TEMPERATURE (DURING SOLDERING):                                       |
| At distance 1/16 ± 1/32 inch (1.59 ± 0.79mm) from case for 10s max         |



| -  |     |       |     | TATE                    |     | NEXT STATE |   |             |  |  |  |  |
|----|-----|-------|-----|-------------------------|-----|------------|---|-------------|--|--|--|--|
| _  | 119 | -01   | •   | COLLEGE                 | CL. | Ь.         | _ | OUTPUTS     |  |  |  |  |
| J  | ·K  | \$    | R   |                         | L   | ٥          | হ |             |  |  |  |  |
| ı  | ×   | 0     | 0   | 0                       |     | ı          | 0 |             |  |  |  |  |
| x  | 0   | .0    | 0   | 1                       | ~   | t          | ٥ |             |  |  |  |  |
| 0  | ×   | 0     | 0   | 0                       | /   | 0          | ı |             |  |  |  |  |
| ×  | 1   | 0     | 0   |                         |     | 0          | ı |             |  |  |  |  |
| x  | х   | 0     | 0   | ×                       |     | Г          | Г | - NO CHANGE |  |  |  |  |
| ×  | ×   | -     | ٥   | ×                       | x   | Т          | 0 |             |  |  |  |  |
| ×  | ×   | 0     | F   | ×                       | ×   | o          | 1 |             |  |  |  |  |
| ×  | ×   | 1     | 1   | х                       | х   | 1          | ī |             |  |  |  |  |
| LO | GIC | 0 = 1 | LO# | LEVEL<br>LEVEL<br>HANGE |     |            |   | 92CM-27551  |  |  |  |  |

Fig.1 - Logic diagram and truth table for CD40278 (one of two identical J-K flip flops).

# RECOMMENDED OPERATING CONDITIONS at $T_A = 25^{\circ}C$ , Except as Noted. For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

| CHARACTERISTIC                                                                | V <sub>DD</sub> | -    | AITS<br>Ali<br>kages | UNITS    |
|-------------------------------------------------------------------------------|-----------------|------|----------------------|----------|
|                                                                               | (V)             | Min. | Max.                 | 1        |
| Supply-Voltage Range<br>(For T <sub>A</sub> = Full Package Temperature Range) |                 | 3    | 18                   | ٧        |
|                                                                               | 5               | 200  | _                    |          |
| Data Setup Time t <sub>S</sub>                                                | 10              | 75   | _                    | ns       |
|                                                                               | 15              | 50   | · _                  | <u> </u> |
|                                                                               | 5               | 140  | _                    |          |
| Clock Pulse Width tw                                                          | 10              | 60   | -                    | ns       |
|                                                                               | 15              | 40   | _                    |          |
|                                                                               | 5               |      | 3.5                  |          |
| Clock Input Frequency (Toggle Mode) fCL                                       | 10              | dc   | 8                    | MHz      |
|                                                                               | 15              |      | 12                   |          |
|                                                                               | 5               |      | 45                   |          |
| Clock Rise or Fall Time t <sub>r</sub> CL*, t <sub>f</sub> CL                 | 10              | -    | 5                    | μs       |
|                                                                               | 15              | _    | 2                    |          |
|                                                                               | 5               | 180  | _                    |          |
| Set or Reset Pulse Width tw                                                   | 10              | 80   | _                    | ns       |
|                                                                               | 15              | 50   |                      |          |

<sup>\*</sup> If more than one unit is cascaded in a parallel clocked operation, t,CL should be made less than or equal to the sum of the fixed propagation delay time at 15 pF and the transition time of the output driving stage for the estimated capacitive load.



Fig.4 - Typical output high (source) current characteristics.



Fig.5 — Minimum output high (source) current characteristics.



Fig.7 - Input current test circuit.



Fig.8 - Input-voltage test circuit.



Fig.2 — Typical output low (sink) current characteristics.



Fig.3 — Minimum output low (sink) current characteristics.



Fig.6 - Typical power dissipation vs. frequency.



Fig.9 - Quiescent device current test circuit.

# CD4027B Types

## STATIC ELECTRICAL CHARACTERISTICS

| CHARAC-<br>TERISTIC                       |          | DITIO |                 | LIMIT                   | S AT II | NDICAT  | ED TEM | IPERAT | 'URES ( <sup>©</sup> | 'C)   | UNITS |  |  |  |
|-------------------------------------------|----------|-------|-----------------|-------------------------|---------|---------|--------|--------|----------------------|-------|-------|--|--|--|
|                                           | Vo       | VIN   | V <sub>DD</sub> |                         | - E     |         |        |        | +25                  |       | ]     |  |  |  |
|                                           | (V)      | (V)   | (V)             | -55                     | -40     | +85     | +125   | Min.   | Тур.                 | Max.  |       |  |  |  |
| Quiescent                                 | <u> </u> | 0,5   | 5               | 1                       | 1       | 30      | 30     | _      | 0.02                 | 1     |       |  |  |  |
| Device                                    |          | 0,10  | 10              | 2                       | 2       | 60      | 60     | _      | 0.02                 | 2     | ١     |  |  |  |
| Current                                   |          | 0,15  | 15              | 4                       | 4       | 120     | 120    | - I    | 0.02                 | 4     | μΑ    |  |  |  |
| I <sub>DD</sub> Max.                      | . –      | 0,20  | 20              | 20                      | 20      | 600     | 600    | _      | 0.04                 | 20    |       |  |  |  |
| Output Low                                |          |       |                 |                         | -       |         |        |        |                      |       |       |  |  |  |
| (Sink)                                    | 0.4      | 0,5   | 5               | 0.64                    | 0.61    | 0.42    | 0.36   | 0.51   | 1                    | _     |       |  |  |  |
| Current,                                  | 0.5      | 0,10  | 10              | 1.6                     | 1.5     | 1.1     | 0.9    | 1.3    | 2.6                  | _     |       |  |  |  |
| JOL Min.                                  | 1.5      | 0,15  | 15              | 4.2                     | 4       | 2.8     | 2.4    | 3.4    | 6.8                  | _     |       |  |  |  |
| Output High                               | 4.6      | 0,5   | 5               | -0.64 -0.61 -0.42 -0.36 |         |         |        | -0.51  | -1                   |       | mA    |  |  |  |
| (Source)                                  | 2.5      | 0,5   | 5               | -2                      | -1.8    | -1.3    | -1.15  | -1.6   | -3.2                 | _     |       |  |  |  |
| Current,                                  | 9.5      | 0,10  | 10              | -1.6                    | -1.5    | -1.1    | -0.9   | -1.3   | -2.6                 |       | . ,   |  |  |  |
| IOH Min.                                  | 13.5     | 0,15  | 15              | -4.2                    | 4       | -2.8    | -2.4   | -3.4   | -6.8                 |       |       |  |  |  |
| Output Volt-                              |          |       |                 |                         |         |         |        |        | -                    |       |       |  |  |  |
| age:                                      |          | 0,5   | 5               |                         | 0.0     | )5      |        | l –    | 0                    | 0.05  |       |  |  |  |
| Low-Level,                                |          | 0,10  | 10              |                         | 0.0     | )5      |        |        | 0                    | 0.05  |       |  |  |  |
| VOL Max.                                  | _        | 0,15  | 15              |                         | 0.0     | )5      |        | _      | 0                    | 0.05  |       |  |  |  |
| Output Volt-                              |          |       |                 |                         |         |         |        |        |                      |       | ٧     |  |  |  |
| age:                                      |          | 0,5   | 5               |                         | 4.9     | )5      |        | 4.95   | 5                    | _     |       |  |  |  |
| High-Level,                               | _        | 0,10  | 10              |                         | 9.9     | 5       |        | 9.95   | 10                   | _     |       |  |  |  |
| VOH Min.                                  | _        | 0,15  | 15              |                         | 14.     | 95      | -      | 14.95  | 15                   | • • _ |       |  |  |  |
| Input Low                                 | 0.5,4.5  | -     | 5               |                         | 1.      | 5       |        | _      | 1-1                  | 1.5   | _     |  |  |  |
| Voltage,                                  | 1,9      | _     | 10              |                         | 3       | -<br> - |        | _      | _                    | 3     |       |  |  |  |
| VIL Max.                                  | 1.5,13.5 | -     | 15              |                         | 4       |         |        | _      | -                    | 4     |       |  |  |  |
| Input High                                | 0.5,4.5  |       | 5               |                         | 3.      | 5       |        | 3.5    |                      | _     | V     |  |  |  |
| Voltage,                                  | 1,9      | _     | 10              |                         | 7       |         |        | 7      | . –                  | -     |       |  |  |  |
| VIH Min.                                  | 1.5,13.5 | _     | 15              |                         | 11      |         |        | 11     | _                    | · _ [ | -     |  |  |  |
| Input<br>Current,<br>I <sub>IN</sub> Max. | -        | 0,18  | 18              | ±0.1                    | ±0.1    | ±1      | ±1     | -      | ±10 <sup>-5</sup>    | ±0.1  | μА    |  |  |  |



Dimensions in millimeters are derived from the basic inch dimensions as indicated. Grid graduations are in mils ( $10^{-3}$ ).

Dimensions and Pad Layout for CD4027BH

# DYNAMIC ELECTRICAL CHARACTERISTICS at T\_A = 25°C; Input t\_r, t\_f = 20 ns, C\_L = 50 pF, R\_L = 200 $k\Omega$

|                                            |     | -        | LIMITS    | 1    |          |
|--------------------------------------------|-----|----------|-----------|------|----------|
| CHARACTERISTIC                             | VDD | Α        | II Packag | es   | UNITS    |
| ·                                          | (V) | Min.     | Тур.      | Max. |          |
| Propagation Delay Time:                    | 5   | _        | 150       | 300  |          |
| Clock to Q or Q Outputs                    | 10  |          | 65        | 130  | ns       |
| t <sub>PHL</sub> , t <sub>PLH</sub>        | 15  | -        | 45        | 90   |          |
|                                            | 5   | - 4      | 150       | 300  | REAL FOR |
| Set to Q or Reset to Q tpLH                | 10  | -        | 65        | 130  | ns       |
|                                            | 15  | l –      | 45        | 90   |          |
|                                            | 5   | -        | 200       | 400  |          |
| Set to $\overline{Q}$ or Reset to $Q$ tpHL | 10  |          | 85        | 170  | ns       |
|                                            | 15  |          | 60        | 120  |          |
|                                            | 5   | _        | 100       | 200  |          |
| Transition Time tTHL, tTLH                 | 10  |          | 50        | 100  | ns .     |
|                                            | 15  |          | 40        | 80   |          |
| Maximum Clock Input                        | 5   | 3.5      | 7         |      | 300      |
| Frequency# (Toggle Mode)                   | 10  | 8        | 16        | _    | MHz      |
| fCL                                        | 15  | 12       | 24        |      | ]        |
|                                            | 5   | _        | 70        | 140  |          |
| Minimum Clock Pulse Width tw               | 10  | -        | 30        | 60   | ns       |
|                                            | 15  | _        | 20        | 40   |          |
| Minimum Set or Reset Pulse                 | 5   | _        | .90       | 180  |          |
| Width t <sub>W</sub>                       | 10  | l –      | 40        | 80   | ns       |
| - Cyy                                      | 15  | -        | 25        | 50   |          |
|                                            | 5   | _        | 100       | 200  |          |
| Minimum Data Setup Time t <sub>S</sub>     | 10  | -        | 35        | 75   | ns       |
|                                            | 15  |          | 25        | 50   |          |
| Clock Input Disc or Fall Time              | 5   |          |           | 45   |          |
| Clock Input Rise or Fall Time              | 10  | -        | _         | 5    | μs       |
| t <sub>rCL</sub> , t <sub>fCL</sub>        | 15  | <u> </u> | -         | 2    |          |
| Input Capacitance C <sub>I</sub>           |     | -        | 5         | 7.5  | pF       |

# Input  $t_r$ ,  $t_f = 5$  ns.



Fig. 13—Dynamic power dissipation test circuit.



Fig. 10 — Typical propagation delay time vs. load capacitance (CLOCK or SET to Q, CLOCK or RESET to  $\overline{Q}$ .



Fig.11 — Typical propagation delay time vs. load capacitance (SET to Q or RESET to Q).



Fig. 12 — Typical maximum clock frequency vs. supply voltage (toggle mode).



www.ti.com 15-Oct-2009

### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>    | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------|
| CD4027BE         | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| CD4027BEE4       | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| CD4027BF         | ACTIVE                | CDIP            | J                  | 16   | 1              | TBD                        | A42              | N / A for Pkg Type           |
| CD4027BF3A       | ACTIVE                | CDIP            | J                  | 16   | 1              | TBD                        | A42              | N / A for Pkg Type           |
| CD4027BF3AS2534  | OBSOLETE              | CDIP            | J                  | 16   |                | TBD                        | Call TI          | Call TI                      |
| CD4027BM         | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4027BM96       | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4027BM96E4     | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4027BM96G4     | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4027BME4       | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4027BMG4       | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4027BMT        | ACTIVE                | SOIC            | D                  | 16   | 250            | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4027BMTE4      | ACTIVE                | SOIC            | D                  | 16   | 250            | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4027BMTG4      | ACTIVE                | SOIC            | D                  | 16   | 250            | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4027BNSR       | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4027BNSRE4     | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4027BNSRG4     | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4027BPW        | ACTIVE                | TSSOP           | PW                 | 16   | 90             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4027BPWE4      | ACTIVE                | TSSOP           | PW                 | 16   | 90             | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4027BPWG4      | ACTIVE                | TSSOP           | PW                 | 16   | 90             | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4027BPWR       | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4027BPWRE4     | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4027BPWRG4     | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| JM38510/05152BEA | ACTIVE                | CDIP            | J                  | 16   | 1              | TBD                        | A42              | N / A for Pkg Type           |

(1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.



#### PACKAGE OPTION ADDENDUM

www.ti.com 15-Oct-2009

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| CD4027BM96 | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5     | 10.3    | 2.1     | 8.0        | 16.0      | Q1               |
| CD4027BNSR | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2     | 10.5    | 2.5     | 12.0       | 16.0      | Q1               |
| CD4027BPWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 7.0     | 5.6     | 1.6     | 8.0        | 12.0      | Q1               |





\*All dimensions are nominal

| 7 till difficilitioner are memilian |              |                 |      |      |             |            |             |
|-------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                              | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| CD4027BM96                          | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| CD4027BNSR                          | SO           | NS              | 16   | 2000 | 346.0       | 346.0      | 33.0        |
| CD4027BPWR                          | TSSOP        | PW              | 16   | 2000 | 346.0       | 346.0      | 29.0        |

## PW (R-PDSO-G\*\*)

#### 14 PINS SHOWN

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

## **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



## 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## D (R-PDS0-G16)

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.
- Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.
- E. Reference JEDEC MS-012 variation AC.



# D(R-PDSO-G16)



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC—7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.







24-Aug-2018

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| CD4027BE         | ACTIVE | PDIP         | N                  | 16   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type | -55 to 125   | CD4027BE             | Samples |
| CD4027BEE4       | ACTIVE | PDIP         | N                  | 16   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type | -55 to 125   | CD4027BE             | Samples |
| CD4027BF         | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | CD4027BF             | Samples |
| CD4027BF3A       | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | CD4027BF3A           | Samples |
| CD4027BM         | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CD4027BM             | Samples |
| CD4027BM96       | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CD4027BM             | Samples |
| CD4027BM96E4     | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CD4027BM             | Samples |
| CD4027BME4       | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CD4027BM             | Samples |
| CD4027BMT        | ACTIVE | SOIC         | D                  | 16   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CD4027BM             | Samples |
| CD4027BNSR       | ACTIVE | so           | NS                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CD4027B              | Samples |
| CD4027BNSRG4     | ACTIVE | so           | NS                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CD4027B              | Samples |
| CD4027BPW        | ACTIVE | TSSOP        | PW                 | 16   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CM027B               | Samples |
| CD4027BPWR       | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CM027B               | Samples |
| CD4027BPWRG4     | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CM027B               | Samples |
| JM38510/05152BEA | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>05152BEA | Samples |
| M38510/05152BEA  | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>05152BEA | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

## **PACKAGE OPTION ADDENDUM**



24-Aug-2018

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD4027B, CD4027B-MIL:

Catalog: CD4027B

Military: CD4027B-MIL

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product





24-Aug-2018

• Military - QML certified for Military and Defense Applications

## PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

## TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**





#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

\*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD4027BM96 | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| CD4027BNSR | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| CD4027BPWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 14-Jul-2012



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD4027BM96 | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| CD4027BNSR | SO           | NS              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| CD4027BPWR | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |

## D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



## 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated