# PD70210/PD70210A/PD70210AL Datasheet Front-End PD Interface Controller

October 2019





## Contents

| 1 | Revision History                                                                       |
|---|----------------------------------------------------------------------------------------|
|   | 1.1 Revision 3.0                                                                       |
|   | 1.2 Revision 2.0                                                                       |
|   | 1.3 Revision 1.51                                                                      |
|   | 1.4 Revision 1.50                                                                      |
|   | 1.5 Revision 1.40                                                                      |
|   | 1.6 Revision 1.38                                                                      |
|   | 1.7 Revision 1.37                                                                      |
|   | 1.8 Revision 1.36                                                                      |
|   | 1.9 Revision 1.34                                                                      |
|   | 1.10 Revision 1.2                                                                      |
|   | 1.11 Revision 1.1                                                                      |
|   | 1.12 Revision 1.0                                                                      |
| 2 | Product Overview                                                                       |
| - | 2.1 Features                                                                           |
|   | 2.2 Applications                                                                       |
| 2 | E sette sel Deservette se                                                              |
| 3 | Functional Descriptions       5         3.1 Application Information       6            |
|   | 3.1.1 Peripheral Devices                                                               |
|   | 3.1.2 Operation with an External DC Source                                             |
|   | 3.2 Wall Adapter Mode (PD70210A/L)                                                     |
|   | 3.3 Flags                                                                              |
| 4 | Electrical Crestifications (10                                                         |
| 4 | Electrical Specifications       10         4.1       Absolute Maximum Ratings       12 |
|   | 4.1 Absolute Maximum Natings                                                           |
|   | 4.2 Operating conditions                                                               |
|   | 4.5 Thermal Properties                                                                 |
| 5 | Pin Descriptions                                                                       |
| 6 | Package Information                                                                    |
|   | 6.1 16-Pin Plastic DFN, 5 mm × 4 mm 19                                                 |
|   | 6.2 38-Pin Plastic QFN, 5 mm × 7 mm 20                                                 |
|   | 6.3 Thermal Protection 21                                                              |
| 7 | Ordering Information                                                                   |



## **1** Revision History

The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the most current publication.

## 1.1 Revision 3.0

Revision 3.0 was published in October 2019. The following is a summary of the changes in revision 3.0 of this document.

- Updated package marking of the following figures.
  - Figure PD70210 Pinout (see page 14)
  - Figure PD70210A Pinout (see page 14)
  - Figure PD70210AL Pinout (see page 15)
- Application Information (see page 6) section was updated.
- Ordering Information (see page 22) section was updated.

### **1.2** Revision 2.0

Revision 2.0 was published in March 2018. The following is a summary of changes in revision 2.0 of this document.

- Document format was updated.
- Capacitor between VAUX and VPN\_OUT was updated to 4.7 μF according to AN\_209 Application Note. For more information, see Applications (see page 3).
- MSL3 rating was added to the storage temperature information. For more information, see Absolute Maximum Ratings (see page 12).

## 1.3 Revision 1.51

Revision 1.51 was published in October 2015. The following is a summary of changes in revision 1.51 of this document.

- The 80 mS delay was removed from the Vaux pin description.
- Missing UVLO\_ON information was added.

## 1.4 **Revision 1.50**

Revision 1.50 was published in October 2014. In revision 1.50 of this document, flag description details were added.

## 1.5 Revision 1.40

Revision 1.40 was published in June 2014. In revision 1.40 of this document, WA\_EN information was added.

## 1.6 Revision 1.38

Revision 1.38 was published in April 2014. In revision 1.38 of this document, thermal properties were added.



### 1.7 Revision 1.37

Revision 1.37 was published in January 2014. In revision 1.37 of this document, package information was corrected.

## **1.8 Revision 1.36**

Revision 1.36 was published in January 2014. In revision 1.36 of this document, IC marking information was added.

## 1.9 **Revision 1.34**

Revision 1.34 was published in December 2013. The following is a summary of changes in revision 1.34 of this document.

- A new 38-pin, 5 × 7 QFN package option was added (PD70210AL).
- The package drawing was updated and an application diagram for the new package added.
- The flag table was updated.

### 1.10 Revision 1.2

Revision 1.2 was published in November 2013. In revision 1.2 of this document, the PD70210 application diagram was updated.

### 1.11 Revision 1.1

Revision 1.1 was published in October 2013. In revision 1.1 of this document, the Vaux description and cap GND symbol were fixed.

### 1.12 Revision 1.0

Revision 1.0 was published in June 2013. It was the first publication of this document.



## 2 Product Overview

The PD70210, PD70210A, and PD70210AL devices are advanced PD interface controllers (front-end IC) for powered devices in PoE applications. They support IEEE 802.3af, IEEE 802at, HDBaseT, and general 2-pair or 4-pair configurations.

The PD70210, PD70210A, and PD70210AL devices include an advanced classification block that supports 2, 3, 4, and 6 event classification. Using the SUPP\_Sx pins, they also identify which of the four pairs of the cable actually receive power and generates appropriate flags. The IC features an internal bleeder for rapidly discharging the input capacitor of the DC–DC converter, so as to ensure fast re-detection and port power-up in case of sudden removal and re-insertion of the Ethernet cable into RJ-45.

## 2.1 Features

- Supports IEEE 802.3af/at, HDBaseT, and other 2-pair or 4-pair configurations.
- PD detection and programmable classification
- 2, 3, 4, and 6 event classification
- Integrated 0.3 Ω isolating (series-pass) FET
- In-rush current limiting
- Wall adapter support (PD70210A and PD70210AL only)
- Less than 5 μA offset current during detection
- Lead-free DFN-16/QFN-38 package

## 2.2 Applications

- Single HDBaseT or double, up to 95 W
- IEEE 802.3af and 802.3at
- Indoor and outdoor PoE

The following illustration shows a typical PD70210 application.

#### Figure 1 • PD70210 Typical Application





The following illustration shows a typical PD70210A application.





The following illustration shows a typical PD70210AL application.



#### Figure 3 • PD70210AL Typical Application



## **3** Functional Descriptions

The following illustration shows the functional blocks of the PD70210 device.

#### Figure 4 • PD70210 Functional Block Diagram





The following illustration shows the functional blocks of the PD70210A/PD70210AL devices.





## **3.1** Application Information

This section describes the PD70210 application. Consult Microsemi and/or AN-209 "PD70210/ PD70210A Designing a Type-1/2 802.3 or HDBT type 3 PD using PD70210/ PD70210A ICs Application Note" to ensure latest recommendations.

#### 3.1.1 Peripheral Devices

- A 100 nF/100 V capacitor should be placed between the device's VPP and VPNI pins, and located as close as possible to the device.
- A 58 V TVS should be placed between the device's VPP and VPN\_IN pins.
- A 10K Ω resistor should be placed on SUPP\_S1 and SUPP\_S2 lines between the diode bridge and PD70210/A device if 4-pair flags are going to be used.
- When WA\_EN is used, an 100 nF/10 V capacitor should be placed between WA\_EN and the VPN\_IN pin, close to the PD70210/A device.
- When not used, WA\_EN should be connected to the VPN\_IN pin.
- A 4.7 μF/25 V capacitor should be placed between Vaux pin and VPN\_OUT.

#### 3.1.2 Operation with an External DC Source

PD applications utilizing the PD70210A IC may be operated with an external power source (DC wall adapter). There are two cases of providing power with an external source, presented in the following sections.



#### 3.1.2.1 External Power Input Connected to Application Supply Rails

In this application, the external source is connected to the application's low-voltage supply rails. The external source voltage level is dependent on DC–DC output characteristics.

#### Figure 6 • External Power Input to Supply Rails



#### 3.1.2.2 External Power Input Connected to PD70210A Output

In this application, the external source is connected to the PD device's output connection toward the application (VPP to VPNout). The external source voltage level is dependent on DC-DC input requirements.



#### Figure 7 • External Power Input to PD70210A Output

When an external adapter is connected, the PD70210A WA\_EN pin is used for disabling the isolation switch and PSE input power. The WA\_EN resistors divider depends on the WA\_EN threshold of the PD70210A.



The following illustration shows a detailed view of the resistors to be selected in an external adapter connection.





R1 and R2 sets a rough threshold for Pfet Q1 enable to detect whether an external adapter exists or not. It should be set to be a lower threshold than PD70210A disable levels. R3 and R4 set the PD70210A disable threshold. So, in the case of a 36 V–57 V external adapter, the disable setting can be selected as follows:

Pfet enable threshold = 30 V.

R1 and R2 setting should be so that the value of Q1 VGS < 20 V at the maximum voltage condition of the external adapter.

When the external adapter voltage is above 30 V, Q1 will be above its VGSTH value.

$$VGS = Vext\_adapter \times \frac{R1}{R1 + R2}$$

R1 is selected as 2K  $\Omega$ .

$$R2 = R1 \times \frac{Vext\_adapter - VGS}{VGS}$$

Using R1 = 2K  $\Omega$ , Vext\_adapter = 30 V, and VGS = maximum VGSTH = 3.5 V, we get the R2 value.

R2 = 15K Ω

R3 and R4 are set to the range of few K $\Omega$ -10s of K $\Omega$  using the following equation.

$$PD70210A_Wa_en = Vext_adapter_PD70210A \times \frac{R4}{(R3+R4)}$$



Using R3 = 15K  $\Omega$ , Vext\_adapter = 33.7 V, and PD70210A\_WA\_EN = 2.4 V as turn-off minimum threshold from the datasheet, solving the equation gives the valid resistor values for an adapter of 36 V and above.

R3 = 15K Ω

R4 = 1.15K Ω

## 3.2 Wall Adapter Mode (PD70210A/L)

PD70210A and PD70210AL support wall adapter functionality. That is, by setting the WA\_EN pin high, it will give priority to the wall adapter jack to supply the load.

The WA\_EN pin is used while connecting a wall-adapter voltage between VPP and VPN\_OUT by means of an OR-ing diode. When WA\_EN (the wall-adapter enable pin) is held low (referenced to VPN\_IN), the front-end works as a normal PD. When WA\_EN is raised high (referenced to VPN\_IN), the following three internal operations are forced.

- The isolation FET is turned OFF.
- All output flags (AT\_FLAG, HD\_FLAG, 4P\_AT\_FLAG, and 4P\_HD\_FLAG) are activated (low state).
- Vaux output voltage is turned ON.

While activating the WA\_EN pin, the wall-adapter will supply input voltage for the DC–DC converter. Having WA\_EN at a high state disables detection and classification modes.

## 3.3 Flags

The following truth table lists the flags status.

| Number of Fingers "N"<br>(N-Event Classification) | SUPP_S1    | SUPP_S2    | AT_FLAG | HD_FLAG | 4P_AT_FLAG | 4P_HD_FLAG |
|---------------------------------------------------|------------|------------|---------|---------|------------|------------|
| 1                                                 | Х          | Х          | Hi Z    | Hi Z    | Hi Z       | Hi Z       |
| 2                                                 | Н          | L          | 0 V     | Hi Z    | Hi Z       | Hi Z       |
| 2                                                 | L          | Н          | 0 V     | Hi Z    | Hi Z       | Hi Z       |
| 2                                                 | Н          | Н          | 0 V     | Hi Z    | 0 V        | Hi Z       |
| 3                                                 | L          | Н          | 0 V     | 0 V     | Hi Z       | Hi Z       |
| 3                                                 | Н          | L          | 0 V     | 0 V     | Hi Z       | Hi Z       |
| 3                                                 | Н          | Н          | 0 V     | 0 V     | 0 V        | Hi Z       |
| 4                                                 | х          | х          | 0 V     | 0 V     | 0 V        | Hi Z       |
| 5                                                 | RESERVED I | FOR FUTURE |         |         |            |            |
| 6                                                 | Х          | Х          | 0 V     | 0 V     | 0 V        | 0 V        |

#### Table 1 • Truth Table for Status of Flags

**Note:** A flag's state is set only once at port turn on, while VPP-VPNin voltage crosses UVLO<sub>ON</sub>. If SUPP\_S1 and SUPP\_S2 pins are changing after port turn on, the flags do not change accordingly.



## 4 Electrical Specifications

Unless otherwise specified under conditions, the minimum and maximum ratings stated apply over the entire specified operating rating of the device. Typical values are either by design or by production testing at 25 °C ambient. Voltages are with respect to IC ground (VPN\_IN).

#### Table 2 • Input Voltage

| Symbol | Parameter                        | Conditions | Тур | Max | Unit |
|--------|----------------------------------|------------|-----|-----|------|
| lin    | IC input current with IcLASS off | VPP = 55 V | 1   | 3   | mA   |

#### Table 3 • Detection Phase

| Symbol      | Parameter                                                             | Conditions                                        | Min  | Тур | Max  | Unit |
|-------------|-----------------------------------------------------------------------|---------------------------------------------------|------|-----|------|------|
| Vdet        | Detection range                                                       |                                                   | 1.1  |     | 10.1 | V    |
| Rdet_th     | RDET disconnect threshold                                             |                                                   | 10.1 |     | 12.8 | V    |
| Rds_det_on  | On-resistance of internal FET during detection                        |                                                   |      |     | 50   | Ω    |
| Rds_det_off | Off-resistance of internal FET after detection                        |                                                   | 2    |     |      | MΩ   |
| OFFSET_DET  | Input offset current                                                  | $1.1 \text{ V} \le \text{VPP} \le 10.1 \text{ V}$ |      |     | 5    | μA   |
|             |                                                                       | T₁ ≤ 85 °C                                        |      |     |      |      |
| Vr_det_on   | $R_{\mbox{\scriptsize DET}}$ reconnection threshold when VPP goes low |                                                   | 2.8  | 3.0 | 4.85 | V    |

#### Table 4 • Classification Phase

| Symbol                    | Parameter                              | Conditions                                 | Min  | Тур  | Max  | Unit |
|---------------------------|----------------------------------------|--------------------------------------------|------|------|------|------|
| Vcls_on                   | Classification sink turn-on threshold  |                                            | 11.4 |      | 13.7 | V    |
| Vcls_off                  | Classification sink turn-off threshold |                                            | 20.9 |      | 23.9 | V    |
| $V_{\text{HYS\_CLS\_ON}}$ | Hysteresis of $V_{CLS_ON}$ threshold   |                                            |      | 1    |      | V    |
| Vmark_th                  | Mark detection threshold (VPP falling) |                                            | 10.1 |      | 11.4 | V    |
| Imark                     | Current sink in mark event region      |                                            | 0.25 |      | 4    | mA   |
| ICLASS_CLIM               | Current limit of class current         |                                            | 50   | 68   | 80   | mA   |
| Iclass                    | Classification current sink            | R <sub>CLASS</sub> = not present (Class 0) |      |      | 3    | mA   |
|                           |                                        | $R_{CLASS} = 133 \Omega$ (Class 1)         | 9.5  | 10.5 | 11.5 | -    |
|                           |                                        | R <sub>CLASS</sub> = 69.8 Ω (Class 2)      | 17.5 | 18.5 | 19.5 | -    |
|                           |                                        | R <sub>CLASS</sub> = 45.3 Ω (Class 3)      | 26.5 | 28.0 | 29.5 | -    |
|                           |                                        | RcLASS = 30.9 Ω (Class 4)                  | 38.0 | 40.0 | 42.0 | -    |

#### Table 5 • Isolation FET

| Symbol       | Parameter            | Conditions                                                                         | Min | Тур  | Max | Unit |
|--------------|----------------------|------------------------------------------------------------------------------------|-----|------|-----|------|
| Rdson        | On resistance        | Total resistance between VPN_IN to VPN_OUT;<br>ILOAD < 600 mA, -40 °C < TA < 85 °C |     | 0.22 | 0.3 | Ω    |
| Iclim_inrush | Inrush current limit |                                                                                    | 105 | 240  | 325 | mA   |



| Symbol | Parameter                                 | Conditions | Min | Тур | Max | Unit |
|--------|-------------------------------------------|------------|-----|-----|-----|------|
| ОСР    | Overcurrent protection                    |            | 2.2 |     |     | А    |
| Iload  | Continuous<br>operation load <sup>1</sup> |            |     |     | 2   | A    |

#### Note:

1. Actual maximum load is subject to the application environment conditions, such as ambient temperatures, air flow, mutual heating by other components, and so on.

#### Table 6 • Undervoltage Lockout

| Symbol  | Parameter                                           | Min  | Max  | Unit |
|---------|-----------------------------------------------------|------|------|------|
| UVLOON  | Threshold that marks start of inrush phase          | 36   | 42   | V    |
| UVLOOFF | Threshold where pass-FET turns off as VPP collapses | 30.5 | 34.5 | V    |

#### Table 7 • DC–DC Input Cap Discharger

| Symbol               | Parameter         | Conditions                                      | Min  | Max | Unit |
|----------------------|-------------------|-------------------------------------------------|------|-----|------|
| ICAP_DIS             | Discharge current | $12 \text{ V} \le \text{VPP} \le 30 \text{ V}$  | 22.8 | 60  | mA   |
|                      | (PD70210)         | $7 \text{ V} \leq \text{VPP} \leq 12 \text{ V}$ | 10   |     | mA   |
| ICAP_DIS             | Discharge current | $7 \text{ V} \le \text{VPP} \le 30 \text{ V}$   | 22.8 | 60  | mA   |
|                      | (PD70210A)        |                                                 |      |     |      |
| timer <sub>dis</sub> | Discharge timer   | Time for which discharge circuit is activated   | 430  |     | ms   |

### Table 8 • References, Rails, and Logic

| Symbol    | Parameter                       | Conditions                        | Min  | Тур  | Max  | Uni |
|-----------|---------------------------------|-----------------------------------|------|------|------|-----|
| VAUX      | Auxiliary voltage               | 0 mA < I <sub>AUX</sub> < 4 mA    | 9.8  | 10.5 | 12.0 | V   |
| IAUX_CLIM | Auxiliary current limit         |                                   | 10   |      | 32   | mA  |
| Vref      | Bias current reference voltage  |                                   | 1.17 | 1.2  | 1.23 | V   |
| VFLAG_LO  | Low-level flag                  | For AT_FLAG, HD_FLAG,             |      |      | 0.4  | V   |
|           |                                 | 4P_AT_FLAG, 4P_HD_FLAG, IFLAG = 3 |      |      |      |     |
|           |                                 | mA                                |      |      |      |     |
| V         | Power good, active low voltage  | Ipgood = 3mA                      |      |      | 0.4  | V   |
| PGOOD_LO  |                                 | PD70210 only                      |      |      |      |     |
| tflag     | Delay timer between start of    | For AT_FLAG, HD_FLAG,             | 80   |      |      | ms  |
|           | inrush and flags declared       | 4P_AT_FLAG, 4P_HD_FLAG            |      |      |      |     |
| tpgood    | Delay timer between start of    | PD70210 only                      | 80   |      |      | ms  |
|           | inrush and power good declared  |                                   |      |      |      |     |
| FLAG_max  | Flag current driving capability | For AT_FLAG, HD_FLAG,             | 5    |      |      | mA  |
|           |                                 | 4P_AT_FLAG, 4P_HD_FLAG            |      |      |      |     |
| I         | Power good current capability   | PD70210 only                      | 5    |      |      | mA  |
| PGOOD_max |                                 |                                   |      |      |      |     |
| VSUPP_HI  | SUPP Sx high-voltage threshold  | For SUPP S1 and SUPP S2           | 25   |      | 35   | V   |



#### Table 9 • Wall Adapter Enable Pin

| Symbol | Parameter        | Conditions               | Min | Max | Unit |
|--------|------------------|--------------------------|-----|-----|------|
| VIH    | Input high logic | PD70210A, PD70210AL only | 2.4 |     | V    |
| VIL    | Input low logic  | PD70210A, PD70210AL only |     | 0.8 | V    |

## 4.1 Absolute Maximum Ratings

Performance is not necessarily guaranteed over this entire range. These are maximum stress ratings only. Exceeding these ratings, even momentarily, can cause immediate damage or negatively impact long-term operating reliability. Voltages are with respect to IC ground (VPN\_IN) unless otherwise specified.

#### Table 10 • Absolute Maximum Ratings

| Parameter            |                                                      | Min  | Max                    | Units |
|----------------------|------------------------------------------------------|------|------------------------|-------|
| VPP, RDET            |                                                      | -0.3 | 74                     | V     |
| PGOOD, AT_FLAG, H    | D_FLAG, 4P_AT_FLAG, 4P_HD_FLAG referenced to VPN_OUT | -0.3 | 20                     | V     |
| SUPP_S1, SUPP_S2     |                                                      | 0    | V <sub>VPP</sub> + 1.5 | V     |
| RREF, RCLS, WA_EN    |                                                      | -0.3 | 5                      | V     |
| Junction temperature | e                                                    | -40  | 150                    | °C    |
| Lead soldering tempe | erature (40 s, reflow)                               |      | 260                    | °C    |
| Storage temperature  | e, MSL3                                              | -65  | 150                    | °C    |
| ESD rating           | HBM (PD70210)                                        |      | ±1.5                   | kV    |
|                      | HBM (PD70210A/PD70210AL)                             |      | ±1.25                  | kV    |
|                      | MM                                                   |      | ±100                   | V     |
|                      | CDM                                                  |      | ±500                   | V     |

## 4.2 Operating Conditions

Performance is generally guaranteed over this range as described in other electrical characteristics tables. Voltages are with respect to IC ground (VPN\_IN).

#### **Table 11 • Operating Conditions**

|                                  | Min  | Max  | Units |
|----------------------------------|------|------|-------|
| VPP                              | 0    | 57   | V     |
| Ambient temperature <sup>1</sup> | -40  | 85   | °C    |
| Detection range                  | 1.1  | 10.1 | V     |
| Mark event range                 | 4.9  | 10.1 | V     |
| Class event range                | 13.7 | 20.9 | V     |

#### Note:

1. Corresponding maximum operating junction temperature is 125 °C.



## 4.3 Thermal Properties

The following table shows the thermal properties of the device.

#### Table 12 • Thermal Properties

| Thermal Resistance | Тур | Units |
|--------------------|-----|-------|
| θιΑ                | 31  | °C/W  |
| θιρ                | 3   | °C/W  |
| θις                | 4   | °C/W  |

**Note:**  $\theta_{JX}$  numbers assume no forced airflow. Junction temperature is calculated using  $T_J = T_A + (P_D \times \theta_{JA})$ .  $\theta_{JA}$  is a function of the PCB construction. The stated number is for a four-layer board in accordance with JESD-51 (JEDEC).



## 5 Pin Descriptions

This section provides the pin information for the PD70210/PD70210A/PD7021AL devices.

The following illustrations show the device pin diagrams (top and bottom views).

#### Figure 9 • PD70210 Pinout



#### Figure 10 • PD70210A Pinout





#### Figure 11 • PD70210AL Pinout



Note: Shaded pins do not exist.

The following table lists the pin descriptions for the PD70210/PD70210A devices.

#### Table 13 • PD70210/PD70210A Pin Descriptions

| Pin<br>Number | Pin Name<br>(PD70210A) | Pin Name<br>(PD70210) | Description                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------|------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | VPP                    | VPP                   | Upper rail of the incoming PSE voltage rail, from the positive terminal of the two OR-ed bridge rectifiers. The corresponding lower PoE rail is VPN_IN.                                                                                                                                                                                                                                                |
| 2             | RDET                   | RDET                  | Internally connects to VPN_IN during detection phase and disengages after it is over. A 25K $\Omega$ (or 24.9K) 1 % resistor is connected between this pin and VPP.                                                                                                                                                                                                                                    |
| 3             | SUPP_S1                | SUPP_S1               | Input pin for sensing the voltage on the diode bridge connected to the data<br>pairs. This pin, along with the SUPP_S2 pin, can be used to distinguish<br>between 2-pair and 4-pair operation for PSEs that operate in 4 pairs but do<br>not generate the classification procedure on both pairs, but one pair only.<br>Signal is referenced to VPN_IN. Place a 10K resistor in the input of this pin. |
| 4             | SUPP_S2                | SUPP_S2               | Input pin for sensing the voltage on the diode bridge connected to the data<br>pairs. This pin, along with the SUPP_S1 pin, can be used to distinguish<br>between 2-pair and 4-pair operation for PSEs that operate in 4 pairs but do<br>not generate the classification procedure on both pairs, but one pair only.<br>Signal is referenced to VPN_IN. Place a 10K resistor in the input of this pin. |



| Pin<br>Number | Pin Name<br>(PD70210A) | Pin Name<br>(PD70210) | Description                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------|------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5             | RREF                   | RREF                  | Bias current resistor. A 60.4K 1 % resistor is connected between RREF and IC ground (VPN_IN).                                                                                                                                                                                                                                                                                                                             |
| 6             | RCLS                   | RCLS                  | Sets the class of the PD. Connect R <sub>CLASS</sub> (programming resistor) between this pin and IC ground (VPN_IN). Allowed values are 133 $\Omega$ , 69.8 $\Omega$ , 45.3 $\Omega$ , and 30.9 $\Omega$ for Class 1, 2, 3, and 4, respectively. If R <sub>CLASS</sub> is not present, the PD will draw up to 3 mA during classification, indicating Class 0 (default type 1) to the PSE. Signal is referenced to VPN_IN. |
| 7, 8          | VPN_IN                 | VPN_IN                | Lower rail of the incoming PSE voltage rail, from the negative terminal of the two OR-ed bridge rectifiers. The corresponding upper PoE rail is VPP.                                                                                                                                                                                                                                                                      |
| 9, 10         | VPN_OUT                | VPN_OUT               | In effect, the switched ground for establishing continuity to the PWM section<br>after successful detection, classification, and power-up. It is connected to<br>the power ground and PWM controller IC's ground plane of the DC–DC<br>converter section.                                                                                                                                                                 |
| 11            | AT_FLAG                | AT_FLAG               | Open drain output. This pin gets actively pulled low when a type 2 PD-PSE mutually identifies each other through classification. In PD70210A/L, there is a minimum 80 ms delay from the moment that the input capacitor is fully charged to this signal activity. In PD70210, this flag asserts once inrush current is ended. Signal is referenced to VPN_OUT.                                                            |
| 12            | HD_FLAG                | HD_FLAG               | Open drain output. This pin gets actively pulled low when a 2-pair HDBaseT<br>PD-PSE mutually identifies each other through classification. In PD70210A/L,<br>there is a minimum 80 ms delay from the moment that the input capacitor is<br>fully charged to this signal activity. In PD70210, this flag asserts once inrush<br>current is ended. Signal is referenced to VPN_OUT.                                        |
| 13            | 4P_AT_FLAG             | 4P_AT_FLAG            | Open drain output. This pin gets actively pulled low when a 4-pair version of<br>a (non-standard) type 2 PD-PSE mutually identifies each other through<br>classification. In PD70210A/L, there is a minimum 80 ms delay from the<br>moment that the input capacitor is fully charged to this signal activity. In<br>PD70210, this flag asserts once inrush current is ended. Signal is referenced<br>to VPN_OUT.          |
| 14            | 4P_HD_FLAG             | 4P_HD_FLAG            | Open drain output. This pin gets actively pulled low when a 4-pair HDBaseT<br>PD-PSE mutually identifies each other through classification. In PD70210A/L,<br>there is a minimum 80 ms delay from the moment that the input capacitor is<br>fully charged to this signal activity. In PD70210, this flag asserts once inrush<br>current is ended. Signal is referenced to VPN_OUT.                                        |
| 15            | WA_EN                  |                       | While this input is low (referenced to VPN_IN), the chip works according to internal flow diagram. When this input is high, it enables the wall adapter feature. Place from 100 nF/10 V to 1 $\mu$ F/10 V capacitor from WA_EN to VPN_IN pins, close to the device. When WA_EN is not used, connect it to VPN_IN. For more information, see section External Power Input to Supply Rails (see page 7).                    |
|               |                        | PGOOD                 | Open drain output. Power good output signal from the front-end stage. This pin gets actively pulled low when power-on occurs. There is a minimum 80 ms delay from the moment VPort exceeds UVLO (~36 V) to this PGOOD signal being driven low as per the IEEE standard, to allow the PSE to increase its current limit after power-up is completed. Signal is referenced to VPN_OUT.                                      |



| Pin<br>Number | Pin Name<br>(PD70210A) | Pin Name<br>(PD70210) | Description                                                                                                                                                                                                                                                                       |
|---------------|------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16            | VAUX                   | VAUX                  | Auxiliary voltage rail. This can be used to provide a few mA of startup<br>current for the PWM controller (typically, 10.5 V). Signal is referenced to<br>VPN_OUT and is activated once the front-end power-up sequence ends. DC–<br>DC should not start up until Vaux is active. |
|               | EPAD                   | EPAD                  | Connected on PCB plane to VPN_IN.                                                                                                                                                                                                                                                 |

The following table lists the pin descriptions for the PD70210AL device.

#### Table 14 • PD70210AL Pin Descriptions

| Pin<br>Number     | Pin Name | Description                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2              | NA       |                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3                 | SUPP_S1  | Input pin for sensing the voltage on the diode bridge connected to the data pairs. This pin,<br>along with the SUPP_S2 pin, can be used to distinguish between 2-pair and 4-pair operation for<br>PSEs that operate in 4 pairs but do not generate the classification procedure on both pairs, but<br>one pair only. Signal is referenced to VPN_IN. Place a 10K resistor in the input of this pin.                       |
| 4                 | SUPP_S2  | Input pin for sensing the voltage on the diode bridge connected to the data pairs. This pin,<br>along with the SUPP_S1 pin, can be used to distinguish between 2-pair and 4-pair operation for<br>PSEs that operate in 4 pairs but do not generate the classification procedure on both pairs, but<br>one pair only. Signal is referenced to VPN_IN. Place a 10K resistor in the input of this pin.                       |
| 5, 6              | NA       |                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 7                 | RREF     | Bias current resistor. A 60.4K 1% resistor is connected between RREF and IC ground (VPN_IN).                                                                                                                                                                                                                                                                                                                              |
| 8                 | RCLS     | Sets the class of the PD. Connect R <sub>CLASS</sub> (programming resistor) between this pin and IC ground (VPN_IN). Allowed values are 133 $\Omega$ , 69.8 $\Omega$ , 45.3 $\Omega$ , and 30.9 $\Omega$ for Class 1, 2, 3, and 4, respectively. If R <sub>CLASS</sub> is not present, the PD will draw up to 3 mA during classification, indicating Class 0 (default type 1) to the PSE. Signal is referenced to VPN_IN. |
| 9, 10             | NA       |                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 11, 12            | VPN_IN   | Lower rail of the incoming PSE voltage rail, from the negative terminal of the two OR-ed bridge rectifiers. The corresponding upper PoE rail is VPP.                                                                                                                                                                                                                                                                      |
| 13, 14            | NA       |                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 15                | NC       | No connect.                                                                                                                                                                                                                                                                                                                                                                                                               |
| 16, 17            | VPN_OUT  | In effect, the switched ground for establishing continuity to the PWM section after successful detection, classification, and power-up. It is connected to the power ground and PWM controller IC's ground plane of the DC–DC converter section.                                                                                                                                                                          |
| 18, 19            | NA       |                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 20, 21,<br>22, 23 | NC       | No connect.                                                                                                                                                                                                                                                                                                                                                                                                               |
| 24                | AT_FLAG  | Open drain output. This pin gets actively pulled low when a type 2 PD-PSE mutually identifies each other through classification. There is a minimum 80 ms delay from the moment that the input capacitor is fully charged to this signal activity. Signal is referenced to VPN_OUT.                                                                                                                                       |
| 25                | HD_FLAG  | Open drain output. This pin gets actively pulled low when a 2-pair HDBaseT PD-PSE mutually identifies each other through classification. There is a minimum 80 ms delay from the moment that the input capacitor is fully charged to this signal activity. Signal is referenced to VPN_OUT.                                                                                                                               |



| Pin<br>Number | Pin Name   | Description                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 26            | 4P_AT_FLAG | Open drain output. This pin gets actively pulled low when a 4-pair version of a (non-standard) type 2 PD-PSE mutually identifies each other through classification. There is a minimum 80 ms delay from the moment that the input capacitor is fully charged to this signal activity. Signal is referenced to VPN_OUT.                                                                         |
| 27            | 4P_HD_FLAG | Open drain output. This pin gets actively pulled low when a 4-pair HDBaseT PD-PSE mutually identifies each other through classification. There is a minimum 80 ms delay from the moment that the input capacitor is fully charged to this signal activity. Signal is referenced to VPN_OUT.                                                                                                    |
| 28            | WA_EN      | While this input is low (referenced to VPN_IN), the chip works according to internal flow diagram. When this input is high, it enables the wall adapter feature. Place from 100 nF/10 V to 1 $\mu$ F/10 V capacitor from WA_EN to VPN_IN pins, close to the device. When WA_EN is not used, connect it to VPN_IN. For more information, see External Power Input to Supply Rails (see page 7). |
| 29, 30        | NA         |                                                                                                                                                                                                                                                                                                                                                                                                |
| 31            | VAUX       | Auxiliary voltage rail. This can be used to provide a few mA of startup current for the PWM controller (typically, 10.5 V). Signal is referenced to VPN_OUT and is activated once the front-<br>end power-up sequence ends. DC–DC should not start up until Vaux is active.                                                                                                                    |
| 32, 33        | NA         |                                                                                                                                                                                                                                                                                                                                                                                                |
| 34            | NC         | No connect.                                                                                                                                                                                                                                                                                                                                                                                    |
| 35            | VPP        | Upper rail of the incoming PSE voltage rail, from the positive terminal of the two OR-ed bridge rectifiers. The corresponding lower PoE rail is VPN_IN.                                                                                                                                                                                                                                        |
| 36, 37        | NA         |                                                                                                                                                                                                                                                                                                                                                                                                |
| 38            | RDET       | Internally connects to VPN_IN during detection phase and disengages after it is over. A 25K $\Omega$ (or 24.9K) 1% resistor is connected between this pin and VPP.                                                                                                                                                                                                                             |
|               | EPAD       | Connected on PCB plane to VPN_IN.                                                                                                                                                                                                                                                                                                                                                              |



## 6 Package Information

This section provides information about the two available packages.

**Note:** Dimensions do not include protrusions; these shall not exceed 0.155 mm (0.006 in.) on any side. Lead dimension shall not include solder coverage. Dimensions are in millimeters, inches for reference only.

## 6.1 16-Pin Plastic DFN, 5 mm × 4 mm

This section shows the 16-pin plastic DFN, 5 mm × 4 mm package and package dimensions.



#### Figure 12 • DFN Package

| Table 15 • Packag | e Dimensions: DFN |
|-------------------|-------------------|
|-------------------|-------------------|

| Dimension | Millimeters | Millimeters |            |       |
|-----------|-------------|-------------|------------|-------|
|           | Min         | Max         | Min        | Max   |
| А         | 0.80        | 1.00        | 0.031      | 0.039 |
| A1        | 0.00        | 0.05        | 0.000      | 0.002 |
| A3        | 0.20 REF    |             | 0.008 REF  |       |
| D         | 5.00 BSC    |             | 0.197 BSC  |       |
| E         | 4.00 BSC    |             | 0.157 BSC  |       |
| D2        | 4.20        | 4.45        | 0.165      | 0.175 |
| E2        | 2.30        | 2.55        | 0.091      | 0.100 |
| е         | 0.50 BSC    |             | 0.0197 BSC |       |
| К         | 0.20 MIN    |             | 0.008 MIN  |       |
| L         | 0.30        | 0.50        | 0.012      | 0.020 |
| b         | 0.18        | 0.30        | 0.007      | 0.012 |
|           |             |             |            |       |



## 6.2 38-Pin Plastic QFN, 5 mm × 7 mm

This section shows the 38-pin plastic DFN, 5 mm × 7 mm package and package dimensions.





#### Table 16 • Package Dimensions: QFN

| Dimension | Millimeters |      | Inches    |       |
|-----------|-------------|------|-----------|-------|
|           | Min         | Max  | Min       | Max   |
| А         | 0.80        | 1.00 | 0.031     | 0.039 |
| A1        | 0.00        | 0.05 | 0         | 0.002 |
| A3        | 0.20 REF    |      | 0.008 RI  | F     |
| b         | 0.18        | 0.30 | 0.007     | 0.012 |
| D         | 5.00 BSC    |      | 0.196 BSC |       |
| E         | 7.00 BSC    |      | 0.275 BSC |       |
| D2        | 1.85        | 2.10 | 0.073     | 0.083 |
| E2        | 3.85        | 4.10 | 0.152     | 0.161 |
| е         | 0.50 BSC    |      | 0.020 BSC |       |
| К         | 1.016       |      | 0.040     |       |
| L         | 0.30        | 0.50 | 0.012     | 0.020 |



## 6.3 Thermal Protection

PD70210, PD70210A, and PD70210AL are protected from excessive internal temperatures that may occur during various operating procedures. Two temperature sensors are located on the chip, monitoring the temperatures of the isolating switch (pass-FET) and classification current sink.

Each of the over-temperature sensors activates a protection mechanism that will disconnect the isolation (pass) FET or the classification circuit. This protects the device from being permanently damaged and from long-term degradation.



## 7 Ordering Information

The following table lists the detailed part ordering information for the PD70210 device. All part numbers are RoHS-compliant, Pb-free, and have an ambient temperature range of -40 °C to 85 °C. All parts also have 2-pair/4-pair HDBaseT support.

#### Table 17 • Ordering Information

| Part Number     | Packaging<br>Type | Package                                        | Part Marking                                                       | Wall<br>Adapter<br>Support | Clearance<br>Between HV<br>Pins |
|-----------------|-------------------|------------------------------------------------|--------------------------------------------------------------------|----------------------------|---------------------------------|
| PD70210ILD-TR   | Tape and<br>reel  | DFN<br>5 mm × 4 mm, 0.5 mm<br>pitch<br>16 pins | MSC<br>70210<br>Z Z e3 <sup>1</sup><br>YYWWNNN <sup>2</sup>        |                            | 0.2 mm                          |
| PD70210AILD-TR  | Tape and<br>reel  | DFN<br>5 mm × 4 mm, 0.5 mm<br>pitch<br>16 pins | MSC<br>70210A<br>Z Z e3 <sup>1</sup><br>YYWWNNN <sup>2</sup>       | Available                  | 0.2 mm                          |
| PD70210ALILQ-TR | Tape and<br>reel  | QFN<br>5 mm × 7 mm, 0.5 mm<br>pitch<br>38 pins | MSC Logo<br>70210AL<br>Z Z e4 <sup>1</sup><br>YYWWNNN <sup>2</sup> | Available                  | 1 mm                            |

#### Notes:

- 1. ZZ e3: ZZ = Random character with no meaning and e3/4 = 2nd level interconnect.
- 2. YY = Year; WW = Week; NNN = Trace Code.





Microsemi Headquarters

One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 Email: sales.support@microsemi.com www.microsemi.com

© 2019 Microsemi. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners. Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any part any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.

Microsemi, a wholly owned subsidiary of Microchip Technology Inc. (Nasdaq: MCHP), offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAS, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions; security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, California, and has approximately 4,800 employees globally. Learn more at www microsemi.com.

PD-000308062