October 2001 Revised May 2005 # 74ALVC16374 Low Voltage 16-Bit D-Type Flip-Flop with 3.6V Tolerant Inputs and Outputs ### **General Description** The ALVC16374 contains sixteen non-inverting D-type flipflops with 3-STATE outputs and is intended for bus oriented applications. The device is byte controlled. A buffered clock (CP) and output enable $(\overline{\text{OE}})$ are common to each byte and can be shorted together for full 16-bit operation. The 74ALVC16374 is designed for low voltage (1.65V to 3.6V) $\rm V_{CC}$ applications with I/O compatibility up to 3.6V. The 74ALVC16374 is fabricated with an advanced CMOS technology to achieve high speed operation while maintaining low CMOS power dissipation. ### **Features** - 1.65V 3.6V V<sub>CC</sub> supply operation - 3.6V tolerant inputs and outputs - l too 3.5 ns max for 3.0V to 3.6V $V_{CC}$ 4.4 ns max for 2.3V to 2.7V $V_{CC}$ 7.8 ns max for 1.65V to 1.95V $V_{CC}$ - Power-off high impedance inputs and outputs - Supports live insertion and withdrawal (Note 1) - Uses patented noise/EMI reduction circuitry - Latchup conforms to JEDEC JED78 - ESD performance: Human body model > 2000V Machine model > 200V Also packaged in plastic Fine-Pitch Ball Grid Array (FBGA) Note 1: To ensure the high-impedance state during power up or power down, $O\overline{E}$ should be tied to $V_{CC}$ through a pull-up resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver. ## **Ordering Code:** | Order Number | Package Number | Package Descriptions | |----------------------------|----------------|-------------------------------------------------------------------------------------| | 74ALVC16374GX<br>(Note 2) | | 54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide [TAPE and REEL] | | 74ALVC16374MTD<br>(Note 3) | MTD48 | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide | Note 2: BGA package available in Tape and Reel only. Note 3: Devices also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code. # **Logic Symbol** I<sub>10</sub> I<sub>11</sub> I<sub>12</sub> I<sub>13</sub> I<sub>14</sub> I<sub>15</sub> ŌĒ, ### **Connection Diagrams** Pin Assignment for FBGA (Top Thru View) ### **Pin Descriptions** | Pin Names | Description | |---------------------------------|----------------------------------| | <del>OE</del> <sub>n</sub> | Output Enable Input (Active LOW) | | CP <sub>n</sub> | Clock Pulse Input | | I <sub>0</sub> –I <sub>15</sub> | Inputs | | O <sub>0</sub> -O <sub>15</sub> | Outputs | | NC | No Connect | ### **FBGA Pin Assignments** | | 1 | 2 | 3 | 4 | 5 | 6 | |---|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | Α | O <sub>0</sub> | NC | OE <sub>1</sub> | CP <sub>1</sub> | NC | I <sub>0</sub> | | В | O <sub>2</sub> | 0 <sub>1</sub> | NC | NC | I <sub>1</sub> | l <sub>2</sub> | | С | O <sub>4</sub> | O <sub>3</sub> | V <sub>CC</sub> | V <sub>CC</sub> | l <sub>3</sub> | I <sub>4</sub> | | D | O <sub>6</sub> | O <sub>5</sub> | GND | GND | I <sub>5</sub> | I <sub>6</sub> | | E | O <sub>8</sub> | O <sub>7</sub> | GND | GND | I <sub>7</sub> | I <sub>8</sub> | | F | O <sub>10</sub> | O <sub>9</sub> | GND | GND | l <sub>9</sub> | I <sub>10</sub> | | G | O <sub>12</sub> | O <sub>11</sub> | V <sub>CC</sub> | V <sub>CC</sub> | I <sub>11</sub> | I <sub>12</sub> | | Н | O <sub>14</sub> | O <sub>13</sub> | NC | NC | I <sub>13</sub> | I <sub>14</sub> | | J | O <sub>15</sub> | NC | ŌE <sub>2</sub> | CP <sub>2</sub> | NC | I <sub>15</sub> | ### **Truth Tables** | | Outputs | | | |-----------------|-----------------|--------------------------------|----------------| | CP <sub>1</sub> | OE <sub>1</sub> | I <sub>0</sub> –I <sub>7</sub> | 00-07 | | ~ | L | Н | Н | | ~ | L | L | L | | L | L | X | O <sub>0</sub> | | Х | Н | X | Z | | | Inputs | | Outputs | |-----------------|-----------------|---------------------------------|---------------------------------| | CP <sub>2</sub> | OE <sub>2</sub> | I <sub>8</sub> -I <sub>15</sub> | O <sub>8</sub> -O <sub>15</sub> | | ~ | L | Н | Н | | ~ | L | L | L | | L | L | X | O <sub>0</sub> | | Х | Н | Χ | Z | H = HIGH Voltage Level L = LOW Voltage Level <sup>=</sup> Immaterial (HIGH or LOW, inputs may not float) = High Impedance $O_0 = Previous O_0$ before HIGH-to-LOW of CP ### **Functional Description** The 74ALVC16374 consists of sixteen edge-triggered flip-flops with individual D-type inputs and 3-STATE true outputs. The device is byte controlled with each byte functioning identically, but independent of the other. The control pins can be shorted together to obtain full 16-bit operation. Each clock has a buffered clock and buffered Output Enable common to all flip-flops within that byte. The description which follows applies to each byte. Each flip-flop will store the state of their individual I inputs that meet the setup and hold time requirements on the LOW-to-HIGH Clock (CP<sub>n</sub>) transition. With the Output Enable ( $\overline{OE}_n$ ) LOW, the contents of the flip-flops are available at the outputs. When $\overline{OE}_n$ is HIGH, the outputs go to the high impedance state. Operations of the $\overline{OE}_n$ input does not affect the state of the flip-flops. ### **Logic Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. ### Absolute Maximum Ratings(Note 4) $\label{eq:supply Voltage VCC} \begin{array}{ll} \text{Supply Voltage (V}_{CC}) & -0.5 \text{V to } +4.6 \text{V} \\ \text{DC Input Voltage (V}_{I}) & -0.5 \text{V to } 4.6 \text{V} \\ \end{array}$ Output Voltage (V<sub>O</sub>) (Note 5) -0.5V to V<sub>CC</sub> +0.5V DC Input Diode Current (I<sub>IK</sub>) $V_I < 0V$ -50 mA DC Output Diode Current ( $I_{OK}$ ) $V_{O} < 0V$ –50 mA DC Output Source/Sink Current $(I_{OH}/I_{OL})$ ±50 mA DC $V_{CC}$ or GND Current per Supply Pin ( $I_{CC}$ or GND) $\pm 100$ mA Storage Temperature Range ( $T_{STG}$ ) $-65^{\circ}C$ to $+150^{\circ}C$ # Recommended Operating Conditions (Note 6) Power Supply Operating 1.65V to 3.6V Input Voltage ( $V_I$ ) 0V to $V_{CC}$ Input Voltage $(V_l)$ 0V to $V_{CC}$ Output Voltage $(V_O)$ 0V to $V_{CC}$ Free Air Operating Temperature (T<sub>A</sub>) -40°C to +85°C Minimum Input Edge Rate ( $\Delta t/\Delta V$ ) $V_{IN} = 0.8V \text{ to } 2.0V, V_{CC} = 3.0V$ 10 ns/V Note 4: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the Absolute Maximum Ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. Note 5: I<sub>O</sub> Absolute Maximum Rating must be observed. Note 6: Floating or unused inputs must be held HIGH or LOW. ### **DC Electrical Characteristics** | Symbol | Parameter | Conditions | V <sub>CC</sub> | Min | Max | Units | |------------------|---------------------------------------|----------------------------------|-----------------|------------------------|------------------------|-------| | Зуппоп | | Conditions | (V) | IVIIII | IVIAA | | | V <sub>IH</sub> | HIGH Level Input Voltage | | 1.65 -1.95 | 0.65 x V <sub>CC</sub> | | | | | | | 2.3 - 2.7 | 1.7 | | V | | | | | 2.7 - 3.6 | 2.0 | | | | V <sub>IL</sub> | LOW Level Input Voltage | | 1.65 -1.95 | | 0.35 x V <sub>CC</sub> | | | | | | 2.3 - 2.7 | | 0.7 | V | | | | | 2.7 - 3.6 | | 0.8 | | | V <sub>OH</sub> | HIGH Level Output Voltage | I <sub>OH</sub> = -100 μA | 1.65 - 3.6 | V <sub>CC</sub> - 0.2 | | | | | | $I_{OH} = -4 \text{ mA}$ | 1.65 | 1.2 | | | | | | $I_{OH} = -6 \text{ mA}$ | 2.3 | 2 | | | | | | $I_{OH} = -12 \text{ mA}$ | 2.3 | 1.7 | | V | | | | | 2.7 | 2.2 | | | | | | | 3.0 | 2.4 | | | | | | $I_{OH} = -24 \text{ mA}$ | 3.0 | 2 | | | | V <sub>OL</sub> | LOW Level Output Voltage | I <sub>OL</sub> = 100 μA | 1.65 - 3.6 | | 0.2 | | | | | $I_{OL} = 4 \text{ mA}$ | 1.65 | | 0.45 | | | | | $I_{OL} = 6 \text{ mA}$ | 2.3 | | 0.4 | V | | | | $I_{OL} = 12mA$ | 2.3 | | 0.7 | V | | | | | 2.7 | | 0.4 | | | | | $I_{OL} = 24 \text{ mA}$ | 3 | | 0.55 | | | I <sub>I</sub> | Input Leakage Current | $0 \leq V_I \leq 3.6V$ | 3.6 | | ±5.0 | μА | | l <sub>OZ</sub> | 3-STATE Output Leakage | $0 \le V_O \le 3.6V$ | 3.6 | | ±10 | μА | | I <sub>CC</sub> | Quiescent Supply Current | $V_I = V_{CC}$ or GND, $I_O = 0$ | 3.6 | | 40 | μА | | Δl <sub>CC</sub> | Increase in I <sub>CC</sub> per Input | $V_{IH} = V_{CC} - 0.6V$ | 3 -3.6 | | 750 | μА | ## **AC Electrical Characteristics** | | | T $_{A}=-40^{\circ}$ C to $+85^{\circ}$ C, $R_{L}=500\Omega$ | | | | | | | | | |-------------------------------------|---------------------------------|--------------------------------------------------------------|-----|------------------------|-----|--------------------------|-------|-------|---------------------------|----| | Symbol | Parameter | C <sub>L</sub> = 50 pF | | | | C <sub>L</sub> = | 30 pF | Units | | | | Symbol | Faranteter | $V_{CC} = 3.3V \pm 0.3V$ | | V <sub>CC</sub> = 2.7V | | $V_{CC} = 2.5V \pm 0.2V$ | | | $V_{CC} = 1.8V \pm 0.15V$ | | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | f <sub>MAX</sub> | Maximum Clock Frequency | 250 | | 200 | | 200 | | 100 | | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay<br>Bus to Bus | 1.3 | 3.5 | 1.5 | 4.4 | 1.0 | 3.9 | 1.5 | 7.8 | ns | | t <sub>PZL</sub> , t <sub>PZH</sub> | Output Enable Time | 1.3 | 4.0 | 1.5 | 5.1 | 1.0 | 4.6 | 1.5 | 9.2 | ns | | t <sub>PLZ</sub> , t <sub>PHZ</sub> | Output Disable Time | 1.3 | 4.0 | 1.5 | 4.3 | 1.0 | 3.8 | 1.5 | 6.8 | ns | | t <sub>W</sub> | Pulse Width | 1.5 | | 1.5 | | 1.5 | | 4.0 | | ns | | t <sub>S</sub> | Setup Time | 1.5 | | 1.5 | | 1.5 | | 2.5 | | ns | | t <sub>H</sub> | Hold Time | 1.0 | | 1.0 | | 1.0 | | 1.0 | | ns | # Capacitance | Symbol | Parameter | | Conditions | T <sub>A</sub> = +25°C | | Units | |------------------|-------------------------------|-----------------|----------------------------------------|------------------------|---------|--------| | Symbol | | | Conditions | v <sub>cc</sub> | Typical | Offics | | C <sub>IN</sub> | Input Capacitance | | $V_I = 0V$ or $V_{CC}$ | 3.3 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | | V <sub>I</sub> = 0V or V <sub>CC</sub> | 3.3 | 7 | pF | | C <sub>PD</sub> | Power Dissipation Capacitance | Outputs Enabled | f = 10 MHz, C <sub>L</sub> = 50 pF | 3.3 | 20 | pF | | | | | | 2.5 | 20 | þΓ | ## **AC Loading and Waveforms** TABLE 1. | TEST | SWITCH | |-------------------------------------|--------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Open | | $t_{PZL}, t_{PLZ}$ | $V_L$ | | t <sub>PZH</sub> , t <sub>PHZ</sub> | GND | FIGURE 1. AC Test Circuit TABLE 2. | Symbol | V <sub>CC</sub> | | | | | | | | |-----------------|------------------------|------------------------|-------------------------|-------------------------|--|--|--|--| | Cymbol | 3.3V ± 0.3V | 2.7V | 2.5V ± 0.2V | 1.8V ± 0.15V | | | | | | V <sub>mi</sub> | 1.5V | 1.5V | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | | | | | | V <sub>mo</sub> | 1.5V | 1.5V | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | | | | | | V <sub>X</sub> | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.15V | V <sub>OL</sub> + 0.15V | | | | | | V <sub>Y</sub> | V <sub>OL</sub> – 0.3V | V <sub>OL</sub> – 0.3V | V <sub>OL</sub> – 0.15V | V <sub>OL</sub> – 0.15V | | | | | | V <sub>L</sub> | V6 | 6V | V <sub>CC</sub> *2 | V <sub>CC</sub> *2 | | | | | FIGURE 2. Waveform for Inverting and Non-Inverting Functions FIGURE 3. 3-STATE Output High Enable and Disable Times for Low Voltage Logic FIGURE 4. 3-STATE Output Low Enable and Disable Times for Low Voltage Logic FIGURE 5. Propagation Delay, Pulse Width and $t_{\text{rec}}$ Waveforms FIGURE 6. Setup Time, Hold Time and Recovery Time for Low Voltage Logic ### Physical Dimensions inches (millimeters) unless otherwise noted #### NOTES: - A. THIS PACKAGE CONFORMS TO JEDEC M0-205 - A. THIS PACKAGE CONFORMS TO JEDEC MU-205 B. ALL DIMENSIONS IN MILLIMETERS C. LAND PATTERN RECOMMENDATION: NSMD (Non Solder Mask Defined) .35MM DIA PADS WITH A SOLDERMASK OPENING OF .45MM CONCENTRIC TO PADS D. DRAWING CONFORMS TO ASME Y14.5M-1994 #### BGA54ArevD 54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide Package Number BGA54A ### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 12.50±0.10 0.40 TYP -B-0±0.10 89 9.20 B.10 4.05 O.2 C B A ALL LEAD TIPS PIN #1 IDENT LAND PATTERN RECOMMENDATION O.1 C SEE DETAIL A 0.90+0.15 0.09-0.20 0.10±0.05 0.17-0.27 0.50 ♦ 0.13\( \old{\text{0}} \) A B\( \old{\text{S}} \) C\( \old{\text{S}} \) 12.00' TOP & BOTTOM DIMENSIONS ARE IN MILLIMETERS GAGE PLANE 0.25 NOTES A. CONFORMS TO JEDEC REGISTRATION MO-153, VARIATION ED, DATE 4/97. B. DIMENSIONS ARE IN MILLIMETERS. SEATING PLANE 0.60±0.10 C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982. DETAIL A MTD48REVC 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide Package Number MTD48 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. ### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com