# 256 Kbit (32K x 8) nvSRAM #### **Features** - 25 ns, 35 ns, and 45 ns access times - Pin compatible with STK14D88 - Hands off automatic STORE on power down with only a small capacitor - STORE to QuantumTrap<sup>™</sup> nonvolatile elements is initiated by software, hardware, or AutoStore™ on power down - RECALL to SRAM initiated by software or power up - Unlimited READ, WRITE, and RECALL cycles - 200,000 STORE cycles to QuantumTrap - 20 year data retention at 55°C - Single 3V +20%, -10% operation - Commercial and industrial temperature - 32-pin (300 mil) SOIC and 48-pin (300 mil) SSOP packages - RoHS compliance ## **Functional Description** The Cypress CY14B256L is a fast static RAM with a nonvolatile element in each memory cell. The embedded nonvolatile elements incorporate QuantumTrap technology producing the world's most reliable nonvolatile memory. The SRAM provides unlimited read and write cycles, while independent, nonvolatile data resides in the highly reliable QuantumTrap cell. Data transfers from the SRAM to the nonvolatile elements (the STORE operation) takes place automatically at power down. On power up, data is restored to the SRAM (the RECALL operation) from the nonvolatile memory. Both the STORE and RECALL operations are also available under software control. A hardware STORE is initiated with the HSB pin. #### Contents | Features1 | Best Practice | |---------------------------------|---------------------------| | Functional Description1 | Maximum Ra | | Logic Block Diagram1 | Operating Ra | | Contents2 | DC Electrical | | Pin Configurations3 | Data Retention | | Pin Definitions3 | Capacitance | | Device Operation4 | Thermal Resi | | SRAM Read4 | AC Test Cond | | SRAM Write4 | SRAM Re | | AutoStore Operation4 | SRAM W | | Hardware STORE (HSB) Operation4 | AutoStore or | | Hardware RECALL (Power Up)5 | Software Cor | | Software STORE5 | Switching Wa | | Software RECALL5 | Part Numberi | | Data Protection5 | Ordering Info | | Noise Considerations5 | Sales, Solution Worldwide | | Low Average Active Power5 | Products | | Preventing Store6 | | | Low Average Active Power | 20. | | | | | Best Practices | 6 | |-----------------------------------------|----| | Maximum Ratings | 8 | | Operating Range | 8 | | DC Electrical Characteristics | 8 | | Data Retention and Endurance | 8 | | Capacitance | 9 | | Thermal Resistance | 9 | | AC Test Conditions | | | SRAM Read Cycle | 10 | | SRAM Write Cycle | | | AutoStore or Power Up RECALL | 12 | | Software Controlled STORE/RECALL Cycle | 13 | | Switching Waveforms | 14 | | Part Numbering Nomenclature | 15 | | Ordering Information | 15 | | Sales, Solutions, and Legal Information | 19 | | Worldwide Sales and Design Support | | | Producte | 10 | ## **Pin Configurations** Figure 1. Pin Diagram - 32-Pin SOIC and 48-Pin SSOP ### **Pin Definitions** | Pin Name | Alt | IO Type | Description | |----------------------------------|-----|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> -A <sub>14</sub> | | Input | Address Inputs. Used to select one of the 32,768 bytes of the nvSRAM. | | DQ <sub>0</sub> -DQ <sub>7</sub> | | Input or Output | Bidirectional Data IO Lines. Used as input or output lines depending on operation. | | WE | W | Input | Write Enable Input, Active LOW. When the chip is enabled and $\overline{\text{WE}}$ is LOW, data on the IO pins is written to the specific address location. | | CE | Ē | Input | Chip Enable Input, Active LOW. When LOW, selects the chip. When HIGH, deselects the chip. | | ŌĒ | G | Input | Output Enable, Active LOW. The active LOW OE input enables the data output buffers during read cycles. Deasserting OE HIGH causes the IO pins to tri-state. | | V <sub>SS</sub> | | Ground | Ground for the Device. The device is connected to ground of the system. | | V <sub>CC</sub> | | Power Supply | Power Supply Inputs to the Device. | | HSB | - | Input or Output | <b>Hardware Store Busy (HSB)</b> . When LOW, this output indicates a Hardware Store is in progress. When pulled low external to the chip, it initiates a nonvolatile STORE operation. A weak internal pull up resistor keeps this pin high if not connected (connection optional). | | V <sub>CAP</sub> | | Power Supply | <b>AutoStore Capacitor</b> . Supplies power to nvSRAM during power loss to store data from SRAM to nonvolatile elements. | | NC | | No Connect | No Connect. This pin is not connected to the die. | #### **Device Operation** The CY14B256L nvSRAM is made up of two functional components paired in the same physical cell. These are an SRAM memory cell and a nonvolatile QuantumTrap cell. The SRAM memory cell operates as a standard fast static RAM. Data in the SRAM is transferred to the nonvolatile cell (the STORE operation) or from the nonvolatile cell to SRAM (the RECALL operation). This unique architecture enables the storage and recall of all cells in parallel. During the STORE and RECALL operations, SRAM READ and WRITE operations are inhibited. The CY14B256L supports unlimited reads and writes similar to a typical SRAM. In addition, it provides unlimited RECALL operations from the nonvolatile cells and up to 200K STORE operations. #### **SRAM Read** The CY14B256<u>L</u> performs a READ cycle whenever $\overline{\text{CE}}$ and $\overline{\text{OE}}$ are LOW while WE and HSB are HIGH. The address specified on pins A<sub>0-14</sub> determines the 32,768 data bytes accessed. When the READ is initiated by an address transition, the outputs are valid after $\underline{a}$ delay of $t_{AA}$ (READ cycle 1). If the READ is initiated by $\overline{\text{CE}}$ or $\overline{\text{OE}}$ , the outputs are valid at $t_{ACE}$ or at $t_{DOE}$ , whichever is later (READ cycle 2). The data outputs repeatedly respond to address changes within the $t_{AA}$ access time without the need for transitions on any control input $\underline{pins}$ , $\underline{and}$ remains valid until $\underline{ano}$ ther $\underline{add}$ ress change or until $\overline{\text{CE}}$ or $\overline{\text{OE}}$ is brought HIGH, or $\overline{\text{WE}}$ or $\overline{\text{HSB}}$ is brought LOW. #### SRAM Write A WRITE cycle is performed whenever $\overline{\text{CE}}$ and $\overline{\text{WE}}$ are LOW and HSB is HIGH. The address inputs must be stable prior to entering the WRITE cycle and must remain stable until either $\overline{\text{CE}}$ or $\overline{\text{WE}}$ goes HIGH at the end of the cycle. The data on the common I/O pins DQ<sub>0-7</sub> are written into the memory if it has valid t<sub>SD</sub>, before the end of a $\overline{\text{WE}}$ controlled WRITE or before the end of an $\overline{\text{CE}}$ controlled WRITE. Keep $\overline{\text{OE}}$ HIGH during the entire WRITE cycle to avoid data bus contention on common I/O lines. If $\overline{\text{OE}}$ is left LOW, internal circuitry turns off the output buffers t<sub>HZWE</sub> after $\overline{\text{WE}}$ goes LOW. ## **AutoStore Operation** The CY14B256L stores data to nvSRAM using one of three storage operations: - 1. Hardware store activated by HSB - 2. Software store activated by an address sequence - 3. AutoStore on device power down AutoStore operation is a unique feature of QuantumTrap technology and is enabled by default on the CY14B256L. During normal operation, the device draws current from $V_{CC}$ to charge a capacitor connected to the $V_{CAP}$ pin. This stored charge is used by the chip to perform a single STORE operation. If the voltage on the $V_{CC}$ pin drops below $V_{SWITCH}$ , the part automatically disconnects the $V_{CAP}$ pin from $V_{CC}$ . A STORE operation is initiated with power provided by the $V_{CAP}$ capacitor. Figure 2 shows the proper connection of the storage capacitor $(V_{CAP})$ for automatic store operation. Refer to the DC Electrical Characteristics on page 8 for the size of $V_{CAP}$ . The voltage on the $V_{CAP}$ pin is driven to 5V by a charge pump internal to the chip. A pull up is placed on WE to hold it inactive during power up. Figure 2. AutoStore Mode To reduce unnecessary nonvolatile stores, AutoStore and Hardware Store operations are ignored, unless at least one WRITE operation has taken place since the most recent STORE or RECALL cycle. Software initiated STORE cycles are performed regardless of whether a WRITE operation has taken place. An optional pull-up resistor is shown connected to HSB. The HSB signal is monitored by the system to detect if an AutoStore cycle is in progress. ## Hardware STORE (HSB) Operation The CY14B256L provides the HSB pin for controlling and acknowledging the STORE operations. The HSB pin is used to request a hardware STORE cycle. When the HSB pin is driven LOW, the CY14B256L conditionally initiates a STORE operation after t<sub>DELAY</sub>. An actual STORE cycle only begins if a WRITE to the <u>SRAM</u> takes place since the last STORE or RECALL cycle. The HSB pin also acts as an open drain driver that is internally driven LOW to indicate a busy condition, while the STORE (initiated by any means) is in progress. SRAM READ and WRITE operations, that are in progress when HSB is driven LOW by any means, are given time to complete before the STORE operation is initiated. After HSB goes LOW, the CY14B256L continues SRAM operations for t<sub>DELAY</sub>. During t<sub>DELAY</sub>, multiple SRAM <u>READ</u> operations take place. If a WRITE is in progress when HSB is pulled LOW, it allows a time, t<sub>DELAY</sub> to complete. However, any SRAM <u>WRITE</u> cycles requested after HSB goes LOW are inhibited until HSB returns HIGH. If HSB is not used, it is left unconnected. #### Hardware RECALL (Power Up) During power up or after any low power condition ( $V_{CC} < V_{SWITCH}$ ), an internal RECALL request is latched. When $V_{CC}$ once again exceeds the sense voltage of $V_{SWITCH}$ , a RECALL cycle is automatically initiated and takes $t_{HRECALL}$ to complete. #### Software STORE Data is transferred from the SRAM to the nonvolatile memory by a software address sequence. The CY14B256L software STORE cycle is initiated by executing sequential CE controlled READ cycles from six specific address locations in exact order. During the STORE cycle, an erase of the previous nonvolatile data is first performed followed by a program of the nonvolatile elements. When a STORE cycle is initiated, input and output are disabled until the cycle is completed. Because a sequence of READs from specific addresses is used for STORE initiation, it is important that no other READ or WRITE accesses intervene in the sequence. If they intervene, the sequence is aborted and no STORE or RECALL takes place. To initiate the software STORE cycle, the following READ sequence is performed: - 1. Read address 0x0E38, Valid READ - 2. Read address 0x31C7, Valid READ - 3. Read address 0x03E0, Valid READ - Read address 0x3C1F, Valid READ - 5. Read address 0x303F, Valid READ - 6. Read address 0x0FC0, Initiate STORE cycle The software sequence is clocked with CE controlled READs or OE controlled READs. When the sixth address in the sequence is entered, the STORE cycle commences and the chip is disabled. It is important that READ cycles and not WRITE cycles are used in the sequence. It is not necessary that OE is LOW for a valid sequence. After the t<sub>STORE</sub> cycle time is fulfilled, the SRAM is again activated for READ and WRITE operation. #### Software RECALL Data is transferred from the nonvolatile memory to the SRAM by a software address sequence. A software RECALL cycle is initiated with a sequence of READ operations in a manner similar to the software STORE initiation. To initiate the RECALL cycle, the following sequence of $\overline{\text{CE}}$ controlled READ operations is performed: - 1. Read address 0x0E38. Valid READ - 2. Read address 0x31C7, Valid READ - 3. Read address 0x03E0, Valid READ - 4. Read address 0x3C1F, Valid READ - 5. Read address 0x303F, Valid READ - 6. Read address 0x0C63, Initiate RECALL cycle Internally, RECALL is a two step procedure. First, the SRAM data is cleared, and then the nonvolatile information is transferred into the SRAM cells. After the t<sub>RECALL</sub> cycle time, the SRAM is once again ready for READ and WRITE operations. The RECALL operation does not alter the data in the nonvolatile elements. The nonvolatile data can be recalled an unlimited number of times. #### **Data Protection** The CY14B256L protects data from corruption during low voltage conditions by inhibiting all externally initiated STORE and WRITE operations. The low voltage condition is detected when V<sub>CC</sub> is less than V<sub>SWITCH</sub>. If the CY14B256L is in a WRITE mode (both CE and WE are low) at power up after a RECALL or after a STORE, the WRITE is inhibited until a negative transition on CE or WE is detected. This protects against inadvertent writes during power up or brown out conditions. #### **Noise Considerations** The CY14B256L is a high speed memory. It must have a high frequency bypass capacitor of approximately 0.1 $\mu$ F connected between V<sub>CC</sub> and V<sub>SS</sub>, using leads and traces that are as short as possible. As with all high speed CMOS ICs, careful routing of power, ground, and signals reduce circuit noise. ## **Low Average Active Power** CMOS technology provides the CY14B256L the benefit of drawing significantly less current when it is cycled at times longer than 50 ns. Figure 3 shows the relationship between $I_{CC}$ and READ or WRITE cycle time. Worst case current consumption is shown for both CMOS and TTL input levels (commercial temperature range, VCC = 3.6V, 100% duty cycle on chip enable). Only standby current is drawn when the chip is disabled. The overall average current drawn by the CY14B256L depends on the following items: - The duty cycle of chip enable - The overall cycle rate for accesses - The ratio of READs to WRITEs - CMOS versus TTL input levels - The operating temperature - The V<sub>CC</sub> level - I/O loading Figure 3. Current vs. Cycle Time #### **Preventing Store** Disable the AutoStore function by initiating an AutoStore Disable sequence. A sequence of READ operations is performed in a manner similar to the software STORE initiation. To initiate the AutoStore Disable sequence, perform the following sequence of CE controlled or OE controlled READ operations: - 1. Read Address 0x0E38 Valid READ - 2. Read Address 0x31C7 Valid READ - 3. Read Address 0x03E0 Valid READ - Read Address 0x3C1F Valid READ - 5. Read Address 0x303F Valid READ - Read Address 0x03F8 AutoStore Disable Re-enable the AutoStore by initiating an AutoStore Enable sequence. A sequence of READ operations is performed in a manner similar to the software RECALL initiation. To initiate the <u>AutoStore Enable sequence</u>, perform the following sequence of <u>CE controlled or OE controlled READ operations:</u> - 1. Read Address 0x0E38 Valid READ - 2. Read Address 0x31C7 Valid READ - 3. Read Address 0x03E0 Valid READ - 4. Read Address 0x3C1F Valid READ - 5. Read Address 0x303F Valid READ - 6. Read Address 0x07F0 AutoStore Enable If the AutoStore function is disabled or re-enabled, a manual STORE operation (Hardware or Software) is issued to save the AutoStore state through subsequent power down cycles. The part comes from the factory with AutoStore enabled. #### **Best Practices** nvSRAM products have been used effectively for over 15 years. While ease of use is one of the product's main system values, experience gained working with hundreds of applications has resulted in the following suggestions as best practices: - The nonvolatile cells in an nvSRAM are programmed on the test floor during final test and quality assurance. Incoming inspection routines at customer or contract manufacturer's sites sometimes reprogram these values. Final NV patterns are typically repeating patterns of AA, 55, 00, FF, A5, or 5A. End product's firmware should not assume an NV array is in a set programmed state. Routines that check memory content values to determine first time system configuration, cold or warm boot status, and so on should always program a unique NV pattern (for example, complex 4-byte pattern of 46 E6 49 53 hex or more random bytes) as part of the final system manufacturing test to ensure these system routines work consistently. - Power up boot firmware routines should rewrite the nvSRAM into the desired state. While the nvSRAM is shipped in a preset state, the best practice is to again rewrite the nvSRAM into the desired state as a safeguard against events that might flip the bit inadvertently (program bugs, incoming inspection routines, and so on). - If autostore is firmware disabled, it does not reset to "autostore enabled" on every power down event captured by the nvSRAM. The application firmware should re-enable or re-disable autostore on each reset sequence based on the behavior desired. - The V<sub>CAP</sub> value specified in this data sheet includes a minimum and a maximum value size. Best practice is to meet this requirement and not exceed the maximum V<sub>CAP</sub> value because higher inrush currents may reduce the reliability of the internal pass transistor. Customers that want to use a larger V<sub>CAP</sub> value to make sure there is extra store charge should discuss their V<sub>CAP</sub> size selection with Cypress to understand any impact on the V<sub>CAP</sub> voltage level at the end of a t<sub>RECALL</sub> period. **Table 1. Hardware Mode Selection** | CE | WE | OE | $A_{14} - A_0$ | Mode | 1/0 | Power | |----|--------|--------|----------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------| | Н | X | X | Х | Not Selected | Output High Z | Standby | | L | Н | L | X | Read SRAM | Output Data | Active | | L | L | X | Χ | Write SRAM | Input Data | Active | | L | Н | L | 0x0E38<br>0x31C7<br>0x03E0<br>0x3C1F<br>0x303F<br>0x03F8 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>AutoStore Disable | Output Data | Active <sup>[1, 2, 3]</sup> | | L | н | L | 0x0E38<br>0x31C7<br>0x03E0<br>0x3C1F<br>0x303F<br>0x07F0 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>AutoStore Enable | Output Data | Active <sup>[1, 2, 3]</sup> | | L | Н | L | 0x0E38<br>0x31C7<br>0x03E0<br>0x3C1F<br>0x303F<br>0x0FC0 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile Store | Output Data Output Data Output Data Output Data Output Data Output Data Output High Z | Active I <sub>CC2</sub> <sup>[1, 2, 3]</sup> | | L | Н | L | 0x0E38<br>0x31C7<br>0x03E0<br>0x3C1F<br>0x303F<br>0x0C63 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile Recall | Output Data Output Data Output Data Output Data Output Data Output Data Output High Z | Active <sup>[1, 2, 3]</sup> | | | Not Re | 2 COMM | | | | | | | 40 | | | | | | #### Notes <sup>1.</sup> The six consecutive address locations are in the order listed. WE is HIGH during all six cycles to enable a nonvolatile cycle. 2. While there are 15 address lines on the CY14B256L, only the lower 14 lines are used to control software modes. 3. I/O state depends on the state of OE. The I/O table shown is based on OE Low. ## **Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device. These user guidelines are not tested. | Package Power Dissipation Capability (T <sub>A</sub> = 25°C) | Ν | |---------------------------------------------------------------|---| | Surface Mount Lead Soldering Temperature (3 Seconds)+260° | С | | DC output Current (1 output at a time, 1s duration) 15 m | Α | | Static Discharge Voltage > 2001<br>(MIL-STD-883, Method 3015) | V | | Latch Up Current > 200 m | Α | ## **Operating Range** | Range | Ambient Temperature | V <sub>cc</sub> | |------------|---------------------|-----------------| | Commercial | 0°C to +70°C | 2.7V to 3.6V | | Industrial | -40°C to +85°C | 2.7V to 3.6V | #### **DC Electrical Characteristics** Over the operating range ( $V_{CC} = 2.7V$ to 3.6V) [4] | Parameter | Description | Test Conditions | 14 | Min | Max | Unit | |------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----------------------|-----------------------|----------------| | I <sub>CC1</sub> | Average V <sub>CC</sub> Current | t <sub>RC</sub> = 35 ns<br>t <sub>RC</sub> = 45 ns | Commercial | | 65<br>55<br>50 | mA<br>mA | | | | Dependent on output loading and cycle rate. Values obtained without output loads. I <sub>OUT</sub> = 0 mA. | Industrial | | 70<br>60<br>55 | mA<br>mA<br>mA | | I <sub>CC2</sub> | Average V <sub>CC</sub> Current during STORE | All Inputs Do Not Care, V <sub>CC</sub> = Max<br>Average current for duration t <sub>STORE</sub> | | | 3 | mA | | I <sub>CC3</sub> | Average V <sub>CC</sub> Current at t <sub>RC</sub> = 200 ns, 5V, 25°C Typical | $\overline{\text{WE}} \ge (\text{V}_{\text{CC}} - 0.2\text{V})$ . All other inputs cycling. Dependent on output loading and cycle rate. Valuation output loads. | alues obtained | | 10 | mA | | I <sub>CC4</sub> | Average V <sub>CAP</sub> Current during AutoStore Cycle | All Inputs Do Not Care, V <sub>CC</sub> = Max<br>Average current for duration t <sub>STORE</sub> | | 3 | mA | | | I <sub>SB</sub> | V <sub>CC</sub> Standby Current | $\overline{\text{CE}} \ge (V_{\text{CC}} - 0.2\text{V})$ . All others $V_{\text{IN}} \le 0.2\text{V}$ or $\ge (V_{\text{CC}} - 0.2\text{V})$ or $\ge (V_{\text{CC}} - 0.2\text{V})$ . All others $V_{\text{IN}} \le 0.2\text{V}$ or $\ge (V_{\text{CC}} - 0.2\text{V})$ or $\ge (V_{\text{CC}} - 0.2\text{V})$ . Standby current level after nonvolatile cycle is a linear static. Inputs are static. In $V_{\text{CC}} = 0.2\text{V}$ . | V <sub>CC</sub> – 0.2V).<br>complete. | | 3 | mA | | I <sub>IX</sub> | Input Leakage Current | $V_{CC} = Max, V_{SS} \le V_{IN} \le V_{CC}$ | | -1 | +1 | μА | | I <sub>OZ</sub> | Off State Output<br>Leakage Current | $V_{CC} = Max, V_{SS} \le V_{IN} \le V_{CC}, \overline{CE} \text{ or } \overline{OE} \ge V_{IH} C$ | or WE ≤ V <sub>IL</sub> | -1 | +1 | μА | | V <sub>IH</sub> | Input HIGH Voltage | | | 2.0 | V <sub>CC</sub> + 0.5 | V | | V <sub>IL</sub> | Input LOW Voltage | | | V <sub>SS</sub> - 0.5 | 0.8 | V | | V <sub>OH</sub> | Output HIGH Voltage | I <sub>OUT</sub> = -2 mA | - | 2.4 | | V | | $V_{OL}$ | Output LOW Voltage | I <sub>OUT</sub> = 4 mA | · | | 0.4 | V | | $V_{CAP}$ | Storage Capacitor | Between V <sub>CAP</sub> pin and Vss, 6V rated. | | 17 | 120 | uF | ## **Data Retention and Endurance** | Parameter | Description | Min | Unit | |-------------------|------------------------------|-----|-------| | DATA <sub>R</sub> | Data Retention at 55°C | 20 | Years | | NV <sub>C</sub> | Nonvolatile STORE Operations | 200 | K | #### Note Document Number: 001-06422 Rev. \*I Page 8 of 19 <sup>4.</sup> The $\overline{\text{HSB}}$ pin has I<sub>OUT</sub> = -10 $\mu$ A for V<sub>OH</sub> of 2.4 V. This parameter is characterized but not tested. ### Capacitance In the following table, the capacitance parameters are listed. [5] | Parameter | Description | Test Conditions | Max | Unit | |------------------|--------------------|-----------------------------------------|-----|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 7 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 0$ to 3.0V | 7 | pF | #### **Thermal Resistance** In the following table, the thermal resistance parameters are listed. [5] | Parameter | Description | Test Conditions | 32-SOIC | 48-SSOP | Unit | |-------------------|------------------------------------------|--------------------------------------------------------------------------------------------------|---------|---------|------| | $\Theta_{JA}$ | Thermal Resistance (Junction to Ambient) | Test conditions follow standard test methods and procedures for measuring thermal impedance, per | 42.36 | 44.26 | °C/W | | $\Theta_{\sf JC}$ | Thermal Resistance (Junction to Case) | TEIA / JESD51. | 21.41 | 25.56 | °C/W | Figure 4. AC Test Loads #### **AC Test Conditions** HotRecol Note <sup>5.</sup> These parameters are guaranteed by design and are not tested. ## **AC Switching Characteristics** ### **SRAM Read Cycle** | Parameter | | | 25 | ns | 35 | 35 ns | | 45 ns | | |---------------------------------|---------------------------------------|-----------------------------------|-----|-----|-----|-------|-----|-------|------| | Cypress Parameter | Alt | Description | Min | Max | Min | Max | Min | Max | Unit | | t <sub>ACE</sub> | t <sub>ELQV</sub> | Chip Enable Access Time | | 25 | | 35 | | 45 | ns | | t <sub>RC</sub> <sup>[6]</sup> | t <sub>AVAV</sub> , t <sub>ELEH</sub> | Read Cycle Time | 25 | | 35 | | 45 | | ns | | t <sub>AA</sub> [7] | t <sub>AVQV</sub> | Address Access Time | | 25 | | 35 | | 45 | ns | | t <sub>DOE</sub> | t <sub>GLQV</sub> | Output Enable to Data Valid | | 12 | | 15 | S | 20 | ns | | t <sub>OHA</sub> <sup>[7]</sup> | t <sub>AXQX</sub> | Output Hold After Address Change | 3 | | 3 | . ( | 3 | | ns | | t <sub>LZCE</sub> [8] | $t_{ELQX}$ | Chip Enable to Output Active | 3 | | 3 | .0 | 3 | | ns | | t <sub>HZCE</sub> [8] | t <sub>EHQZ</sub> | Chip Disable to Output Inactive | | 10 | | 13 | | 15 | ns | | t <sub>LZOE</sub> [8] | t <sub>GLQX</sub> | Output Enable to Output Active | 0 | | 00 | | 0 | | ns | | t <sub>HZOE</sub> [8] | t <sub>GHQZ</sub> | Output Disable to Output Inactive | | 10 | | 13 | | 15 | ns | | t <sub>PU</sub> <sup>[5]</sup> | t <sub>ELICCH</sub> | Chip Enable to Power Active | 0 | • | 0 | | 0 | | ns | | t <sub>PD</sub> <sup>[5]</sup> | t <sub>EHICCL</sub> | Chip Disable to Power Standby | | 25 | | 35 | | 45 | ns | Figure 5. SRAM Read Cycle 1: Address Controlled $^{[6,\,7,\,9]}$ Figure 6. SRAM Read Cycle 2: $\overline{\text{CE}}$ Controlled [6, 9] - Notes 6. WE must be HIGH during SRAM Read cycles. 7. Device is continuously selected with CE and OE both Low. 8. Measured ±200 mV from steady state output voltage. 9. HSB must remain HIGH during SRAM Read and Write Cycles. #### **SRAM Write Cycle** | Parameter | | | 25 | | 35 | 35 ns | | 45 ns | | |--------------------------|---------------------------------------|----------------------------------|------------------------------|-----|-----|-------|-----|-------|------| | Cypress<br>Parameter | Alt | Description | Min | Max | Min | Max | Min | Max | Unit | | t <sub>WC</sub> | t <sub>AVAV</sub> | Write Cycle Time | 25 | | 35 | | 45 | | ns | | t <sub>PWE</sub> | t <sub>WLWH</sub> , t <sub>WLEH</sub> | Write Pulse Width | 20 | | 25 | | 30 | | ns | | t <sub>SCE</sub> | t <sub>ELWH</sub> , t <sub>ELEH</sub> | Chip Enable To End of Write | 20 | | 25 | | 30 | | ns | | t <sub>SD</sub> | t <sub>DVWH</sub> , t <sub>DVEH</sub> | Data Setup to End of Write | 10 | | 12 | | 15 | | ns | | t <sub>HD</sub> | t <sub>WHDX</sub> , t <sub>EHDX</sub> | Data Hold After End of Write | 0 | | 0 | | 0 | | ns | | $t_{AW}$ | t <sub>AVWH</sub> , t <sub>AVEH</sub> | Address Setup to End of Write | tup to End of Write 20 25 30 | | | ns | | | | | t <sub>SA</sub> | t <sub>AVWL</sub> , t <sub>AVEL</sub> | Address Setup to Start of Write | 0 | | 0 | | 0 | | ns | | t <sub>HA</sub> | t <sub>WHAX</sub> , t <sub>EHAX</sub> | Address Hold After End of Write | 0 | | 0 | | 0 | | ns | | t <sub>HZWE</sub> [8,10] | t <sub>WLQZ</sub> | Write Enable to Output Disable | | 10 | | 13 | | 15 | ns | | t <sub>LZWE</sub> [8] | t <sub>WHQX</sub> | Output Active After End of Write | 3 | | 3 | | 3 | | ns | Figure 7. SRAM Write Cycle 1: WE Controlled [10, 11] Figure 8. SRAM Write Cycle 2: CE Controlled [10, 11] **AutoStore or Power Up RECALL** | Parameter | Alt | Description | CY14I | Unit | | |-----------------------------|----------------------|---------------------------|-------|------|-------| | Farameter | Ait | Description | Min | Max | Offic | | t <sub>HRECALL</sub> [12] | t <sub>RESTORE</sub> | Power up RECALL Duration | | 20 | ms | | t <sub>STORE</sub> [13, 14] | t <sub>HLHZ</sub> | STORE Cycle Duration | | 12.5 | ms | | V <sub>SWITCH</sub> | | Low Voltage Trigger Level | | 2.65 | V | | t <sub>VCCRISE</sub> | | V <sub>CC</sub> Rise Time | 150 | | μS | Figure 9. AutoStore/Power Up RECALL ## **Switching Waveforms** STORE occurs only if a SRAM write has happened No STORE occurs without atleast on SRAM write $V_{\text{SWITCH}}$ AutoStore POWER-UP RECALL threcall $\textbf{Note} \ \mathsf{Read} \ \mathsf{and} \ \mathsf{Write} \ \mathsf{cycles} \ \mathsf{are} \ \mathsf{ignored} \ \mathsf{during} \ \mathsf{STORE}, \ \mathsf{RECALL}, \ \mathsf{and} \ \mathsf{while} \ \mathsf{Vcc} \ \mathsf{is} \ \mathsf{below} \ \mathsf{V}_{\mathsf{SWITCH}}$ ### Notes Read & Write Inhibited <sup>12.</sup> t<sub>HRECALL</sub> starts from the time V<sub>CC</sub> rises above V<sub>SWITCH</sub>. 13. If an SRAM WRITE has not taken place since the last nonvolatile cycle, no STORE will take place. 14. Industrial grade devices requires 15 ms max. ## **Software Controlled STORE/RECALL Cycle** The software controlled STORE/RECALL cycle follows. [15, 16] | Parameter | Λ14 | Alt Description | 25 ns | | 35 ns | | 45 ns | | Unit | |---------------------------------|---------------------------------------|------------------------------------|-------|-----|-------|-----|-------|-----|-------| | | Ait | | Min | Max | Min | Max | Min | Max | Oilit | | t <sub>RC</sub> <sup>[16]</sup> | t <sub>AVAV</sub> | STORE/RECALL Initiation Cycle Time | 25 | | 35 | | 45 | | ns | | t <sub>SA</sub> | t <sub>AVEL</sub> | Address Setup Time | 0 | | 0 | | 0 | | ns | | t <sub>CW</sub> | t <sub>ELEH</sub> | Clock Pulse Width | 20 | | 25 | | 30 | | ns | | $t_{HA}$ | t <sub>GHAX</sub> , t <sub>ELAX</sub> | Address Hold Time | 1 | | 1 | | Ch | | ns | | t <sub>RECALL</sub> | | RECALL Duration | | 120 | | 120 | | 120 | μS | Figure 10. CE Controlled Software STORE/RECALL Cycle [16] Figure 11. OE Controlled Software STORE/RECALL Cycle [16] Notes 15. The software sequence is clocked on the falling edge of $\overline{\text{CE}}$ controlled READs or $\overline{\text{OE}}$ controlled READs. 16. The six consecutive addresses must be read in the order listed in the Mode Selection table. $\overline{\text{WE}}$ must be HIGH during all six consecutive cycles. ## **Hardware STORE Cycle** | Parameter | Alt | Description | CY14I | Unit | | |-------------------------------------|---------------------------------------|-------------------------------------|-------|------|-------| | | Ait | Description | Min | Max | Oille | | t <sub>PHSB</sub> | t <sub>HLHX</sub> | Hardware STORE Pulse Width | 15 | | ns | | t <sub>DELAY</sub> [17] | t <sub>HLQZ</sub> , t <sub>BLQZ</sub> | Time Allowed to Complete SRAM Cycle | 1 | 70 | μS | | t <sub>ss</sub> <sup>[18, 19]</sup> | | Soft Sequence Processing Time | | 70 | us | Figure 13. Soft Sequence Processing [18, 19] <sup>17.</sup> Read and Write cycles in progress before HSB are given this amount of time to complete. 18. This is the amount of time it takes to take action on a soft sequence command. Vcc power must remain HIGH to effectively register command. 19. Commands such as STORE and RECALL lock out I/O until operation is complete which further increases this time. See specific command. ## **Part Numbering Nomenclature** ## **Ordering Information** These parts are not recommended for new designs. | Speed (ns) | Ordering Code | Package Diagram | Package Type | Operating<br>Range | |------------|-------------------|-----------------|--------------|--------------------| | 25 | CY14B256L-SZ25XCT | 51-85127 | 32-pin SOIC | Commercial | | | CY14B256L-SZ25XC | 51-85127 | 32-pin SOIC | | | | CY14B256L-SP25XCT | 51-85061 | 48-pin SSOP | | | | CY14B256L-SP25XC | 51-85061 | 48-pin SSOP | | | | CY14B256L-SZ25XIT | 51-85127 | 32-pin SOIC | Industrial | | | CY14B256L-SZ25XI | 51-85127 | 32-pin SOIC | | | | CY14B256L-SP25XIT | 51-85061 | 48-pin SSOP | | | | CY14B256L-SP25XI | 51-85061 | 48-pin SSOP | | | 35 | CY14B256L-SZ35XCT | 51-85127 | 32-pin SOIC | Commercial | | | CY14B256L-SZ35XC | 51-85127 | 32-pin SOIC | | | | CY14B256L-SP35XCT | 51-85061 | 48-pin SSOP | | | | CY14B256L-SP35XC | 51-85061 | 48-pin SSOP | | | | CY14B256L-SZ35XIT | 51-85127 | 32-pin SOIC | Industrial | | | CY14B256L-SZ35XI | 51-85127 | 32-pin SOIC | | | | CY14B256L-SP35XIT | 51-85061 | 48-pin SSOP | | | | CY14B256L-SP35XI | 51-85061 | 48-pin SSOP | | ## **Ordering Information** These parts are not recommended for new designs. | Speed<br>(ns) | Ordering Code | Package Diagram | Package Type | Operating<br>Range | |---------------|-------------------|-----------------|--------------|--------------------| | 45 | CY14B256L-SZ45XCT | 51-85127 | 32-pin SOIC | Commercial | | | CY14B256L-SZ45XC | 51-85127 | 32-pin SOIC | | | | CY14B256L-SP45XCT | 51-85061 | 48-pin SSOP | | | | CY14B256L-SP45XC | 51-85061 | 48-pin SSOP | | | | CY14B256L-SZ45XIT | 51-85127 | 32-pin SOIC | Industrial | | | CY14B256L-SZ45XI | 51-85127 | 32-pin SOIC | | | | CY14B256L-SP45XIT | 51-85061 | 48-pin SSOP | | | | CY14B256L-SP45XI | 51-85061 | 48-pin SSOP | 3) | All parts are Pb-free. This table contains Final information. Contact your local Cypress sales representative for availability of these parts ## **Package Diagrams** Figure 14. 32-Pin (300 Mil) SOIC (51-85127) ## Package Diagrams (continued) Figure 15. 48-Pin (300 mil) Shrunk Small Outline Package (51-85061) **Document History Page** | Docu | Document History Page Document Title: CY14B256L 256 Kbit (32K x 8) nvSRAM Document Number: 001-06422 | | | | | | |------|--------------------------------------------------------------------------------------------------------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change | | | | ** | 425138 | See ECN | TUP | New data sheet | | | | *A | 437321 | See ECN | TUP | Show data sheet on External Web | | | | *B | 471966 | See ECN | TUP | Changed V <sub>IH(min)</sub> from 2.2V to 2.0V Changed t <sub>RECALL</sub> from 60 μs to 50 μs Changed Endurance from one million cycles to 500K cycles Changed Data Retention from 100 years to 20 years Added Soft Sequence Processing Time Waveform Updated Part Numbering Nomenclature and Ordering Information | | | | *C | 503277 | See ECN | PCI | Changed from "Advance" to "Preliminary" Changed the term "Unlimited" to "Infinite" Changed endurance from 500K cycles to 200K cycles Device operation: Tolerance limit changed from + 20% to + 15% in the Features Section and Operating Range Table Removed Icc <sub>1</sub> values from the DC table for 25 ns and 35 ns industrial grade Changed V <sub>SWITCH(min)</sub> from 2.55V to 2.45V Added temperature specification to data retention - 20 years at 55°C Changed the max value of Vcap storage capacitor from 120 $\mu F$ to 57 $\mu F$ Updated Part Nomenclature Table and Ordering Information Table | | | | *D | 597004 | See ECN | TUP | Removed $V_{SWITCH(min)}$ specification from the AutoStore/Power Up RECALL table Changed $t_{GLAX}$ specification from 20 ns to 1 ns Added $t_{DELAY(max)}$ specification of 70 $\mu$ s in the Hardware STORE Cycle table Removed $t_{HLBL}$ specification Changed $t_{SS}$ specification from 70 $\mu$ s (min) to 70 $\mu$ s (max) Changed $V_{CAP(max)}$ from 57 $\mu$ F to 120 $\mu$ F | | | | *E | 696097 | See ECN | VKN | Added footnote 6 related to HSB. Changed t <sub>GLAX</sub> to t <sub>GHAX</sub> | | | | *F | 1349963 | See ECN | SFV | Changed from Preliminary to Final. Updated Ordering Information Table | | | | *G | 2483006 | See ECN | GVCH/PYRS | Changed tolerance from +15%, -10% to +20%, -10%<br>Changed Operating voltage range from 2.7V-3.45V to 2.7V-3.6V. | | | | *H | 2625139 | 01/30/09 | GVCH/PYRS | Updated "features" Updated $\overline{WE}$ pin description Added data retention at $55^{\circ}C$ Added best practices Added $I_{CC1}$ spec for 25ns and 35ns access speed for industrial temperate Updated $V_{IH}$ from $Vcc+0.3$ to $Vcc+0.5$ Removed footnote 4 and 5 Added Data retention and Endurance Table Added Thermal resistance values Changed parameter $t_{AS}$ to $t_{SA}$ Changed $t_{RECALL}$ from 50us to 120us (Including $t_{SS}$ of 70us) Renamed $t_{GLAX}$ to $t_{HA}$ Updated Figure 11 and 12 Renamed $t_{HLHX}$ to $t_{PHSB}$ Updated Figure 12 and 13 | | | | * | 2815609 | 11/26/09 | GVCH | Added note in the Ordering Information table and watermark to state that the parts in this data sheet are not recommended for new designs. Added the Contents page. | | | #### Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales #### **Products** Recommended for New Designs Recommended for New Designs PSoC psoc.cypress.com Clocks & Buffers Wireless Memories Image Sensors © Cypress Semiconductor Corporation, 2006-2009. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-06422 Rev. \*I Revised November 26, 2009 Page 19 of 19 AutoStore and QuantumTrap are registered trademarks of Cypress Semiconductor Corporation. All products and company names mentioned in this document may be the trademarks of their respective holders.