

Is Now Part of



## **ON Semiconductor**®

## To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="https://www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to <a href="https://www.onsemi.com">Fairchild\_questions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized applications, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an equif prese

### FAIRCHILD

### 74LCX162244 Low Voltage 16-Bit Buffer/Line Driver with 26 $\Omega$ Series Resistors in Outputs

### **General Description**

### **Features**

- 5V tolerant inputs and outputs
- 2.3V–3.6V V<sub>CC</sub> specifications provided
- $\blacksquare$  Outputs include equivalent series resistance of 26 $\Omega$  to make external termination resistors unnecessary and reduce overshoot and undershoot
- 5.3 ns t<sub>PD</sub> max (V<sub>CC</sub> = 3.0V), 20 μA I<sub>CC</sub> max
- Power down high impedance inputs and outputs
- $\blacksquare$  ±12 mA output drive (V<sub>CC</sub> = 3.0V)
- Implements patented noise/EMI reduction circuitry
- Latch-up performance exceeds 500 mA
- ESD performance:
  - Human body model > 2000V Machine model > 200V

#### **Ordering Code:** Order Number Package Number 74LCX162244GX 54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide BGA54A

| FAIRCH                                                                                                                                                                                                                                                                  | JCTOR®                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                             | September 2000<br>Revised May 2005                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 74LCX162                                          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
|                                                                                                                                                                                                                                                                         | age 16-Bi                                                                                                                                                                                                                                                                                                 | t Buffer/Lir<br>esistors in                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 74LCX162244 Low Voltage                           |
| 3-STATE outputs of<br>and address driver<br>ter/receiver. The d<br>has separate 3-ST/<br>together for full 16-<br>The LCX162244 is<br>$V_{CC}$ applications wi<br>environment.<br>In addition, the ou<br>series resistors to<br>are designed to sin<br>The LCX162244 is | ntains sixteen non-i<br>lesigned to be emp<br>, clock driver, or bu<br>evice is nibble con<br>ATE control inputs w<br>bit operation.<br>designed for low vo<br>th capability of inter<br>tputs include equiva<br>reduce overshoot a<br>k/source up to 12 m<br>s fabricated with a<br>ve high speed opera- | nverting buffers with<br>loyed as a memory<br>s oriented transmit-<br>trolled. Each nibble<br>hich can be shorted<br>ltage (2.5V or 3.3V)<br>facing to a 5V signal<br>alent 26Ω (nominal)<br>and undershoot and<br>A at V <sub>CC</sub> = 3.0V.<br>n advanced CMOS<br>ation while maintain- | <ul> <li>Features</li> <li>5V tolerant inputs and outputs</li> <li>2.3V-3.6V V<sub>CC</sub> specifications provided</li> <li>Outputs include equivalent series resistance of 26Ω to make external termination resistors unnecessary and reduce overshoot and undershoot</li> <li>5.3 ns t<sub>PD</sub> max (V<sub>CC</sub> = 3.0V), 20 μA t<sub>CC</sub> max</li> <li>Power down high impedance inputs and outputs</li> <li>±12 mA output drive (V<sub>CC</sub> = 3.0V)</li> <li>Implements patented noise/EMI reduction circuitry</li> <li>Latch-up performance exceeds 500 mA</li> <li>ESD performance:<br/>Human body model &gt; 2000V<br/>Machine model &gt; 200V</li> <li>Also packaged in plastic Fine-Pitch Ball Grid Array (FBGA) (Preliminary)</li> </ul> | oltage 16-Bit Buffer/Line Driver with 26 $\Omega$ |
| Ordering Co                                                                                                                                                                                                                                                             | ode:                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | <b>26</b> Ω                                       |
| Order Number                                                                                                                                                                                                                                                            | Package Number                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                             | Package Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ý.                                                |
| 74LCX162244GX<br>(Note 1)                                                                                                                                                                                                                                               | BGA54A<br>(Preliminary)                                                                                                                                                                                                                                                                                   | [TAPE and REEL]                                                                                                                                                                                                                                                                             | II Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Series                                            |
| 74LCX162244MEA<br>(Note 2)                                                                                                                                                                                                                                              | MS48A                                                                                                                                                                                                                                                                                                     | 48-Lead Small Shrink                                                                                                                                                                                                                                                                        | COutline Package (SSOP), JEDEC MO-118, 0.300" Wide                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                   |
| 74LCX162244MTD<br>(Note 2)                                                                                                                                                                                                                                              | MTD48                                                                                                                                                                                                                                                                                                     | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                   |
|                                                                                                                                                                                                                                                                         | ool<br>                                                                                                                                                                                                                                                                                                   | Specify by appending the su                                                                                                                                                                                                                                                                 | ffix letter "X" to the ordering code.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Resistors in Outputs                              |
|                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                           | l <sub>1</sub> l <sub>2</sub> l <sub>3</sub> l <sub>4</sub> l <sub>5</sub> l <sub>6</sub> l <sub>7</sub>                                                                                                                                                                                    | la la ho hi h2 h3 h4 h5<br>ΘE3 Φ-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | outs                                              |

### Logic Symbol



# 74LCX162244

**Connection Diagrams** 

| i in Acongin                     | nent for SSC | OP and TSSO                                | 2 |
|----------------------------------|--------------|--------------------------------------------|---|
| OE <sub>1</sub> -                |              | 48 - 0E2                                   |   |
| 0 <sub>0</sub> —                 | 2            | 47 - 1 <sub>0</sub>                        |   |
| -0<br>0 <sub>1</sub> —           | - 3          | 46 - I <sub>1</sub>                        |   |
| GND -                            | 4            | 45 — GND                                   |   |
| 0 <sub>2</sub> -                 | 5            | 44 - I <sub>2</sub>                        |   |
| 0 <sub>3</sub> —                 | 6            | 43 — I <sub>3</sub>                        |   |
| v <sub>cc</sub> –                | 7            | 42 — V <sub>CC</sub>                       |   |
| 0 <sub>4</sub> —                 | 8            | 4 1 <b>-</b> I <sub>4</sub>                |   |
| 0 <sub>5</sub> —                 | 9            | 40 — I <sub>5</sub>                        |   |
| GND —                            | 10           | 39 — GND                                   |   |
| 0 <sub>6</sub> —                 | 11           | 38 — I <sub>6</sub>                        |   |
| 0 <sub>7</sub><br>0 <sub>8</sub> | 12<br>13     | 37 — I <sub>7</sub><br>36 — I <sub>8</sub> |   |
| 0 <sub>8</sub> —                 | 14           | 36 – 1 <sub>8</sub><br>35 – 1 <sub>9</sub> |   |
| GND —                            | 15           | 34 — GND                                   |   |
| 0 <sub>10</sub> —                | 16           | 33 — I <sub>10</sub>                       |   |
| 0 <sub>11</sub> -                | 17           | 32 - I <sub>11</sub>                       |   |
| v <sub>cc</sub> –                | 18           | 31 - V <sub>CC</sub>                       |   |
| 0 <sub>12</sub> -                | 19           | 30 — I <sub>12</sub>                       |   |
| 0 <sub>13</sub> —                | 20           | 29 — I <sub>1 3</sub>                      |   |
| GND —                            | 21           | 28 — GND                                   |   |
| 0 <sub>14</sub> —                | 22           | 27 — I <sub>14</sub>                       |   |
| 0 <sub>15</sub> -                | 23           | 26 - 1 <sub>15</sub>                       |   |
| 0E <sub>4</sub> —                | 24           | 25 — OE <sub>3</sub>                       |   |
| Pin A                            | ssignment f  | or FBGA                                    |   |
| _                                | 1234         | 56                                         |   |
| <                                | 0000         | 000                                        |   |
| m                                | 0000         |                                            |   |
| U                                | õõõõ         |                                            |   |
|                                  |              | a a l                                      |   |
|                                  | 0000         |                                            |   |
| ш                                | 0000         |                                            |   |
|                                  |              | õõ                                         |   |
| ш                                | ŏŏŏŏ         |                                            |   |
| ш<br>ц                           | 0000         |                                            |   |
| ц<br>С<br>С<br>С                 |              |                                            |   |
| ЧЧ<br>С<br>Н<br>С                |              |                                            |   |

### **Pin Descriptions**

| Pin Names Description           |                                  |  |  |
|---------------------------------|----------------------------------|--|--|
| <u>OE</u> n                     | Output Enable Input (Active LOW) |  |  |
| I <sub>0</sub> -I <sub>15</sub> | Inputs                           |  |  |
| O <sub>0</sub> -O <sub>15</sub> | Outputs                          |  |  |
| NC                              | No Connect                       |  |  |

### **FBGA Pin Assignments**

|   | 1               | 2               | 3                 | 4                 | 5               | 6               |
|---|-----------------|-----------------|-------------------|-------------------|-----------------|-----------------|
| Α | O <sub>0</sub>  | NC              | OE <sub>1</sub>   | OE <sub>2</sub>   | NC              | I <sub>0</sub>  |
| В | O <sub>2</sub>  | 0 <sub>1</sub>  | NC                | NC                | I <sub>1</sub>  | l <sub>2</sub>  |
| С | O <sub>4</sub>  | O <sub>3</sub>  | V <sub>CC</sub>   | V <sub>CC</sub>   | I <sub>3</sub>  | I <sub>4</sub>  |
| D | 0 <sub>6</sub>  | 0 <sub>5</sub>  | GND               | GND               | 1 <sub>5</sub>  | I <sub>6</sub>  |
| Е | O <sub>8</sub>  | 0 <sub>7</sub>  | GND               | GND               | 1 <sub>7</sub>  | l <sub>8</sub>  |
| F | O <sub>10</sub> | O <sub>9</sub>  | GND               | GND               | l <sub>9</sub>  | I <sub>10</sub> |
| G | 0 <sub>12</sub> | 0 <sub>11</sub> | V <sub>CC</sub>   | V <sub>CC</sub>   | I <sub>11</sub> | I <sub>12</sub> |
| Н | O <sub>14</sub> | O <sub>13</sub> | NC                | NC                | I <sub>13</sub> | I <sub>14</sub> |
| J | 0 <sub>15</sub> | NC              | $\overline{OE}_4$ | $\overline{OE}_3$ | NC              | I <sub>15</sub> |

### **Truth Tables**

| Inp                                   | uts                                                    | Outputs                                                    |  |
|---------------------------------------|--------------------------------------------------------|------------------------------------------------------------|--|
| OE <sub>1</sub>                       | I <sub>0</sub> —I <sub>3</sub>                         | 0 <sub>0</sub> –0 <sub>3</sub>                             |  |
| L                                     | L                                                      | L                                                          |  |
| L                                     | н                                                      | н                                                          |  |
| Н                                     | Х                                                      | Z                                                          |  |
| Inp                                   | uts                                                    | Outputs                                                    |  |
| OE <sub>2</sub>                       | I <sub>4</sub> –I <sub>7</sub>                         | 0 <sub>4</sub> -0 <sub>7</sub>                             |  |
| L                                     | L                                                      | L                                                          |  |
| L                                     | Н                                                      | н                                                          |  |
| Н                                     | х                                                      | Z                                                          |  |
| Inp                                   | Inputs                                                 |                                                            |  |
| OE <sub>3</sub>                       | I <sub>8</sub> –I <sub>11</sub>                        | 0 <sub>8</sub> –0 <sub>11</sub>                            |  |
|                                       |                                                        |                                                            |  |
| L                                     | L                                                      | L .                                                        |  |
| L                                     | L<br>H                                                 | н                                                          |  |
| _                                     | -                                                      | -                                                          |  |
| L                                     | H<br>X                                                 | -<br>Н                                                     |  |
| L                                     | H<br>X                                                 | H<br>Z                                                     |  |
| L<br>H<br>Inp                         | H<br>X<br>uts                                          | H<br>Z<br>Outputs                                          |  |
| L<br>H<br>Inp<br>OE <sub>4</sub>      | H<br>X<br>uts<br>I <sub>12</sub> -I <sub>15</sub>      | H<br>Z<br>Outputs<br>O <sub>12</sub> -O <sub>15</sub>      |  |
| L<br>H<br>Inp<br>OE <sub>4</sub><br>L | H<br>X<br>uts<br>I <sub>12</sub> –I <sub>15</sub><br>L | H<br>Z<br>Outputs<br>O <sub>12</sub> -O <sub>15</sub><br>L |  |

H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial Z = High Impedance

### **Functional Description**

The LCX162244 contains sixteen non-inverting buffers with 3-STATE standard outputs. The device is designed with  $26\Omega$  series resistors in the outputs. This design reduces line noise in applications such as memory address drivers, clock drivers and bus transceiver/transmitters. The device is nibble (4 bits) controlled with each nibble functioning identically, but independent of the other. The control pins

can be shorted together to obtain full 16-bit operation. The 3-STATE outputs are controlled by an Output Enable  $(\overline{OE}_n)$  input for each nibble. When  $\overline{OE}_n$  is LOW, the outputs are in 2-state mode. When  $\overline{OE}_n$  is HIGH, the outputs are in the high impedance mode, but this does not interfere with entering new data into the inputs.

### Logic Diagram



# 74LCX162244

### Absolute Maximum Ratings(Note 3)

| Symbol           | Parameter                        | Value                         | Conditions                           | Units |
|------------------|----------------------------------|-------------------------------|--------------------------------------|-------|
| V <sub>CC</sub>  | Supply Voltage                   | -0.5 to +7.0                  |                                      | V     |
| VI               | DC Input Voltage                 | -0.5 to +7.0                  |                                      | V     |
| Vo               | DC Output Voltage                | -0.5 to +7.0                  | Output in 3-STATE                    | V     |
|                  |                                  | –0.5 to V <sub>CC</sub> + 0.5 | Output in HIGH or LOW State (Note 4) | v     |
| I <sub>IK</sub>  | DC Input Diode Current           | -50                           | V <sub>I</sub> < GND                 | mA    |
| I <sub>OK</sub>  | DC Output Diode Current          | -50                           | V <sub>O</sub> < GND                 | mA    |
|                  |                                  | +50                           | $V_{O} > V_{CC}$                     | IIIA  |
| lo               | DC Output Source/Sink Current    | ±50                           |                                      | mA    |
| I <sub>CC</sub>  | DC Supply Current per Supply Pin | ±100                          |                                      | mA    |
| I <sub>GND</sub> | DC Ground Current per Ground Pin | ±100                          |                                      | mA    |
| T <sub>STG</sub> | Storage Temperature              | -65 to +150                   |                                      | °C    |

### Recommended Operating Conditions (Note 5)

| Symbol                           | Parameter                                               |                               | Min | Max             | Units |
|----------------------------------|---------------------------------------------------------|-------------------------------|-----|-----------------|-------|
| V <sub>CC</sub>                  | Supply Voltage                                          | Operating                     | 2.0 | 3.6             | V     |
|                                  |                                                         | Data Retention                | 1.5 | 3.6             | v     |
| VI                               | Input Voltage                                           |                               | 0   | 5.5             | V     |
| Vo                               | Output Voltage                                          | HIGH or LOW State             | 0   | V <sub>CC</sub> | V     |
|                                  |                                                         | 3-STATE                       | 0   | 5.5             | v     |
| I <sub>OH</sub> /I <sub>OL</sub> | Output Current                                          | V <sub>CC</sub> = 3.0V - 3.6V |     | ±12             |       |
|                                  |                                                         | $V_{CC} = 2.7V - 3.0V$        |     | ±8              | mA    |
|                                  |                                                         | V <sub>CC</sub> = 2.3V – 2.7V |     | ±4              |       |
| T <sub>A</sub>                   | Free-Air Operating Temperature                          |                               | -40 | 85              | °C    |
| $\Delta t / \Delta V$            | Input Edge Rate, $V_{IN} = 0.8V-2.0V$ , $V_{CC} = 3.0V$ |                               | 0   | 10              | ns/V  |

Note 3: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the Absolute Maximum Ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

Note 4: I<sub>O</sub> Absolute Maximum Rating must be observed.

Note 5: Unused control inputs must be held HIGH or LOW. They may not float.

### **DC Electrical Characteristics**

| Symbol          | Parameter                 | Conditions                        | v <sub>cc</sub> | $T_A = -40$ °C to $+85$ °C |      | Units |
|-----------------|---------------------------|-----------------------------------|-----------------|----------------------------|------|-------|
| Symbol          | Falameter                 | Conditions                        | (V)             | Min                        | Max  | Units |
| V <sub>IH</sub> | HIGH Level Input Voltage  |                                   | 2.3 – 2.7       | 1.7                        |      | V     |
|                 |                           |                                   | 2.7 – 3.6       | 2.0                        |      | v     |
| VIL             | LOW Level Input Voltage   |                                   | 2.3 – 2.7       |                            | 0.7  | V     |
|                 |                           |                                   | 2.7 - 3.6       |                            | 0.8  | v     |
| V <sub>OH</sub> | HIGH Level Output Voltage | I <sub>OH</sub> = -100 μA         | 2.3 - 3.6       | V <sub>CC</sub> - 0.2      |      |       |
|                 |                           | $I_{OH} = -4 \text{ mA}$          | 2.3             | 1.8                        |      |       |
|                 |                           | $I_{OH} = -4 \text{ mA}$          | 2.7             | 2.2                        |      | v     |
|                 |                           | I <sub>OH</sub> = -6 mA           | 3.0             | 2.4                        |      | v     |
|                 |                           | I <sub>OH</sub> = -8 mA           | 2.7             | 2.0                        |      |       |
|                 |                           | I <sub>OH</sub> = -12 mA          | 3.0             | 2.0                        |      |       |
| V <sub>OL</sub> | LOW Level Output Voltage  | I <sub>OL</sub> = 100 μA          | 2.3 - 3.6       |                            | 0.2  |       |
|                 |                           | I <sub>OL</sub> = 4 mA            | 2.3             |                            | 0.6  |       |
|                 |                           | I <sub>OL</sub> = 4 mA            | 2.7             |                            | 0.4  | v     |
|                 |                           | I <sub>OL</sub> = 6 mA            | 3.0             |                            | 0.55 | v     |
|                 |                           | I <sub>OL</sub> = 8 mA            | 2.7             |                            | 0.6  |       |
|                 |                           | I <sub>OL</sub> = 12 mA           | 3.0             |                            | 0.8  |       |
| lı –            | Input Leakage Current     | $0 \le V_I \le 5.5$               | 2.3 - 3.6       |                            | ±5.0 | μA    |
| I <sub>OZ</sub> | 3-STATE Output Leakage    | $0 \le V_O \le 5.5V$              | 2.3 - 3.6       |                            | ±5.0 | μA    |
|                 |                           | $V_I = V_{IH} \text{ or } V_{IL}$ |                 |                            |      |       |

### DC Electrical Characteristics (Continued)

| Symbol          | Parameter                             | Conditions                         | V <sub>cc</sub> | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ |     | Units |
|-----------------|---------------------------------------|------------------------------------|-----------------|-----------------------------------------------|-----|-------|
| Symbol          | Faiameter                             | conditions                         | (V)             | Min                                           | Max | Units |
| IOFF            | Power-Off Leakage Current             | $V_{IN} \text{ or } V_{O} = 5.5 V$ | 0               |                                               | 10  | μA    |
| lcc             | Quiescent Supply Current              | $V_I = V_{CC}$ or GND              | 2.3 - 3.6       |                                               | 20  | μA    |
| $\Delta I_{CC}$ | Increase in I <sub>CC</sub> per Input | $V_{IH} = V_{CC} - 0.6V$           | 2.3 - 3.6       |                                               | 500 | μA    |

Note 6: An external driver must source at least the specified current to switch from LOW-to-HIGH.

Note 7: An external driver must sink at least the specified current to switch from HIGH-to-LOW.

### **AC Electrical Characteristics**

|                   |                                |                      | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C, R_L = 500 \Omega$ |                   |                                                  |     |                                                |    |
|-------------------|--------------------------------|----------------------|-----------------------------------------------------------------|-------------------|--------------------------------------------------|-----|------------------------------------------------|----|
| Symbol            | Parameter                      | $V_{CC}=3.3V\pm0.3V$ |                                                                 | V <sub>CC</sub> = | V <sub>CC</sub> = 2.7V<br>C <sub>L</sub> = 50 pF |     | $V_{CC} = 2.5V \pm 0.2V$ $C_L = 30 \text{ pF}$ |    |
|                   | Parameter                      | C <sub>L</sub> =     | C <sub>L</sub> = 50 pF                                          |                   |                                                  |     |                                                |    |
|                   |                                | Min                  | Max                                                             | Min               | Max                                              | Min | Max                                            |    |
| t <sub>PHL</sub>  | Propagation Delay              | 1.0                  | 5.3                                                             | 1.0               | 6.0                                              | 1.0 | 6.4                                            | ns |
| t <sub>PLH</sub>  | Data to Output                 | 1.0                  | 5.3                                                             | 1.0               | 6.0                                              | 1.0 | 6.4                                            |    |
| t <sub>PZL</sub>  | Output Enable Time             | 1.0                  | 6.3                                                             | 1.0               | 7.1                                              | 1.0 | 8.2                                            |    |
| t <sub>PZH</sub>  |                                | 1.0                  | 6.3                                                             | 1.0               | 7.1                                              | 1.0 | 8.2                                            | ns |
| t <sub>PLZ</sub>  | Output Disable Time            | 1.0                  | 5.4                                                             | 1.0               | 5.7                                              | 1.0 | 6.5                                            |    |
| t <sub>PHZ</sub>  |                                | 1.0                  | 5.4                                                             | 1.0               | 5.7                                              | 1.0 | 6.5                                            | ns |
| t <sub>OSHL</sub> | Output to Output Skew (Note 8) |                      | 1.0                                                             |                   |                                                  |     |                                                | 20 |
| tOSLH             |                                |                      | 1.0                                                             |                   |                                                  |     |                                                | ns |

Note 8: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design.

### **Dynamic Switching Characteristics**

| Symbol           | Parameter                                   | Conditions                                                                        | V <sub>CC</sub><br>(V) | T <sub>A</sub> = 25°C<br>Typical | Units |
|------------------|---------------------------------------------|-----------------------------------------------------------------------------------|------------------------|----------------------------------|-------|
| V <sub>OLP</sub> | Quiet Output Dynamic Peak V <sub>OL</sub>   | $C_L = 50 \text{ pF}, V_{IH} = 3.3 \text{V}, V_{IL} = 0 \text{V}$                 | 3.3                    | 0.35                             | V     |
|                  |                                             | $C_L = 30 \text{ pF}, \text{ V}_{IH} = 2.5 \text{V}, \text{ V}_{IL} = 0 \text{V}$ | 2.5                    | 0.25                             | v     |
| V <sub>OLV</sub> | Quiet Output Dynamic Valley V <sub>OL</sub> | $C_{L} = 50 \text{ pF}, V_{IH} = 3.3 \text{V}, V_{IL} = 0 \text{V}$               | 3.3                    | -0.35                            | V     |
|                  |                                             | $C_L = 30 \text{ pF}, \text{ V}_{IH} = 2.5 \text{V}, \text{ V}_{IL} = 0 \text{V}$ | 2.5                    | -0.25                            | v     |

### Capacitance

| Symbol           | Parameter                     | Typical                                               | Units |    |
|------------------|-------------------------------|-------------------------------------------------------|-------|----|
| C <sub>IN</sub>  | Input Capacitance             | $V_{CC} = Open, V_I = 0V \text{ or } V_{CC}$          | 7     | pF |
| C <sub>OUT</sub> | Output Capacitance            | $V_{CC} = 3.3V$ , $V_I = 0V$ or $V_{CC}$              | 8     | pF |
| C <sub>PD</sub>  | Power Dissipation Capacitance | $V_{CC} = 3.3V$ , $V_I = 0V$ or $V_{CC}$ , f = 10 MHz | 20    | pF |

# 74LCX162244





74LCX162244







ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor haves against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly ori indirectly, any claim of personal injury or death

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

© Semiconductor Components Industries, LLC

### **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

ON Semiconductor: 74LCX162244MEA 74LCX162244MTD 74LCX162244MEAX 74LCX162244MTDX