



# TWO-PHASE, SYNCHRONOUS BUCK CONTROLLER WITH INTEGRATED MOSFET DRIVERS

Check for Samples: [TPS40132](#)

## FEATURES

- Supports 5-V Output
- Two-Phase Interleaved Operation
- Operates With Pre-Biased Outputs
- 1-V to 40-V Power Stage Operation Range
- Requires VIN5 at 50 mA (typ) Depending on External MOSFETs and Switching Frequency
- 10- $\mu$ A Shutdown Current
- Programmable Switching Frequency up to 1 MHz/Phase
- Current Mode Control with Forced Current Sharing
- 0.6-V Reference Voltage with 0.8% Accuracy from 0°C to 85°C Temperature Range
- Resistive Divider Sets Direct Output Overvoltage Threshold.
- Programmable Input Undervoltage Lockout
- True Remote Sensing Differential Amplifier
- Resistive or Inductor's DCR Current Sensing
- 32-Pin QFN Package
- Can Be Used with TPS40120 to Provide a 6-Bit Digitally Controlled Output

## APPLICATIONS

- Point-of-Load Converter
- Graphic Cards
- Internet Servers
- Networking Equipment
- Telecommunications Equipment
- DC Power Distributed Systems



## DESCRIPTION

The TPS40132 is a two-phase synchronous buck controller that is optimized for low-output voltage, high-output current applications powered from a supply between 1 V and 40 V. A multi-phase converter offers several advantages over a single power stage including lower current ripple on the input and output capacitors, faster transient response to load steps, improved power handling capabilities, and higher system efficiency.

Each phase can be operated at a switching frequency up to 1 MHz, resulting in an effective ripple frequency of up to 2 MHz at the input and the output. The two phases operate 180 degrees out-of-phase.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments.



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### SIMPLIFIED APPLICATION DIAGRAM



UDG-08001

### ORDERING INFORMATION

| T <sub>A</sub> | PACKAGE          | PART NUMBER  | TAPE AND REEL QUANTITY |
|----------------|------------------|--------------|------------------------|
| -40°C to 85°C  | Plastic QFN(RHB) | TPS40132RHBT | 250                    |
|                |                  | TPS40132RHBR | 3000                   |

## ABSOLUTE MAXIMUM RATING

over operating free-air temperature range unless otherwise noted

|                     |                                                              | <b>TPS40132</b>        | <b>UNITS</b> |
|---------------------|--------------------------------------------------------------|------------------------|--------------|
| Input voltage range | VDD                                                          | -1 to 30               | V            |
|                     | DIFFO, VOUT                                                  | $V_{BP8}$              |              |
|                     | SW1, SW2                                                     | -1 to 44               |              |
|                     | BP8                                                          | -1 to 10               |              |
|                     | BOOT1, BOOT2, HDRV1, HDRV2                                   | -0.3 to $V_{SW} + 6.0$ |              |
|                     | All other pins                                               | -0.3 to 6.0            |              |
| Sourcing current    | RT                                                           | 200                    | $\mu A$      |
| $T_J$               | Operating junction temperature range                         | -40 to 125             | $^{\circ}C$  |
| $T_{stg}$           | Storage temperature                                          | -55 to 150             |              |
|                     | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260                    |              |

## RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range unless otherwise noted<sup>(1)</sup>

|                     |                                                              | <b>TPS40132</b>        | <b>UNITS</b> |
|---------------------|--------------------------------------------------------------|------------------------|--------------|
| Input voltage range | VDD                                                          | 4.5 to 28              | V            |
|                     | DIFFO, VOUT                                                  | $(V_{BP8}-1)$          |              |
|                     | SW1, SW2                                                     | -1 to 44               |              |
|                     | BP8                                                          | -1 to 8                |              |
|                     | BOOT1, BOOT2, HDRV1, HDRV2                                   | -0.3 to $V_{SW} + 5.5$ |              |
|                     | All other pins                                               | -0.3 to 5.5            |              |
| Sourcing current    | RT                                                           | 200                    | $\mu A$      |
| $T_A$               | Operating ambient temperature range                          | -40 to 85              | $^{\circ}C$  |
|                     | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260                    |              |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

**ELECTRICAL CHARACTERISTICS**
 $T_A = -40^\circ\text{C}$  to  $85^\circ\text{C}$ ,  $V_{IN} = 5.0\text{ V}$ ,  $V_{DD} = 12.0\text{ V}$ ,  $R_{RT} = 64.9\text{ k}\Omega$ ,  $T_J = T_A$  (unless otherwise noted)

| PARAMETER                         |                                                              | TEST CONDITIONS                                                                        | MIN           | TYP   | MAX       | UNIT          |
|-----------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------|---------------|-------|-----------|---------------|
| <b>VIN5 INPUT SUPPLY</b>          |                                                              |                                                                                        |               |       |           |               |
| $V_{IN}$                          | Operating voltage range, VIN5                                |                                                                                        | 4.5           | 5.0   | 5.8       | V             |
| $I_{IN}$                          | Shutdown current, VIN5                                       | EN/SYNC = GND                                                                          |               |       | 5         | $\mu\text{A}$ |
|                                   | Operating current                                            | Outputs switching, No load                                                             |               | 1.0   | 2.0       | mA            |
| <b>BP5 INPUT SUPPLY</b>           |                                                              |                                                                                        |               |       |           |               |
|                                   | Operating voltage range                                      |                                                                                        | 4.5           | 5.0   | 5.5       | V             |
| $I_{BP5}$                         | Operating current                                            | Outputs switching, no external FETs                                                    |               | 3     | 5         | mA            |
|                                   | Turn-on BP5 rising                                           |                                                                                        | 3.90          | 4.25  | 4.45      | V             |
|                                   | Turn-off hysteresis <sup>(1)</sup>                           |                                                                                        |               | 150   |           | mV            |
| <b>VDD</b>                        | <b>INPUT SUPPLY</b>                                          |                                                                                        | 4.5           |       | 28        | V             |
| $BP8_{VBP8}$                      | Output Voltage                                               | Internal load < 1 mA, No external load                                                 |               | 7.5   |           | V             |
| <b>OSCILLATOR/SYNCHRONIZATION</b> |                                                              |                                                                                        |               |       |           |               |
|                                   | Phase frequency accuracy                                     | $R_T = 64.9\text{ k}\Omega$                                                            | 355           | 400   | 455       | kHz           |
|                                   |                                                              | $R_T = 64.9\text{ k}\Omega$ , $0^\circ\text{C} \leq T_A \leq 85^\circ\text{C}$         | 360           | 400   | 440       |               |
|                                   | Phase frequency set range <sup>(1)</sup>                     |                                                                                        | 100           |       | 1200      |               |
|                                   | Synchronization frequency range <sup>(1)</sup>               |                                                                                        | 800           |       | 9600      |               |
|                                   | Synchronization input threshold <sup>(1)</sup>               | High level input voltage                                                               | $V_{BP5}-0.5$ |       |           | V             |
|                                   |                                                              | Low level input voltage                                                                |               |       | 0.5       |               |
| <b>EN/SYNC</b>                    |                                                              |                                                                                        |               |       |           |               |
|                                   | Bandgap enable threshold                                     | Pulse width > 50 ns                                                                    | 0.8           | 1.0   | 1.5       | V             |
|                                   | PWM switching enable <sup>(1)</sup>                          |                                                                                        | 3.2           |       | $V_{BP5}$ |               |
| <b>PWM</b>                        |                                                              |                                                                                        |               |       |           |               |
|                                   | Maximum duty cycle per channel <sup>(1)</sup>                |                                                                                        |               | 87.5% |           |               |
|                                   | Minimum duty cycle per channel <sup>(1)</sup>                |                                                                                        |               | 0     |           |               |
| <b>VREF</b>                       |                                                              |                                                                                        |               |       |           |               |
|                                   | Voltage reference                                            | $I_{LOAD} = 100\text{ }\mu\text{A}$ , $0^\circ\text{C} \leq T_A \leq 85^\circ\text{C}$ |               | 600   |           | mV            |
| <b>ERROR AMPLIFIER</b>            |                                                              |                                                                                        |               |       |           |               |
| $V_{FB}$                          | Voltage feedback, trimmed (including differential amplifier) | $0^\circ\text{C} \leq T_A \leq 85^\circ\text{C}$                                       | 596           | 600   | 604       | mV            |
| CMRR                              | Input common mode range <sup>(1)</sup>                       |                                                                                        | 0.0           | 0.67  | 2.0       | mV            |
|                                   | Input bias current                                           | $V_{FB} = 0.6\text{ V}$                                                                |               | 55    | 200       | nA            |
|                                   | Input offset voltage                                         |                                                                                        |               | 0     |           | V             |
| $I_{SRC}$                         | Output source current                                        | $V_{COMP} = 1.1\text{ V}$ , $V_{FB} = 0.5\text{ V}$                                    | 1             | 2     |           | mA            |
| $I_{SINK}$                        | Output sink current                                          | $V_{COMP} = 1.1\text{ V}$ , $V_{FB} = V_{BP5}$                                         | 1             | 2     |           |               |
| $V_{OH}$                          | High-level output voltage                                    | $I_{COMP} = -1\text{ mA}$                                                              | 2.5           | 2.9   |           | V             |
| $V_{OL}$                          | low-level output voltage                                     | $I_{COMP} = 1\text{ mA}$                                                               |               | 0.5   | 0.8       |               |
| $G_{BW}$                          | Gain bandwidth <sup>(1)</sup>                                |                                                                                        | 3             | 5     |           | MHz           |
| $A_{VOL}$                         | Open loop gain <sup>(1)</sup>                                |                                                                                        | 60            | 90    |           | dB            |

(1) Ensured by design. Not production tested.

**ELECTRICAL CHARACTERISTICS (continued)**
 $T_A = -40^\circ\text{C}$  to  $85^\circ\text{C}$ ,  $V_{IN} = 5.0\text{ V}$ ,  $V_{DD} = 12.0\text{ V}$ ,  $R_{RT} = 64.9\text{ k}\Omega$ ,  $T_J = T_A$  (unless otherwise noted)

| PARAMETER                        |                                               | TEST CONDITIONS                                                                                                                                  | MIN   | TYP   | MAX           | UNIT             |          |
|----------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|---------------|------------------|----------|
| <b>SOFT START</b>                |                                               |                                                                                                                                                  |       |       |               |                  |          |
| $I_{SS}$                         | Soft-start source current                     | 32 clocks after EN/SYNC before SS current begins                                                                                                 | 3.0   | 5.0   | 7.0           | $\mu\text{A}$    |          |
| $R_{SS}$                         | Soft-start pull down resistance               |                                                                                                                                                  |       |       | 500           | $\Omega$         |          |
| $V_{SS}$                         | Fault enable threshold voltage                |                                                                                                                                                  | 0.95  | 1.00  | 1.05          | $\text{V}$       |          |
| <b>CURRENT SENSE AMPLIFIER</b>   |                                               |                                                                                                                                                  |       |       |               |                  |          |
|                                  | Input offset voltage                          | CS1, CS2                                                                                                                                         | -15   | -3    | 10            | $\text{mV}$      |          |
|                                  | Gain transfer to PWM comparator               | $-100\text{ mV} \leq V_{CS} \leq 100\text{ mV}$ , $V_{CSRT} = 1.5\text{ V}$                                                                      |       | 5     |               | $\text{V/V}$     |          |
|                                  | Gain variance between phases                  | $V_{CS} - V_{CSRTn} = 100\text{ mV}$                                                                                                             | -6%   | 0     | 6%            |                  |          |
|                                  | Input offset variance between phases          | $V_{CS} = 0\text{ V}$                                                                                                                            | -6    | 0     | 6             | $\text{mV}$      |          |
|                                  | Input common mode <sup>(2)</sup>              |                                                                                                                                                  | 0     | 1     | $V_{BP8-0.7}$ | $\text{V}$       |          |
|                                  | Bandwidth <sup>(2)</sup>                      |                                                                                                                                                  | 18    |       |               | $\text{MHz}$     |          |
| <b>DIFFERENTIAL AMPLIFIER</b>    |                                               |                                                                                                                                                  |       |       |               |                  |          |
|                                  | Gain                                          |                                                                                                                                                  |       | 1     |               | $\text{V/V}$     |          |
|                                  | Gain tolerance                                | $V_{OUT} = 5.5\text{ V}$ vs $V_{OUT} = 0.6\text{ V}$ , $V_{GSNS} = 0\text{ V}$                                                                   | -0.5% |       | 0.5%          |                  |          |
| CMRR                             | Common mode rejection ratio                   | $0.6\text{ V} \leq V_{OUT} \leq 5.5\text{ V}$                                                                                                    | 50    |       |               | $\text{dB}$      |          |
|                                  | Output source current                         | $V_{OUT} - V_{GSNS} = 2.0\text{ V}$ , $V_{DIFFO} \geq 1.95\text{ V}$                                                                             | 2     | 4     |               | $\text{mA}$      |          |
|                                  | Output sink current                           | $V_{OUT} - V_{GSNS} = 2.0\text{ V}$ , $V_{DIFFO} \geq 2.05\text{ V}$                                                                             | 2     | 4     |               |                  |          |
|                                  | Bandwidth <sup>(2)</sup>                      |                                                                                                                                                  | 5     |       |               | $\text{MHz}$     |          |
|                                  | Input impedance, non-inverting <sup>(2)</sup> | $V_{OUT}$ to GND                                                                                                                                 |       | 40    |               | $\text{k}\Omega$ |          |
|                                  | Input impedance, inverting <sup>(2)</sup>     | $V_{GSNS}$ to $V_{DIFFO}$                                                                                                                        |       | 40    |               |                  |          |
| <b>GATE DRIVERS</b>              |                                               |                                                                                                                                                  |       |       |               |                  |          |
|                                  | Source on-resistance, HDRV1, HDRV2            | $V_{BOOT1} = 5\text{ V}$ , $V_{BOOT2} = 5\text{ V}$ , $V_{SW1} = 0\text{ V}$ , $V_{SW2} = 0\text{ V}$ , Sourcing 100 mA                          | 1.0   | 2.0   | 3.5           | $\Omega$         |          |
|                                  | Sink on-resistance, HDRV1, HDRV2              | $V_{BOOT1} = 5\text{ V}$ , $V_{BOOT2} = 5\text{ V}$ , $V_{VIN5} = 5\text{ V}$ , $V_{SW1} = 0\text{ V}$ , $V_{SW2} = 0\text{ V}$ , Sinking 100 mA | 0.5   | 1.0   | 2.0           |                  |          |
|                                  | Source on-resistance, LDRV1, LDRV2            | $V_{VIN5} = 5\text{ V}$ , $V_{SW1} = 0\text{ V}$ , $V_{SW2} = 0\text{ V}$ , Sourcing 100 mA                                                      |       | 1     | 2             | 3.5              | $\Omega$ |
|                                  | Sink on-resistance, LDRV1, LDRV2              | $V_{VIN5} = 5\text{ V}$ , $V_{SW1} = 0\text{ V}$ , $V_{SW2} = 0\text{ V}$ , Sinking 100 mA                                                       |       | 0.30  | 0.75          | 1.50             |          |
| $t_{RISE}$                       | Rise time, HDRV <sup>(2)</sup>                | $C_{LOAD} = 3.3\text{ nF}$                                                                                                                       |       | 25    | 75            | $\text{ns}$      |          |
| $t_{FALL}$                       | Fall time, HDRV <sup>(2)</sup>                | $C_{LOAD} = 3.3\text{ nF}$                                                                                                                       |       | 25    | 75            |                  |          |
| $t_{RISE}$                       | Rise time, LDRV <sup>(2)</sup>                | $C_{LOAD} = 3.3\text{ nF}$                                                                                                                       |       | 25    | 75            |                  |          |
| $t_{FALL}$                       | Fall time, LDRV <sup>(2)</sup>                | $C_{LOAD} = 3.3\text{ nF}$                                                                                                                       |       | 25    | 60            |                  |          |
| $t_{DEAD}$                       | Dead time <sup>(2)</sup>                      | SW falling to LDRV rising                                                                                                                        |       | 50    |               |                  |          |
|                                  |                                               | LDRV falling to SW rising                                                                                                                        |       | 30    |               |                  |          |
| $t_{ON}$                         | Minimum controllable on-time <sup>(2)</sup>   | $C_{LOAD} = 3.3\text{ nF}$                                                                                                                       |       | 150   |               |                  |          |
| <b>OUTPUT UNDERVOLTAGE FAULT</b> |                                               |                                                                                                                                                  |       |       |               |                  |          |
|                                  | Undervoltage fault threshold                  | $V_{FB}$ relative to GND                                                                                                                         | 480   | 504   | 522           | $\text{mV}$      |          |
|                                  |                                               | $V_{FB}$ relative to $V_{VREF}$                                                                                                                  | -20%  | -16%  | -13%          |                  |          |
| <b>OUTPUT OVERVOLTAGE SET</b>    |                                               |                                                                                                                                                  |       |       |               |                  |          |
|                                  | Overvoltage threshold                         | $V_{OVSET}$ relative to GND                                                                                                                      | 660   | 675   | 690           | $\text{mV}$      |          |
|                                  |                                               | $V_{OVSET}$ relative to $V_{VREF}$                                                                                                               | 10%   | 12.5% | 15%           |                  |          |

(2) Ensured by design. Not production tested.

**ELECTRICAL CHARACTERISTICS (continued)**
 $T_A = -40^\circ\text{C}$  to  $85^\circ\text{C}$ ,  $V_{IN} = 5.0\text{ V}$ ,  $V_{DD} = 12.0\text{ V}$ ,  $R_{RT} = 64.9\text{ k}\Omega$ ,  $T_J = T_A$  (unless otherwise noted)

| PARAMETER                      |                                   | TEST CONDITIONS                | MIN | TYP   | MAX  | UNIT          |
|--------------------------------|-----------------------------------|--------------------------------|-----|-------|------|---------------|
| <b>RAMP</b>                    |                                   |                                |     |       |      |               |
|                                | Ramp amplitude <sup>(3)</sup>     |                                | 0.4 | 0.5   | 0.6  | V             |
|                                | Ramp valley <sup>(3)</sup>        |                                |     | 1.4   |      |               |
| <b>POWER GOOD</b>              |                                   |                                |     |       |      |               |
|                                | PGOOD high threshold              | $V_{FB}$ relative to $V_{REF}$ | 5%  | 7%    | 9%   |               |
|                                | PGOOD low threshold               | $V_{FB}$ relative to $V_{REF}$ | -9% | -7%   | -5%  |               |
| $V_{OL}$                       | Low-level output voltage          | $I_{PGOOD} = 4\text{ mA}$      |     | 0.35  | 0.60 | V             |
| $I_{LEAK}$                     | PGOOD bias current                | $V_{PGOOD} = 5.0\text{ V}$     |     | 50    | 80   | $\mu\text{A}$ |
| <b>INPUT UVLO PROGRAMMABLE</b> |                                   |                                |     |       |      |               |
|                                | Input threshold voltage, turn-on  |                                | 0.9 | 1.0   | 1.1  | V             |
|                                | Input threshold voltage, turn-off |                                |     | 0.810 |      |               |

(3) Ensured by design. Not production tested.



### Terminal Functions

| TERMINAL |     | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                             |
|----------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO. |     |                                                                                                                                                                                                                                                                                                                                         |
| AGND     | 20  | -   | Low noise ground connection to the device.                                                                                                                                                                                                                                                                                              |
| BOOT1    | 1   | I   | Provides a bootstrapped supply for the high-side FET driver for PWM1, enabling the gate of the high-side FET to be driven above the input supply rail. Connect a capacitor from this pin to SW1 pin and a Schottky diode from this pin to VIN5.                                                                                         |
| BOOT2    | 24  | I   | Provides a bootstrapped supply for the high-side FET driver for PWM2, enabling the gate of the high-side FET to be driven above the input supply rail. Connect a capacitor from this pin to SW2 pin and a Schottky diode from this pin to VIN5.                                                                                         |
| BP5      | 21  | I   | Filtered input from the VIN5 pin. A 10- $\Omega$ resistor should be connected between VIN5 and BP5 and a 1.0- $\mu$ F ceramic capacitor should be connected from this pin to ground.                                                                                                                                                    |
| BP8      | 13  | O   | Output of the LDO that powers the differential amplifier and the current sense amplifiers. The voltage is approximately (V <sub>VDD</sub> - 0.2 V) until the output regulates at approximately 7.5 V. Decouple this pin with a minimum capacitance of 1.0- $\mu$ F to GND.                                                              |
| COMP     | 8   | O   | Output of the error amplifier. The voltage at this pin determines the duty cycle for the PWM.                                                                                                                                                                                                                                           |
| CS1      | 6   | I   | These pins are used to sense the inductor phase current. Inductor current can be sensed with an external current sense resistor or by using an external R-C circuit and the inductor's DC resistance. The traces for these signals must be connected directly at the current sense element. See Layout Guidelines for more information. |
| CS2      | 19  | I   | Return point of current sense voltage. The traces for these signals must be connected directly at the current sense element. See Layout Guidelines for more information.                                                                                                                                                                |
| CSRT1    | 7   | I   | Return point of current sense voltage. The traces for these signals must be connected directly at the current sense element. See Layout Guidelines for more information.                                                                                                                                                                |
| CSRT2    | 18  | I   |                                                                                                                                                                                                                                                                                                                                         |
| DIFFO    | 5   | O   | Output of the differential amplifier. The voltage at this pin represents the true output voltage without IR drops that result from high-current in the PCB traces. The VOUT and GSNS pins must be connected directly at the point of load where regulation is required. See Layout Guidelines for more information.                     |
| +EA      | 10  | I   | This is the input to the non-inverting input of the Error Amplifier. This pin is normally connected to the VREF pin and is the voltage that the feedback loop regulates to.                                                                                                                                                             |
| EN/SYNC  | 14  | I   | A logic high signal on this input enables the controller operation. A pulsing signal to this pin synchronizes the rising edge of SW to the falling edge of an external clock source.                                                                                                                                                    |
| FB       | 11  | I   | Inverting input of the error amplifier. In closed loop operation, the voltage at this pin is the internal reference level of 600 mV. This pin is also used for the PGOOD and undervoltage comparators.                                                                                                                                  |
| GSNS     | 4   | I   | Inverting input of the differential amplifier. This pin should be connected to ground at the point of load.                                                                                                                                                                                                                             |
| HDRV1    | 32  | O   | Gate drive output for the high-side N-channel MOSFET switch for PWM1. Output is referenced to SW1 and is bootstrapped for enhancement of the high-side switch.                                                                                                                                                                          |

## Terminal Functions (continued)

| TERMINAL |     | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                  |
|----------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO. |     |                                                                                                                                                                                                                                                                                                                                                                              |
| HDRV2    | 25  | O   | Gate drive output for the high-side N-channel MOSFET switch for PWM2. Output is referenced to SW2 and is bootstrapped for enhancement of the high-side switch                                                                                                                                                                                                                |
| ILIM     | 15  | I   | Used to set the cycle-by-cycle current limit threshold. If ILIM threshold is reached, the PWM cycle is terminated and the converter delivers limited current to the output. The relationship between ILIM and the maximum phase current is described in <a href="#">Equation 2</a> and <a href="#">Equation 3</a> . See the Overcurrent Protection section for more details. |
| LDRV1    | 29  | O   | Gate drive output for the low-side synchronous rectifier (SR) N-channel MOSFET for PWM1. See <i>Layout Considerations</i> section.                                                                                                                                                                                                                                           |
| LDRV2    | 27  | O   | Gate drive output for the low-side synchronous rectifier (SR) N-channel MOSFET for PWM2. See <i>Layout Considerations</i> section.                                                                                                                                                                                                                                           |
| OVSET    | 2   | I   | A resistor divider, on this pin connected to the output voltage sets the overvoltage sense point.                                                                                                                                                                                                                                                                            |
| PGOOD    | 16  | O   | Power good indicator of the output voltage. This open-drain output connects to a voltage via an external resistor. When the FB pin voltage is between 93% and 107% of VREF, the PGOOD output is in a high impedance state.                                                                                                                                                   |
| PGND     | 28  | -   | Power ground reference for the controller lower gate drivers. There should be a high-current return path from the sources of the lower MOSFETs to this pin.                                                                                                                                                                                                                  |
| RT       | 17  | I   | Connecting a resistor from this pin to ground sets the oscillator frequency.                                                                                                                                                                                                                                                                                                 |
| SS       | 23  | I   | Provides user programmable soft-start by means of a capacitor connected to the pin. If an undervoltage or over current fault is detected the soft-start capacitor cycles 7 times with no switching before a normal soft-start sequence allowed.                                                                                                                              |
| SW1      | 31  | I   | Connect to the switched node on converter 1. Power return for the channel 1 upper gate driver. There should be a high-current return path from the source of the upper MOSFET to this pin. It is also used by the adaptive gate drive circuits to minimize the dead time between upper and lower MOSFET conduction.                                                          |
| SW2      | 26  | I   | Connect to the switched node on converter 2. Power return for the channel 2 upper gate driver. There should be a high-current return path from the source of the upper MOSFET to this pin. It is also used by the adaptive gate drive circuits to minimize the dead time between upper and lower MOSFET conduction.                                                          |
| UVLO     | 22  | O   | A voltage divider from VIN to this pin, set to 1V, determines the input voltage that starts the controller.                                                                                                                                                                                                                                                                  |
| VDD      | 12  | I   | Power input for the LDO linear regulator that powers the differential amplifier and the current sense amplifiers.                                                                                                                                                                                                                                                            |
| VOUT     | 3   | I   | Non-inverting input of the differential amplifier. This pin should be connected to VOUT at the point of load.                                                                                                                                                                                                                                                                |
| VREF     | 9   | O   | Output of an internal reference voltage. The load may be up to 100- $\mu$ A DC.                                                                                                                                                                                                                                                                                              |
| VIN5     | 30  | I   | Power input for the device. A 1.0- $\mu$ F ceramic capacitor should be connected from this pin to ground.                                                                                                                                                                                                                                                                    |

**FUNCTIONAL BLOCK DIAGRAM**


UDG-08002

## FUNCTIONAL DESCRIPTION

The TPS40132 uses programmable fixed-frequency, peak current mode control with forced phase current balancing. Phase current is sensed by using either the DCR (direct current resistance) of the filter inductors or current sense resistors installed in series with output. The first method involves generation of a current signal with an R-C circuit (shown in the applications diagram). The R-C values are selected by matching time constants of the RC circuit and the inductor time constant,  $R \times C = L/DCR$ . With either current sense method, the current signal is amplified and superimposed on the amplified voltage error signal to provide current mode PWM control.

Other features include: a true differential output sense amplifier, programmable current limit, programmable output over-voltage set-point, capacitor set soft-start, power good indicator, programmable input undervoltage lockout (UVLO), user programmable operation frequency for design flexibility, external synchronization capability, programmable pulse-by-pulse overcurrent protection, output undervoltage shutdown and restart.

### Startup Sequence

Figure 1 shows a typical start up with the VIN5 and BP5 applied to the controller and then the EN/SYNC being enabled. Shut down occurs when the VIN5 is removed



UDG-07118

**Figure 1. Startup and Shutdown Sequence**

### Differential Amplifier (U7)

The unity gain differential amplifier with high bandwidth allows improved regulation at a user-defined point and eases layout constraints. The output voltage is sensed between the VOUT and GSNS pins. The output voltage programming divider is connected to the output of the amplifier (DIFO).

If there is no need for a differential amplifier, the differential amplifier can be disabled by connecting the GSNS pin to the BP5 pin and leaving VOUT and DIFO open. The voltage programming divider in this case should be connected directly to the output of the converter. The overall system accuracy will be degraded without using the internal differential amplifier.



**Figure 2. Differential Amplifier Configuration**

Because of the resistor configuration of the differential amplifier, the input impedance must be kept very low or there an error occurs in setting the output voltage.

### Current Sensing and Balancing (U1, U9 and U18)

The controller employs peak current mode control scheme, thus naturally provides certain degree of current balancing. With current mode, the level of current feedback should comply with certain guidelines depending on duty factor known as “slope compensation” to avoid the sub-harmonic instability. This requirement can prohibit achieving a higher degree of phase current balance. To avoid the controversy, a separate current loop that forces phase currents to match is added to the proprietary control scheme. This effectively provides high degree of current sharing independent of the controller’s small signal response and is implemented in U9,  $I_{CTRL}$ . The useable range of the controller bandwidth is also extended.

High bandwidth current amplifiers, U1 and U18 can accept as an input voltage either the voltage drop across dedicated precise current sense resistors, or inductor’s DCR voltage derived by an RC network. The wide range of current sense arrangements ease the cost/complexity constraints and provides superior performance compared to controllers utilizing the low-side MOSFET current sensing. See the *Inductor DCR Current Sense* section for more information on selecting component values for the R-C network.

### Hiccup Mode

When the soft-start cycle is complete and soft-start voltage exceeds 1 V, the hiccup mode is enabled for output overcurrent and undervoltage protection. The hiccup mode is invoked when overcurrent or undervoltage faults are detected. The hiccup mode allows a time for a fault to clear itself, for instance, a momentary short circuit on the output. The hiccup mode consists of 7 cycles of charging and discharging the soft-start capacitor, and then attempting a re-start. If the fault has been cleared, the re-start causes the output to come up in regulation. If the fault has not been cleared, the hiccup mode is initiated again, and another restart occurs after another 7 soft-start cycles.

### PowerGood

The PGOOD pin indicates when the inputs and output are within their specified ranges of operation. Also monitored are the EN/SYNC and SS pins. PGOOD has high impedance when indicating inputs and outputs are within specified limits and is pulled low to indicate an out-of-limits condition.

### Soft-Start

A capacitor connected to the soft start pin (SS) sets the power-up time. When EN is high and POR is cleared, the calibrated current source starts charging the external soft start capacitor. The PGOOD pin is held low during the start up. The rising voltage across the capacitor serves as a reference for the error amplifier, U12. When the soft-start voltage reaches the level of the reference voltage, the converter’s output reaches the regulation point and further voltage rise of the soft start voltage has no effect on the output. When the soft start voltage reaches 1.0 V, the power good (PGOOD) function is cleared to be reported on the PGOOD pin. Normally the PGOOD pin goes high at this time. [Equation 1](#) is used to calculate the value of the soft-start capacitor.

$$t_{ss} \approx \frac{0.6 \times C_{SS}}{5 \times 10^{-6}} \quad (1)$$

## Overcurrent Protection

The overcurrent function, U19, monitors the output of current sense amplifiers U1 and U18. These currents are converted to voltages and compared to the voltage on the ILIM pin. The relationship between the maximum phase current and the current sense resistance is given in the following equation. In case a threshold of  $V_{ILIM}/3.75$  is exceeded the PWM cycle on the associated phase is terminated. The overcurrent threshold,  $I_{PH(max)}$ , and the voltage to set on the ILIM pin is determined by [Equation 2](#) and [Equation 3](#).

$$V_{ILIM} = 3.75 \times I_{PH(max)} \times R_{CS} \quad (2)$$

$$I_{PH(max)} = \frac{I_{OUT}}{2} + \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{2 \times L_{OUT} \times f_{SW} \times V_{IN}}$$

where

- $I_{PH(max)}$  is a maximum value of the phase current allowed
- $I_{OUT}$  is the total maximum DC output current
- $R_{CS}$  is a value of the current sense resistor used or the DCR value of the output inductor,  $L_{OUT}$  (3)

If the overcurrent condition persists, both phases have PWM cycles terminated by the overcurrent signals. This puts a converter in a constant current mode with the output current programmed by the ILIM voltage. A counter is incremented for each PWM cycle in which an overcurrent event is detected. The counter is reset every 32 PWM cycles. If the counter accumulates a count of 7 before being reset, the converter enters a hiccup mode. The HDRV and LDRV signals are set low during the hiccup mode.

The SS capacitor serves as a hiccup timing capacitor controlled by U20, the fault control circuit. The soft-start pin is periodically charged and discharged by U20. After seven hiccup cycles, the controller attempts another soft-start cycle to restore normal operation. If the overload condition persists, the controller returns to the hiccup mode. This condition may continue indefinitely. In such conditions the average current delivered to the load is approximately 1/8 of the set overcurrent value.

## Overvoltage Protection, Non-Latching

The voltage on OVSET is compared with 0.675 V, 12.5% higher than VREF, in U25 to determine the output overvoltage point. When an overvoltage is detected, the output drivers command the upper MOSFETs off and the lower MOSFETs on. If the overvoltage condition has been cleared, the output comes up and normal operation continues. Turning the lower MOSFET on may cause the output to reach an undervoltage condition and enter the hiccup mode. Using a voltage divider with the same ratio, that sets the output voltage, an output overvoltage is declared when the output rises 12.5% above nominal.

## Output Undervoltage Protection

If the output voltage, as sensed by U19 on the FB pin becomes less than 0.504 V, the undervoltage protection threshold (84% of VREF), the controller enters the hiccup mode.

## Programmable Input Undervoltage Lockout Protection

A voltage divider that sets 1V on the UVLO pin determines when the controller starts operating. Operation commences when the voltage on the UVLO pin exceeds 1.0 V. If the voltage on the UVLO pin falls to 0.81 V, the controller is turned off and the HDRV and LDRV signals are set low.

## Power-On Reset (POR)

The power-on reset (POR) function, U22, insures the VIN5 and BP5 voltages are within their regulation windows before the controller is allowed to start.

## Fault Masking Operation

If the SS pin voltage is externally limited below the 1-V threshold, the controller only responds to overcurrent and overvoltage protection, and the PGOOD output is always low. The overcurrent protection continues to terminate the PWM cycle every time the threshold is exceeded, but the hiccup mode is not entered.

## Fault Conditions and MOSFET Control

[Table 1](#) shows a summary of the fault conditions and the state of the MOSFETs.

**Table 1. Fault Conditions**

| FAULT MODE                     | UPPER MOSFET     | LOWER MOSFET     |
|--------------------------------|------------------|------------------|
| EN/SYNC = LOW                  | OFF              | OFF              |
| FIXED UVLO, $V_{BP5} < 4.25$ V | OFF              | OFF              |
| Programmable UVLO, $< 1.0$ V   | OFF              | OFF              |
| Output undervoltage            | OFF, Hiccup mode | OFF, Hiccup mode |
| Output overvoltage             | OFF              | ON               |
| Output overcurrent             | OFF, Hiccup mode | OFF, Hiccup mode |

## Setting the Switching Frequency

The clock frequency is programmed by the value of the timing resistor connected from the RT pin to ground. See [Equation 4](#).

$$R_T = 0.8 \times \left[ \left( \frac{36 \times 10^3}{f_{PH}} \right) - 9 \right] \quad (4)$$

$f_{PH}$  is a single phase frequency, kHz. The RT resistor value is expressed in k $\Omega$ . See [Figure 3](#).



**Figure 3. Phase Switching Frequency vs. Timing Resistance**

## EN/SYNC Function

The output ripple frequency is twice that of the single-phase frequency. The switching frequency of the controller can be synchronized to an external clock applied to the EN/SYNC pin. The external clock synchronizes the rising edge of HDRV and the falling edge of an external clock source. The switching frequency is one-eighth of the external clock frequency.

## Setting Overcurrent Protection

Setting the overcurrent protection is given in the following equations. Care must be taken when calculating  $V_{ILIM}$  to include the increase in  $R_{CS}$  caused by the output current as it approaches the overcurrent trip point. The DCR ( $R_{CS}$  in the equation) of the inductor increases approximately 0.39% per degree Centigrade.

$$V_{ILIM} = 3.75 \times I_{PH(max)} \times R_{CS} \quad (5)$$

$$I_{PH(max)} = \frac{I_{OUT}}{2} + \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{2 \times L_{OUT} \times f_{SW} \times V_{IN}}$$

where

- $I_{PH(max)}$  is a maximum value of the phase current allowed
- $I_{OUT}$  is the total maximum DC output current
- $L_{OUT}$  is the output inductor value
- $f_{SW}$  is the switching frequency
- $V_{OUT}$  is the output voltage
- $V_{IN}$  is the input voltage
- $R_{CS}$  is a value of the current sense resistor used or the DCR value of the output inductor,  $L_{OUT}$

## Resistor Divider Calculation for VOUT, ILIM, OVSET and UVLO

Use [Figure 4](#) for setting the output voltage, current limit voltage and overvoltage setting voltage. Select  $R_{BIAS}$  using [Equation 7](#). With a voltage divider from  $V_{REF}$ , select  $R6$  using [Equation 8](#). With a voltage from DIFFO select  $R4$  using [Equation 9](#). With a voltage divider from  $V_{IN}$ , select  $R8$  using [Equation 10](#).

$$R_{BIAS} = 0.6 \times \frac{R1}{(V_{OUT} - 0.6)} \quad (7)$$

$$R6 = R5 \times \frac{V_{ILIM}}{(0.6 - V_{ILIM})} \quad (8)$$

$$R4 = 0.675 \times \frac{R3}{(V_{OUT(ov)} - 0.675)} \quad (9)$$

$$R8 = 1.0 \times \frac{R7}{(V_{IN} - 1.0)} \quad (10)$$



**Figure 4. Use for Resistor Divider Calculations**

## INDUCTOR DCR CURRENT SENSE

The preferred method for sampling the output current for the TPS40132 is known as the *inductor DCR* method. This is a *lossless* approach, as opposed to using a discrete current sense resistor which occupies board area and impacts efficiency as well. The inductor DCR implementation is shown in [Figure 5](#).



**Figure 5. Inductor DCR Current Sense Approach**

The inductor L1 consists of inductance, L, and resistance, DCR. The time constant of the inductor: L / DCR should equal the R1×C1 time constant. Then choosing a value for C1 (0.1  $\mu$ F is a good choice) solving for R1 is shown in [Equation 11](#).

$$R1 = \frac{L}{DCR \times C1} \quad (11)$$

The voltage into the current sense amplifier of the controller,  $V_C$ , is calculated in [Equation 12](#).

$$V_C = (V_{IN} - V_{OUT}) \times \frac{V_{OUT}}{R1 \times C1 \times f_{SW} \times V_{IN}} + I_{OC} \times DCR \quad (12)$$

As the DC load increases the majority of the voltage,  $V_C$ , is determined by  $(I_{OC} \times DCR)$ , where  $I_{OC}$  is the per phase DC output current. It is important that at the overcurrent set point that the peak voltage of  $V_C$  does not exceed 60 mV, the maximum differential input voltage. If the voltage  $V_C$  exceeds 60 mV, a resistor,  $R2$ , can be added in parallel with  $C1$  as shown in [Figure 6](#). Adding  $R2$  reduces the equivalent inductor DCR by the ratio shown in [Equation 14](#)



**Figure 6. Using Resistor R2 to Reduce the Current Sense Amplifier Voltage**

The parallel combination of  $R1$  and  $R2$  is shown in [Equation 13](#).

$$R1 \parallel R2 = \frac{L}{DCR \times C1} \quad (13)$$

The ratio shown in [Equation 14](#) provides the required voltage attenuation.

$$\frac{R2}{R1 + R2} \quad (14)$$

## LAYOUT CONSIDERATIONS

### Power Stage

A synchronous BUCK power stage has two primary current loops. One is the input current loop that carries high AC discontinuous current. The other is the output current loop that carries high DC continuous current.

The input current loop includes the input capacitors, the main switching MOSFET, the inductor, the output capacitors and the ground path back to the input capacitors. To keep this loop as small as possible, it is generally good practice to place some ceramic capacitance directly between the drain of the main switching MOSFET and the source of the synchronous rectifier (SR) through a power ground plane directly under the MOSFETs.

The output current loop includes the SR MOSFET, the inductor, the output capacitors, and the ground return between the output capacitors and the source of the SR MOSFET. As with the input current loop, the ground return between the output capacitor ground and the source of the SR MOSFET should be routed under the inductor and SR MOSFET to minimize the power loop area.

The SW node area should be as small as possible to reduce the parasitic capacitance and minimize the radiated emissions. The gate drive loop impedance (HDRV-gate-source-SW and LDRV-gate-source- GND) should be kept to as low as possible. The HDRV and LDRV connections should widen to 20 mils as soon as possible out from the device's pin.

### Device Peripheral

The TPS40132 provides separate signal ground (GND) and power ground (PGND) pins. It is required to separate properly the circuit grounds. The return path for the pins associated with the power stage should be through PGND. The other pins especially for those sensitive pins such as FB, RT and ILIM should be through the low noise GND. The GND and PGND plane are suggested to be connected at the output capacitor with single 20 mil trace.

A minimum 0.1- $\mu$ F ceramic capacitor must be placed as close to the VDD pin and GND as possible with at least 15-mil wide trace from the bypass capacitor to the GND. A 1- $\mu$ F ceramic capacitor should be placed as close to VIN5 pin and GND as possible.

BP5 is the filtered input from the VIN5 pin. A 10  $\Omega$  resistor should be connected between VIN5 and BP5 and a 1- $\mu$ F ceramic capacitor should be connected from BP5 to GND. Both components should be as close to BP5 pin as possible.

When DCR sensing method is applied, the sensing resistor is placed close to the SW node. It is connected to the inductor with Kelvin connection. The sensing traces from the power stage to the device should be away from the switching components. The sensing capacitor should be placed very close to the CS and CSRT pins. The frequency setting resistor should be placed as close to RT pin and GND as possible.

The VOUT and GSNS pins should be directly connected to the point of load where the voltage regulation is required. A parallel pair of 10-mil traces connects the regulated voltage back to the chip. They should be away from the switching components. The PowerPAD™ should be electrically connected to GND. [Figure 7](#) shows the device peripheral schematic and [Figure 8](#) shows the suggested layout.

The resistance value of R7 in [Figure 7](#) and [Figure 8](#) can be zero. R7 provides more flexibility for loop gain measurement by using a low resistance value.


**Figure 7. TPS40132 Peripheral Schematic**



**Figure 8. TPS40132 Recommended Layout for Peripheral Components**

## PowerPAD™ Layout

The PowerPAD™ package provides low thermal impedance for heat removal from the device. The PowerPAD™ derives its name and low thermal impedance from the large bonding pad on the bottom of the device. The circuit board must have an area of solder-tinned-copper underneath the package. The dimensions of this area depend on the size of the PowerPAD™ package.

Thermal vias connect this area to internal or external copper planes and should have a drill diameter sufficiently small so that the via hole is effectively plugged when the barrel of the via is plated with copper. This plug is needed to prevent wicking the solder away from the interface between the package body and the solder-tinned area under the device during solder reflow. Drill diameters of 0.33 mm (13 mils) works well when 1-oz. copper is plated at the surface of the board while simultaneously plating the barrel of the via. If the thermal vias are not plugged when the copper plating is performed, then a solder mask material should be used to cap the vias with a diameter equal to the via diameter plus 0.1 mm minimum. This capping prevents the solder from being wicked through the thermal vias and potentially creating a solder void under the package. Refer to *PowerPAD™ Thermally Enhanced Package (SLMA002)* for more information on the PowerPAD™ package.

## DESIGN EXAMPLE

### Two-Phase, Single Output Configuration from 12 V to 1.5 V DC/DC Converter Using a TPS40132

The following example illustrates the design process and component selection for a two phase single output synchronous buck converter using TPS40132. The design goal parameters are given in [Table 2](#).

**Table 2. Design Goal Parameters**

| PARAMETER    | TEST CONDITIONS     | MIN                      | TYP  | MAX  | UNIT |
|--------------|---------------------|--------------------------|------|------|------|
| $V_{IN}$     | Input voltage       | 10.8                     | 12.0 | 13.2 | V    |
| $V_{OUT}$    |                     |                          |      |      |      |
| $V_{RIPPLE}$ | Output ripple       | $I_{OUT} = 40 \text{ A}$ | 30   | 40   | mV   |
| $I_{OUT}$    | Output current      |                          |      |      |      |
| $f_{SW}$     | Switching frequency | 350                      | 350  | 350  | kHz  |

#### Step 1: Inductor Selection

The inductor is determined by the desired ripple current. The required inductor is calculated using [Equation 15](#).

$$L = \frac{V_{IN(\max)} - V_{OUT}}{I_{RIPPLE}} \times \frac{V_{OUT}}{V_{IN(\max)}} \times \frac{1}{f_{SW}} \quad (15)$$

Typically the peak-to-peak inductor current  $I_{RIPPLE}$  is selected to be around 20% of the rated output current. In this design,  $I_{RIPPLE}$  is targeted at 23% of  $I_{PHASE}$ . The calculated inductor is 0.815  $\mu\text{H}$  and in practical a 0.82- $\mu\text{H}$ , 30-A inductor with 2-m $\Omega$  DCR from Vishay is selected. The real inductor ripple current is 4.63 A.

#### Step 2: Output Capacitor Selection

The output capacitor is typically selected by the output load transient-response requirement. Based on the assumption that the loop response is fast enough, [Equation 16](#) and [Equation 17](#) are obtained. (L is the value of the output filtering inductor for each phase. For the two-phase buck converter in this design example, the equivalent inductance value is  $L/2$ .) [Equation 16](#) estimates the minimum capacitor value to reach the undervoltage requirement with the load stepping up. [Equation 17](#) estimates the minimum capacitor value for overvoltage requirement with the load stepping down. The minimum required output capacitance is the higher of the two values calculated using [Equation 16](#) and [Equation 17](#).

$$C_{OUT(\min)} = \frac{(I_{TRAN(\max)})^2 \times L}{4 \times D_{MAX} \times (V_{IN(\min)} - V_{OUT}) \times V_{UNDER}} \quad (16)$$

$$C_{OUT(\min)} = \frac{(I_{TRAN(\min)})^2 \times L}{4 \times V_{OUT} \times V_{OVER}} \quad (17)$$

However, due to the loop-response influence, the duty ratio is unable to change to 0 or  $D_{MAX}$  simultaneously when load stepping occurs. A higher capacitance value is usually needed in order to satisfy the undervoltage/overvoltage requirement. In practical design, it is strongly recommended to multiply the calculated capacitance value (according to [Equation 16](#) and [Equation 17](#)) with a factor between 1.5 and 5 based on tests in the actual circuit. In this design example,  $V_{IN(\min)}$  is much larger than  $2 \times V_{OUT}$ , so [Equation 17](#) is used. Based on a 15-A load transient with a maximum of 80-mV deviation, a capacitance of 384  $\mu\text{F}$  is calculated according to [Equation 17](#). Also, considering the speed of the loop response, six 180- $\mu\text{F}$ , 6.3-V, SP capacitors are selected to meet the requirement. Each capacitor has an ESR of 5 m $\Omega$ .

Due to the interleaving of channels, the total output ripple current is smaller than the ripple current from a single phase. The ripple cancellation factor is expressed in [Equation 18](#).

$$\Delta I_{OUT}(D) = \frac{|1-2 \times D| \times |2-2 \times D|}{|1-2 \times D| + 1}$$

where

- D is the duty cycle for a single phase

(18)

The maximum output ripple current is calculated in [Equation 19](#).

$$I_{RIPPLE} = \frac{V_{OUT}}{L \times f_{SW}} \times \Delta I_{OUT}(D) = 4.04 \text{ A}$$
(19)

With 1.08-mF output capacitance, the ripple voltage at the capacitor is calculated to be 1.34 mV. In the specification, the output ripple voltage should be less than 30 mV, so based on the following equation, the required maximum ESR is 7.1 mΩ. The selected capacitors can meet this requirement.

$$ESR_{Co} = \frac{V_{RIPPLE(TotOUT)} - V_{RIPPLE(COUT)}}{I_{RIPPLE}} = \frac{V_{RIPPLE(TotOUT)} - \left( \frac{I_{RIPPLE}}{8 \times C_{OUT} \times f_{SW}} \right)}{I_{RIPPLE}}$$
(20)

### Step 3: Input Capacitor Selection

The input voltage ripple depends on input capacitance and ESR. The minimum capacitor and the maximum ESR can be estimated using [Equation 21](#).

$$C_{IN(min)} = \frac{I_{OUT} \times V_{OUT}}{V_{RIPPLE(CIN)} \times V_{IN} \times f_{SW}}$$
(21)

$$ESR_{Cin} = \frac{V_{RIPPLE(CinESR)}}{I_{OUT} + \left( \frac{1}{2} \times I_{RIPPLE} \right)}$$
(22)

For this design, assume  $V_{RIPPLE(Cin)}$  is 60 mV and  $V_{RIPPLE(CinESR)}$  is 30 mV, so the calculated minimum capacitance is 120-μF and the maximum ESR is 1.35 mΩ. Choosing six 22-μF, 16V, 2-mΩ ESR ceramic capacitors meets this requirement.

Another important thing for the input capacitor is the RMS ripple current rating. Due to the interleaving of multi-phase, the input RMS current is reduced. The input ripple current RMS value over load current is calculated using [Equation 23](#).

$$\Delta I_{IN}(D) = \sqrt{D \times (0.5 - D)} \times I_{OUT}$$
(23)

So in this design, the maximum input ripple RMS current is calculated to be 8.96 A with the minimum input voltage. It is about 35% reduction compared with a 40-A single-phase converter design. Each selected ceramic capacitor has a RMS current rating of 4.3 A, so it is sufficient to meet this requirement.

### Step 4: MOSFET Selection

The MOSFET selection determines the converter efficiency. In this design, the duty cycle is very small so that the high-side MOSFET is dominated with switching losses and the low-side MOSFET is dominated with conduction loss. To optimize the efficiency, choose smaller gate charge for the high-side MOSFET and smaller  $R_{DS(on)}$  for the low-side MOSFET. Renesas HAT2167H and HAT2164H are selected as the high-side and low-side MOSFET respectively.

In the following calculations, only the losses for one phase are shown. The power losses in the high-side MOSFET is calculated with the following equations.

The RMS current in the high-side MOSFET is shown in [Equation 24](#).

$$I_{SWrms} = \sqrt{D \times \left( (I_{OUT})^2 + \frac{(I_{RIPPLE})^2}{12} \right)} = 7.08 \quad (24)$$

The  $R_{DS(on)(sw)}$  is 9.3 mΩ when the MOSFET gate voltage is 4.5 V. The conduction loss is shown in [Equation 25](#).

$$P_{SWcond} = (I_{SWrms})^2 \times R_{DS(on)(sw)} = 0.467 \text{ W} \quad (25)$$

The switching loss is shown in [Equation 26](#).

$$P_{SW(sw)} = \frac{I_{PK} \times V_{IN} \times f_{SW} \times R_{DRV} \times (Qgd_{sw} + Qgs_{sw})}{Vgtdrv} = 0.438 \text{ W} \quad (26)$$

The calculated total loss is the high-side MOSFET is shown in [Equation 27](#).

$$P_{SW(tot)} = P_{SW(cond)} + P_{SW(sw)} = 0.935 \text{ W} \quad (27)$$

The power losses in the low-side SR MOSFET is calculated using <CR>.

The RMS current in the low-side MOSFET is calculated using [Equation 28](#).

$$I_{SRrms} = \sqrt{(1-D) \times \left( (I_{OUT})^2 + \frac{(I_{RIPPLE})^2}{12} \right)} = 18.7 \text{ A} \quad (28)$$

The  $R_{DS(on)(sr)}$  of each HAT2164H is 4.4mΩ when the gate voltage is 4.5 V. Two HAT2164H are used in parallel to reduce the conduction loss. The conduction loss in the low-side MOSFETs is shown in [Equation 29](#).

$$P_{SR(cond)} = (I_{SRrms})^2 \times \left( \frac{R_{DS(on)(sr)}}{2} \right) = 0.77 \text{ W} \quad (29)$$

The total power loss in the body diode is shown in [Equation 30](#).

$$P_{DIODE} = 2 \times I_{OUT} \times t_D \times V_f \times f_{SW} = 0.49 \text{ W} \quad (30)$$

Therefore, the calculated total loss in the SR MOSFETs is as described in [Equation 31](#).

$$P_{SR(tot)} = P_{SR(cond)} + P_{DIODE} = 1.26 \text{ W} \quad (31)$$

## Step 5: Peripheral Component Design

### RT (Pin 17) Switching Frequency Setting

$$R_T = 0.8 \times \left( \frac{36 \times 10^3}{f_{SW}} - 9 \right) = 75 \text{ k}\Omega \quad (32)$$

In [Equation 32](#), the phase switching frequency and it is 350 kHz here.

### SS (Pin 23) Soft-Start

To obtain a 3-ms soft-start time, calculate  $C_{SS}$  which is connected between SS and GND.

$$C_{SS} = \frac{t_{SS}}{120 \times 10^3} = \frac{3 \times 10^{-3}}{120 \times 10^3} = 25 \text{ nF} \quad (33)$$

### FB (Pin 11) Output Voltage Setting

Select the top resistor to be 10 kΩ, calculate the bottom resistor  $R_{BAIS}$  using [Equation 34](#).

$$R_{BIAS} = 0.6 \times \left( \frac{10 \times 10^3}{V_{OUT} - 0.6} \right) = 6.67 \text{ k}\Omega \quad (34)$$

### **(Pin 6, Pin 7, Pin 18 and Pin 19) Current Sensing Network Design**

In this design, the lossless inductor DCR sensing is applied. Choose the sense capacitor a value for 0.1  $\mu\text{F}$ , and calculate the sense resistor R with [Equation 35](#) and [Equation 36](#).

$$R = \frac{L}{DCR \times C} = 6 \text{ k}\Omega \quad (35)$$

The simplified equation to determine if the design produces sub-harmonics is shown in [Equation 35](#).

$$\frac{L}{DCR} > \frac{V_{IN} \times 6}{2 \times V_{RAMP} \times f_{SW}} \quad (36)$$

This condition is satisfied in this design. Both CSRT1 and CSRT2 are recommended to connect to GND with a 1- $\mu\text{F}$  capacitor for the purpose of eliminating noise.

### **ILIM (Pin 15) Current Limit**

The overcurrent protection level is calculated with equations below.

$$I_{PK} = I_{OC(dc)} + \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{2 \times L \times f_{SW} \times V_{IN}} = 27.32 \text{ A} \quad (37)$$

$$V_{ILIM} = 3.75 \times I_{PK} \times DCR = 205 \text{ mV} \quad (38)$$

$I_{OC(dc)}$  is the DC overcurrent protection level for each phase. In this design, it is 25 A per phase. DCR is 2 m $\Omega$ . A resistor divider is connected from  $V_{REF}$  (pin 9) to GND to provide an accurate  $V_{ILIM}$  voltage. Choose a value of 10 k $\Omega$  for the top resistor, and then the bottom resistor is calculated using [Equation 39](#).

$$R_B = V_{ILIM} \times \left( \frac{10 \times (10)^3}{(V_{REF} - V_{ILIM})} \right) = 5.2 \text{ k}\Omega \quad (39)$$

### **OVSET (Pin 2) Output Voltage Setting**

A resistor divider is connected from  $V_{OUT}$  to GND to set the overvoltage protection threshold. In this design, the resistor divider is the same as the output voltage setting resistor divider, so the OVSET level is 12.5% of the set output voltage.

### **UVLO (Pin 22) Undervoltage Lockout**

UVLO is connected to the input voltage and GND with a resistor divider. The resistor connected to  $V_{IN}$  is chosen to be 10 k $\Omega$  and the resistor connected to GND is selected to be a value of 2.49 k $\Omega$ . When the input voltage is higher than 5 V, the chip is enabled.

### **PGOOD (Pin 16) Powergood**

PGOOD is connected to BP5 with a 10-k $\Omega$  resistor.

### **VOUT, GSNS and DIFFO (Pin 3) (Pin 4) (Pin 5)**

VOUT and GSNS are connected to the remote sensing output connector. DIFFO is connected to the feedback resistor divider. If the differential amplifier is not used, VOUT and GSNS should be grounded, and DIFFO is left open.

### **BOOT1, BOOT2, SW1, SW2 (Pin 1) (Pin 24) (Pin 31) (Pin 26)**

A bootstrap capacitor is connected between the BOOT1 and SW1 pin or between BOOT2 and SW2 pin. The bootstrap capacitor depends on the total gate charge of the high-side MOSFET and the amount of droop allowed on the bootstrap capacitor.

$$C_{\text{BOOT}} = \frac{Qg}{\Delta V} = 85\text{nF}$$

where

- $Qg$  is  $17\text{nC}$
- $\Delta V$  is  $0.2\text{ V}$

(40)

For this application, a  $0.1\text{-}\mu\text{F}$  capacitor is selected. To reduce the turn on speed of the high-side MOSFET and control the ringing, a  $2\text{-}\Omega$  resistor is placed in series with the BOOT pin.

### **EN/SYNC (Pin 14) Enable and Synchronization**

This pin is either tied to BP5 to enable the chip or connected to an external clock.

### **VREF EA+ (Pin 9) (Pin 10) Voltage Reference and Error Amplifier**

VREF and EA+ are directly connected together. A  $0.1\text{-}\mu\text{F}$  decoupling capacitor is recommended.

### **VDD, VIN5, BP5, BP8, AGND, PGND, PwPd (Pin 12) (Pin 30) (Pin 21) (Pin 13) (Pin 20) (Pin 28) (Pin 33)**

VDD is directly connected to VIN and a  $0.1\text{-}\mu\text{F}$  decoupling capacitor is recommended.

VIN5 is connected to external  $+5\text{ V}$  and a  $100\text{-}\mu\text{F}$  bulk capacitor and a  $1\text{-}\mu\text{F}$  decoupling capacitor are recommended.

BP5 is filtered from VIN5. A  $10\text{-}\Omega$  resistor and a  $0.1\text{-}\mu\text{F}$  capacitor are recommended for the low pass filter.

BP8 is decoupled with a  $0.1\text{-}\mu\text{F}$  capacitor to GND. A

GND and PwPd are tied to analog GND and PGND is tied to power GND.

### **Feedback Compensator Design**

Peak current mode control method is employed in the controller. A small signal model is developed from the COMP signal to the output.

$$G_{\text{VVC}}(s) = \frac{1}{\text{DCR} \times \text{Ac}} \times \frac{1}{s \times \tau_s + 1} \times \frac{(s \times C_{\text{OUT}} \times \text{ESR} + 1) \times R_{\text{OUT}}}{s \times C_{\text{OUT}} \times R_{\text{OUT}} + 1} \quad (41)$$

The time constant,  $\tau_s$ , is defined by [Equation 42](#).

$$\tau_s = \frac{T}{\ln \left( \frac{\left( \left( \frac{V_{\text{RAMP}}}{T} \right) + \left( \frac{V_{\text{IN}} - V_{\text{OUT}}}{L} \right) \times \text{DCR} \times \text{Ac} \right)}{\left( \frac{V_{\text{RAMP}}}{T} \right) - \left( \frac{V_{\text{OUT}}}{L} \right) \times \text{DCR} \times \text{Ac}} \right)} \quad (42)$$

The low frequency pole is calculated in [Equation 43](#).

$$f_{\text{VCP1}} = \frac{1}{2 \times \pi \times C_{\text{OUT}} \times R_{\text{OUT}}} = 3.84\text{kHz} \quad (43)$$

Another pole from control to output is calculated in [Equation 44](#).

$$f_{\text{VCP2}} = \frac{1}{2 \times \pi \times \tau_s} = 46.3\text{kHz} \quad (44)$$

The ESR zero is calculated in [Equation 45](#).

$$f_{\text{ESR}} = \frac{1}{2 \times \pi \times C_{\text{OUT}} \times \text{ESR}} = 176.8 \text{ kHz} \quad (45)$$

In this design, a Type III compensator is employed to compensate the loop.



**Figure 9. Type III Compensator**

The compensator transfer function is shown in [Equation 46](#).

$$G_{C(s)} = \left( \frac{1}{(R1 \times (C2 + C3))} \right) \times \frac{(s \times (R1 + R3) \times C1 + 1) \times (s \times R2 \times C2 + 1)}{s \times (s \times R3 \times C1 + 1) \times \left( s \times R2 \times \left( \frac{C2 \times C3}{C2 + C3} \right) + 1 \right)} \quad (46)$$

The loop gain transfer function is shown in [Equation 47](#).

$$T_V(s) = G_{C(s)} \times G_{V_C(s)} \quad (47)$$

Assume the desired crossover frequency is 20 kHz. Place one zero at  $f_{VCP1}$  and another zero at  $f_{VCP2}$ , then place one pole at  $f_{\text{ESR}}$  and another pole at  $f_{\text{SW}}$ . The compensator gain is then calculated to achieve the desired bandwidth. In this design, the compensator gain, pole and zero are selected using the following equations:

$$f_{P1} = \frac{1}{2 \times \pi \times R3 \times C1} = f_{\text{ESR}} \quad (48)$$

$$f_{P2} = \frac{1}{2 \times \pi \times R2 \times \left( \frac{C2 \times C3}{C2 + C3} \right)} = f_{\text{SW}} \quad (49)$$

$$f_{Z1} = \frac{1}{2 \times \pi \times R2 \times C2} = f_{VCP1} \quad (50)$$

$$f_{Z2} = \frac{1}{2 \times \pi \times (R1 + R3) \times C1} = f_{VCP2} \quad (51)$$

$$|T_V(j \times 2 \times \pi \times f_C)| = 1 \quad (52)$$

From [Equation 52](#) the compensator gain is solved as  $2.09 \times 10^4$ .

$$A_{\text{CM}} = \left( \frac{1}{R1 \times (C2 + C3)} \right) = 2.09 \times (10)^4 \quad (53)$$

Set R1 equal to 10 kΩ, and then calculate all the other components.

## TPS40132

SLUS776B –DECEMBER 2007–REVISED JUNE 2011

[www.ti.com](http://www.ti.com)

- $R2 = 8.4 \text{ k}\Omega$
- $R3 = 3.5 \text{ k}\Omega$
- $C1 = 260 \text{ pF}$
- $C2 = 4.7 \text{ nF}$
- $C3 = 50 \text{ pF}$

In the real lab practice, the final components are selected as following to increase the phase margin and reduce PWM jitter.

- $R1 = 10 \text{ k}\Omega$
- $R2 = 5 \text{ k}\Omega$
- $R3 = 3 \text{ k}\Omega$
- $C1 = 470 \text{ pF}$
- $C2 = 4.7 \text{ nF}$
- $C3 = 47 \text{ pF}$

## Design Example Summary

Figure 10 shows the schematic summarizes the above design.



Figure 10. Converting from 12 V to 1.5 V Output for  $I_{OUT} = 40$  A

**EFFICIENCY  
vs  
LOAD CURRENT**

**Figure 11. Efficiency vs. Load**
**OUTPUT VOLTAGE  
vs  
LOAD CURRENT**

**Figure 12. Load Regulation**

**Figure 13. 0 A to 15 A Load Step**

## 12 V to 5 V Converter Application

The following schematic shows an application that converts 12 V to 5 V. The 5-V output is used to power up the device after start up.



**Figure 14.** Converting from 12 V to 5 V Output for  $I_{OUT} = 20$  A

**EFFICIENCY  
vs  
LOAD CURRENT**

**Figure 15. Efficiency vs. Load Current**
**OUTPUT VOLTAGE  
vs  
LOAD CURRENT**

**Figure 16. Load Regulation**

## 5 V to 1.5 V Converter Application

The following schematic shows an application that converts 5 V to 1.5 V.



**Figure 17. Converting from 5 V to 1.5 V Output for  $I_{OUT} = 30 \text{ A}$**

**EFFICIENCY  
vs  
LOAD CURRENT**

**Figure 18. Efficiency vs. Load Current**
**OUTPUT VOLTAGE  
vs  
LOAD CURRENT**

**Figure 19. Load Regulation**

**Table 3. Definitions**

| <b>SYMBOL</b>        | <b>DESCRIPTION</b>                                            |
|----------------------|---------------------------------------------------------------|
| $V_{IN(min)}$        | Minimum Operating Input Voltage                               |
| $V_{IN(max)}$        | Maximum Operating Input Voltage                               |
| $V_{OUT}$            | Output Voltage                                                |
| $I_{RIPPLE}$         | Inductor Peak-Peak Ripple Current                             |
| $I_{TRAN(max)}$      | Maximum Load Transient                                        |
| $V_{UNDER}$          | Output Voltage Undershoot                                     |
| $V_{OVER}$           | Output Voltage Overshot                                       |
| $V_{RIPPLE(totOUT)}$ | Total Output Ripple                                           |
| $V_{RIPPLE(Cout)}$   | Output Voltage Ripple Due to Output Capacitance               |
| $V_{RIPPLE(Cin)}$    | Input Voltage Ripple Due to Input Capacitance                 |
| $V_{RIPPLE(CinESR)}$ | Input Voltage Ripple Due to the ESR of Input Capacitance      |
| $P_{SW(cond)}$       | High-Side MOSFET Conduction Loss                              |
| $I_{SW(rms)}$        | RMS Current in the High-Side MOSFET                           |
| $R_{DS(on)(sw)}$     | "ON" Drain-Source Resistance of the High-Side MOSFET          |
| $P_{SW(sw)}$         | High-Side MOSFET Switching Loss                               |
| $I_{PK}$             | Peak Current Through the High-Side MOSFET                     |
| $R_{DRV}$            | Driver Resistance of the High-Side MOSFET                     |
| $Q_{gd(SW)}$         | Gate to Drain Charge of the High-Side MOSFET                  |
| $Q_{gs(SW)}$         | Gate to Source Charge of the High-Side MOSFET                 |
| $V_{qSW}$            | Gate Drive Voltage of the High-Side MOSFET                    |
| $P_{SW(gate)}$       | Gate Drive Loss of the High-Side MOSFET                       |
| $Q_g(SW)$            | Gate Charge of the High-Side MOSFET                           |
| $P_{SW(tot)}$        | Total Losses of the High-Side MOSFET                          |
| $P_{SR(cond)}$       | Low-Side MOSFET Conduction Loss                               |
| $I_{SRrms}$          | RMS Current in the Low-Side MOSFET                            |
| $R_{DS(on)(sr)}$     | "ON" Drain-Source Resistance of the Low-Side MOSFET           |
| $P_{SR(gate)}$       | Gate Drive Loss of the Low-Side MOSFET                        |
| $Q_{gSR}$            | Gate Charge of the Low-Side MOSFET                            |
| $V_{qSW}$            | Gate Drive Voltage of the Low-Side MOSFET                     |
| $P_{DIODE}$          | Power Loss in the Diode                                       |
| $t_D$                | Dead Time Between the Conduction of High and Low-Side MOSFET  |
| $V_F$                | Forward Voltage Drop of the Body Diode of the Low-Side MOSFET |
| $P_{SR(tot)}$        | Total Losses of the Low-Side MOSFET                           |
| $DCR$                | Inductor DC Resistance                                        |
| $A_C$                | The Gain of the Current Sensing Amplifier, typically it is 13 |
| $R_{OUT}$            | Output Load Resistance                                        |
| $V_{RAMP}$           | Ramp Amplitude, typically it is 0.5V                          |
| $T$                  | Switching Period                                              |
| $G_{VC(s)}$          | Control to Output Transfer Function                           |
| $G_{C(s)}$           | Compensator Transfer Function                                 |
| $T_{V(s)}$           | Loop Gain Transfer Function                                   |
| $A_{CM}$             | Gain of the Compensator                                       |
| $f_{P1}, f_{P2}$     | Pole Frequency of the Compensator                             |
| $f_{Z1}, f_{Z2}$     | Zero Frequency of the Compensator                             |

**Changes from Revision A (March 2008) to Revision B****Page**

---

- Added clarity to the Output Capacitor Selection section ..... [20](#)

---

**PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2)         | Lead/Ball Finish<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|-----------------|------|-------------|-------------------------|-------------------------|----------------------|--------------|-------------------------|---------|
| TPS40132RHBR     | NRND          | VQFN         | RHB             | 32   | 3000        | Green (RoHS & no Sb/Br) | NIPDAU                  | Level-2-260C-1 YEAR  | -40 to 85    | TPS 40132               |         |
| TPS40132RHBT     | NRND          | VQFN         | RHB             | 32   | 250         | Green (RoHS & no Sb/Br) | NIPDAU                  | Level-2-260C-1 YEAR  | -40 to 85    | TPS 40132               |         |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

## PACKAGE OPTION ADDENDUM

6-Feb-2020

---

## TAPE AND REEL INFORMATION

## REEL DIMENSIONS



## TAPE DIMENSIONS



|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| All dimensions are nominal |              |                 |      |      |                    |                    |         |         |         |         |        |               |  |
|----------------------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|--|
| Device                     | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |  |
| TPS40132RHBR               | VQFN         | RHB             | 32   | 3000 | 330.0              | 12.4               | 5.3     | 5.3     | 1.5     | 8.0     | 12.0   | Q2            |  |
| TPS40132RHBT               | VQFN         | RHB             | 32   | 250  | 180.0              | 12.4               | 5.3     | 5.3     | 1.5     | 8.0     | 12.0   | Q2            |  |

**TAPE AND REEL BOX DIMENSIONS**

\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS40132RHBR | VQFN         | RHB             | 32   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS40132RHBT | VQFN         | RHB             | 32   | 250  | 210.0       | 185.0      | 35.0        |

## GENERIC PACKAGE VIEW

**RHB 32**

**VQFN - 1 mm max height**

5 x 5, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.

4224745/A

# PACKAGE OUTLINE

RHB0032E



VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



4223442/B 08/2019

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

## EXAMPLE BOARD LAYOUT

**RHB0032E**

## **VQFN - 1 mm max height**

#### PLASTIC QUAD FLATPACK - NO LEAD



## LAND PATTERN EXAMPLE



NON SOLDER MASK  
DEFINED  
(PREFERRED)



## SOLDER MASK DEFINED

## SOLDER MASK DETAILS

4223442/B 08/2019

#### NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 ([www.ti.com/lit/slua271](http://www.ti.com/lit/slua271)).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

# EXAMPLE STENCIL DESIGN

RHB0032E

VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale ([www.ti.com/legal/termsofsale.html](http://www.ti.com/legal/termsofsale.html)) or other applicable terms available either on [ti.com](http://ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2020, Texas Instruments Incorporated