

## SCSI Termpower Manager

### **FEATURES**

- Integrated Circuit Breaker Function
- Integrated 0.2Ω Power FET
- SCSI, SCSI-2, SCSI-3 Compliant
- 1μA ICC When Disabled
- Programmable On Time
- Accurate 1.65A Trip Current and 2.0A Max Current
- Fixed 3% Duty Cycle
- Uni-Directional Switch
- Thermal Shutdown

### **DESCRIPTION**

The UCC3916 SCSI termpower manager provides complete power management, hot swap capability, and circuit breaker functions with minimal external components. For most applications, the only external component required to operate the device, other than supply bypassing, is a timing capacitor which sets the fault time.

The current trip level is internally set at 1.65A, and the maximum current level is also internally programmed for 2A. While the output current is below the trip level of 1.65A, the internal power MOSFET is switched on at a nominal  $220m\Omega$ . When the output current exceeds the trip level but remains less than the maximum current level, the MOSFET remains switched on, but the fault timer starts charging CT. Once the fault time is reached, the circuit will shut off for a time which equates to a 3% duty cycle. Finally, when the output current reaches the maximum current level, the MOSFET transitions from a switch to a constant current source.

The UCC3916 is designed for uni-directional current flow, emulating a diode in series with the power MOSFET.

The UCC3916 can be put in a sleep mode, drawing only  $1\mu A$  of supply current.

Other features include thermal shutdown and low thermal resistance Small Outline Power package.

## **BLOCK DIAGRAM**



## **ABSOLUTE MAXIMUM RATINGS**

| VIN+6\                                      | ٧ |
|---------------------------------------------|---|
| Output Current                              |   |
| DC Self Limiting                            | g |
| Pulse (Less than 100ns)                     | Ā |
| Storage Temperature                         | С |
| Junction Temperature55°C to +150°C          | С |
| Lead Temperature (Soldering, 10 sec.)+300°C | С |
|                                             |   |

Currents are positive into, negative out of the specified terminal. Consult Packaging Section of Databook for thermal limitations and considerations of packages.

## **CONNECTION DIAGRAM**



# **ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, these parameters apply for $T_J = 0$ °C to +70°C; VIN = 5V, SHTDWN = 2.4V, $T_A = T_J$ .

| PARAMETER              | TEST CONDITIONS       | MIN  | TYP   | MAX   | UNITS |
|------------------------|-----------------------|------|-------|-------|-------|
| Supply Current Section |                       | •    |       |       |       |
| ICC                    |                       |      | 1.00  | 2.00  | mA    |
| ICC - Sleep Mode       | SHTDWN = 0.2V         |      | 0.50  | 5     | μΑ    |
| Output Section         |                       |      |       |       |       |
| Voltage Drop           | IOUT = 1A             |      | 0.22  | 0.33  | V     |
|                        | IOUT = 1.5A           |      | 0.33  | 0.50  | V     |
|                        | IOUT = 1.65A          |      | 0.40  | 0.60  | V     |
| Trip Current           |                       | -1.8 | -1.65 | -1.5  | Α     |
| Max Current            |                       | -2.4 | -2    | -1.65 | Α     |
| Reverse Leakage        | VIN = 4.5V, VOUT = 5V |      | 6     | 20    | μΑ    |
|                        | VIN = 0V, VOUT = 5V   |      | 0.50  | 9     | μΑ    |
| Soft Start Time        | Initial Startup       |      | 50    |       | μs    |
| Short Circuit Response |                       |      | 100   |       | ns    |
| Fault Section          |                       |      |       |       |       |
| CT Charge Current      | VCT = 1.0V            | -45  | -36.0 | -27   | μΑ    |
| CT Discharge Current   | VCT = 1.0V            | 0.90 | 1.0   | 1.50  | μΑ    |
| Output Duty Cycle      | VOUT = 0V             | 2.00 | 3.00  | 6.00  | %     |
| CT Charge Threshold    |                       | 0.4  | 0.5   | 0.6   | V     |
| CT Discharge Threshold |                       | 1.2  | 1.4   | 1.8   | V     |
| Thermal Shutdown       |                       |      | 170   |       | °C    |
| Thermal Hysteresis     |                       |      | 10    |       | °C    |
| Shutdown Section       |                       |      |       |       |       |
| Shutdown Threshold     |                       |      | 1.5   | 3.0   | V     |
| Shutdown Hysteresis    |                       |      | 150   | 300   | mV    |
| Shutdown Bias Current  | SHTDWN = 1.0V         |      | 100   | 500   | nA    |

Note 1: All voltages are with respect to ground.

#### PIN DESCRIPTIONS

**CT:** A capacitor is applied between this pin and ground to set the maximum fault time. The maximum fault time must be more than the time to charge external capacitance. The maximum fault time is defined as:

Once the fault time is reached the output will shutdown for a time given by:

$$TSD = 1 \cdot 10^6 \cdot CT$$

this results in a 3% duty cycle.  $0.1\mu F$  is recommended for SCSI applications to achieve the normal maximum capacitance on the Termpwr line.

**SHTDWN:** The IC enters a low-power sleep mode when this pin is low and exits the sleep mode when this pin is high.

**VIN:** Input voltage to the circuit breaker, ranging from 4V to 6V.

**VOUT:** Output voltage of the circuit breaker. When switched, the output voltage is approximately:

VOUT = VIN – 
$$(220m\Omega) \cdot IOUT$$
.

### TYPICAL APPLICATION



#### **APPLICATION INFORMATION**

## **Protecting The UCC3916 From Voltage Transients**

The parasitic inductance associated with the power distribution can cause a voltage spike at  $V_{\rm IN}$  if the load current is suddenly interrupted by the UCC3916. It is important to limit the peak of this spike to less than 6V to prevent damage to the UCC3916. This voltage spike can be minimized by:

- Reducing the power distribution inductance (e.g., twist the positive (+) and negative (-) leads of the power supply feeding V<sub>IN</sub> pin, locate the power supply close to the UCC3916 or use a PCB ground plane).
- Decoupling  $V_{IN}$  with a capacitor,  $C_{IN}$ , located close to the  $V_{IN}$ . This capacitor is typically less than  $1\mu F$  to limit the inrush current.
- Clamping the voltage at V<sub>IN</sub> below 6V with a Zener diode, D1, located close to the V<sub>IN</sub> pin.

#### SAFETY RECOMMENDATIONS

Although the UCC3916 is designed to provide system protection for all fault conditions, all integrated circuits can ultimately fail short. For this reason, if the UCC3916 is intended for use in safety critical applications where UL<sup>©</sup> or some other safety rating is required, a redundant safety device such as a fuse should be placed in series with the device. The UCC3916 will prevent the fuse from blowing virtually all fault conditions, increasing system reliability and reducing maintainence cost, in addition to providing the hot swap benefits of the device.



## PACKAGE OPTION ADDENDUM

6-Feb-2020

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | _       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| UCC3916DP        | ACTIVE | SOIC         | D       | 8    | 75      | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | 0 to 70      | UCC3916        | Samples |
| UCC3916DPTR      | ACTIVE | SOIC         | D       | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | 0 to 70      | UCC3916        | Samples |
| UCC3916DPTRG4    | ACTIVE | SOIC         | D       | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | 0 to 70      | UCC3916        | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

6-Feb-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

**TAPE DIMENSIONS** 

Cavity

## TAPE AND REEL INFORMATION

## **REEL DIMENSIONS**





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**◆** A0 **▶** 



## TAPE AND REEL INFORMATION

## \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC3916DPTR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 14-Jul-2012



#### \*All dimensions are nominal

| ĺ | Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|-------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
|   | UCC3916DPTR | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |  |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated