# TPS22966 5.5-V, 6-A, 16-m On-Resistance Dual-Channel Load Switch 

## 1 Features

- Input Voltage Range: 0.8 V to 5.5 V
- Integrated Dual-Channel Load Switch
- On-Resistance
- $\mathrm{R}_{\mathrm{ON}}=16 \mathrm{~m} \Omega$ at $\mathrm{V}_{\mathbb{I}}=5 \mathrm{~V}\left(\mathrm{~V}_{\text {BIAS }}=5 \mathrm{~V}\right)$
- $\mathrm{R}_{\mathrm{ON}}=16 \mathrm{~m} \Omega$ at $\mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}\left(\mathrm{~V}_{\text {BIAS }}=5 \mathrm{~V}\right)$
- $R_{\text {ON }}=16 \mathrm{~m} \Omega$ at $\mathrm{V}_{\mathrm{IN}}=1.8 \mathrm{~V}\left(\mathrm{~V}_{\text {BIAS }}=5 \mathrm{~V}\right)$
- 6-A Maximum Continuous Switch Current per Channel
- Low Quiescent Current
- $80 \mu \mathrm{~A}$ (Both Channels)
- $60 \mu \mathrm{~A}$ (Single Channel)
- Low Control Input Threshold Enables Use of
1.2-, 1.8-, 2.5-, and 3.3-V Logic
- Configurable Rise Time
- Quick Output Discharge (QOD) (Optional)
- SON 14-Pin Package With Thermal Pad
- ESD Performance Tested per JESD 22
- 2-kV HBM and 1-kV CDM


## 3 Description

The TPS22966 is a small, low R R , dual-channel load switch with controlled turnon. The device contains two N -channel MOSFETs that can operate over an input voltage range of 0.8 V to 5.5 V and can support a maximum continuous current of 6 A per channel. Each switch is independently controlled by an on and off input (ON1 and ON2), which can interface directly with low-voltage control signals. In TPS22966, a 220$\Omega$ on-chip load resistor is added for quick-output discharge when switch is turned off.
The TPS22966 is available in a small, space-saving $2-\mathrm{mm} \times 3-\mathrm{mm}$ 14-SON package (DPU) with integrated thermal pad allowing for high power dissipation. The device is characterized for operation over the free-air temperature range of $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$.
Device Information

| $\mathbf{1 1}$ |  |  |
| :--- | :--- | :---: |
| PART NUMBER | PACKAGE | BODY SIZE (NOM) |
| TPS22966 | WSON $(14)$ | $3.00 \mathrm{~mm} \times 2.00 \mathrm{~mm}$ |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## 2 Applications

- Ultrabook ${ }^{\text {™ }}$
- Notebooks and Netbooks
- Tablet PCs
- Consumer Electronics
- Set-top Boxes and Residental Gateways
- Telecom Systems
- Solid-State Drives (SSD)


## Application Circuit



## Table of Contents

1 Features ..... 1
2 Applications ..... 1
3 Description ..... 1
4 Revision History. ..... 2
5 Pin Configuration and Functions ..... 3
6 Specifications ..... 4
6.1 Absolute Maximum Ratings ..... 4
6.2 ESD Ratings ..... 4
6.3 Recommended Operating Conditions ..... 4
6.4 Thermal Information ..... 4
6.5 Electrical Characteristics- $\mathrm{V}_{\text {BIAS }}=5 \mathrm{~V}$ ..... 5
6.6 Electrical Characteristics- $\mathrm{V}_{\text {BIAS }}=2.5 \mathrm{~V}$ ..... 6
6.7 Switching Characteristics ..... 7
6.8 Typical DC Characteristics ..... 8
6.9 Typical AC Characteristics. ..... 12
7 Parameter Measurement Information ..... 14
8 Detailed Description ..... 15
8.1 Overview ..... 15
8.2 Functional Block Diagram ..... 15
8.3 Feature Description ..... 16
8.4 Device Functional Modes ..... 17
9 Application and Implementation ..... 18
9.1 Application Information. ..... 18
9.2 Typical Application ..... 18
10 Power Supply Recommendations ..... 20
11 Layout. ..... 20
11.1 Layout Guidelines ..... 20
11.2 Layout Example ..... 20
11.3 Thermal Considerations ..... 20
12 Device and Documentation Support ..... 22
12.1 Documentation Support ..... 22
12.2 Receiving Notification of Documentation Updates ..... 22
12.3 Trademarks ..... 22
12.4 Electrostatic Discharge Caution ..... 22
12.5 Glossary ..... 22
13 Mechanical, Packaging, and Orderable Information ..... 22

## 4 Revision History

Changes from Revision E (February 2015) to Revision F Page

- Changed (TPS22966 only) to (Optional) in the Features section. ..... 1
Changes from Revision D (January 2015) to Revision E ..... Page
- Added temperature operating ranges to Electrical Characteristics $\left(\mathrm{V}_{\text {BIAS }}=5.0 \mathrm{~V}\right)$ table ..... 5
- Added temperature operating ranges to Electrical Characteristics $\left(\mathrm{V}_{\mathrm{BIAS}}=2.5 \mathrm{~V}\right)$ table ..... 6
- Updated graphics in the Typical Characteristics section. ..... 8
Changes from Revision C (June 2013) to Revision D Page
- Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ..... 1
Changes from Revision B (December 2012) to Revision C Page
- Added VBIAS to ABSOLUTE MAXIMUM RATINGS table. ..... 4
- Updated SWITCHING CHARACTERISTIC MEASUREMENT INFORMATION. ..... 7
- Updated Test Circuit Diagram ..... 14
- Updated Functional Block Diagram. ..... 15
Changes from Revision A (July 2012) to Revision B Page
- Updated Application Schematic. ..... 1


## 5 Pin Configuration and Functions



Pin Functions

| PIN |  | DYPE |  |
| :--- | :---: | :---: | :--- | :--- |
| NO. | NAME |  |  |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted) ${ }^{(1)}$

|  |  | MIN | MAX |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\text {IN1,2 }}$ | Input voltage | -0.3 | 6 |
| $\mathrm{~V}_{\text {OUT1,2 }}$ | Output voltage | -0.3 |  |
| $\mathrm{~V}_{\text {ON1,2 }}$ | ON-pin voltage | -0.3 |  |
| $\mathrm{~V}_{\text {BIAS }}$ | $\mathrm{V}_{\text {BIAS }}$ voltage | -0.3 | V |
| $\mathrm{I}_{\text {MAX }}$ | Maximum continuous switch current per channel | 6 |  |
| $\mathrm{I}_{\text {PLS }}$ | Maximum pulsed switch current per channel, pulse $<300 \mu \mathrm{~s}, 2 \%$ duty cycle | 6 |  |
| $\mathrm{~T}_{\mathrm{J}}$ | Maximum junction temperature | V |  |
| $\mathrm{T}_{\text {LEAD }}$ | Maximum lead temperature (10-s soldering time $)$ | V |  |
| $\mathrm{T}_{\text {Stg }}$ | Storage temperature | A |  |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) All voltage values are with respect to network ground terminal.

### 6.2 ESD Ratings

|  |  |  | VALUE | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {(ESD) }}$ | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 ${ }^{(1)}$ | $\pm 2000$ | V |
|  |  | Charged-device model (CDM), per JEDEC specification JESD22-C101 ${ }^{(2)}$ | $\pm 1000$ |  |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

|  |  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN } 1,2}$ | Input voltage |  | 0.8 | $\mathrm{V}_{\text {BIAS }}$ | V |
| $\mathrm{V}_{\text {BIAS }}$ | Bias voltage |  | 2.5 | 5.5 | V |
| $\mathrm{V}_{\text {ON1,2 }}$ | ON voltage |  | 0 | 5.5 | V |
| $\mathrm{V}_{\text {OUT1,2 }}$ | Output voltage |  |  | $\mathrm{V}_{\text {IN }}$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage, ON | $\mathrm{V}_{\text {BIAS }}=2.5 \mathrm{~V}$ to 5.5 V | 1.2 | 5.5 | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage, ON | $\mathrm{V}_{\text {BIAS }}=2.5 \mathrm{~V}$ to 5.5 V | 0 | 0.5 | V |
| $\mathrm{C}_{\mathrm{IN} 1,2}$ | Input capacitor |  | $1^{(1)}$ |  | $\mu \mathrm{F}$ |
| $\mathrm{T}_{\mathrm{A}}$ | Operating free-air temperature ${ }^{(2)}$ |  | -40 | 105 | ${ }^{\circ} \mathrm{C}$ |

(1) See the Input Capacitor (Optional) section.
(2) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature $\left[T_{A(\max )}\right]$ is dependent on the maximum operating junction temperature $\left[T_{J(\max )}\right]$, the maximum power dissipation of the device in the application $\left[P_{D(\max )}\right]$, and the junction-to-ambient thermal resistance of the part-package in the application $\left(\theta_{J A}\right)$, as given by the following equation: $\mathrm{TA}_{(\max )}=T_{J_{(\max )}}-\left(\theta_{J A} \times P_{D(\max )}\right)$.

### 6.4 Thermal Information

| THERMAL METRIC ${ }^{(1)}$ |  | TPS22966 | UNIT |
| :---: | :---: | :---: | :---: |
|  |  | DPU (WSON) |  |
|  |  | 14 PINS |  |
| $\mathrm{R}_{\theta \mathrm{JA}}$ | Junction-to-ambient thermal resistance | 52.3 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\theta \text { JC(top) }}$ | Junction-to-case (top) thermal resistance | 45.9 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\theta \mathrm{JB}}$ | Junction-to-board thermal resistance | 11.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\psi_{\text {JT }}$ | Junction-to-top characterization parameter | 0.8 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## Thermal Information (continued)

| THERMAL METRIC ${ }^{(1)}$ |  | TPS22966 | UNIT |
| :---: | :---: | :---: | :---: |
|  |  | DPU (WSON) |  |
|  |  | 14 PINS |  |
| $\psi_{\text {JB }}$ | Junction-to-board characterization parameter | 11.4 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\theta \mathrm{JC} \text { (bot) }}$ | Junction-to-case (bottom) thermal resistance | 6.9 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

### 6.5 Electrical Characteristics- $\mathrm{V}_{\text {BIAS }}=5 \mathrm{~V}$

Unless otherwise noted, the specification in the following table applies where $\mathrm{V}_{\text {BIAS }}=5 \mathrm{~V}$. Typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS |  | TA | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLIES AND CURRENTS |  |  |  |  |  |  |  |  |
| $\mathrm{I}_{\text {In(VBIAS-ON) }}$ | $V_{\text {BIAS }}$ quiescent current (both channels) | $\begin{aligned} & \mathrm{l}_{\text {OUT1 }}=\mathrm{I}_{\text {OUT } 2}=0 \mathrm{~mA}, \\ & \mathrm{~V}_{\text {IN } 1,2}=\mathrm{V}_{\text {ON } 1,2}=\mathrm{V}_{\text {BIAS }}=5 \mathrm{~V} \end{aligned}$ |  | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  | 80 | 120 | $\mu \mathrm{A}$ |
| Inn(vBiAs-on) | $\mathrm{V}_{\text {BIAS }}$ quiescent current (single channel) | $\begin{aligned} & \mathrm{I}_{\text {OUT1 }}=\mathrm{I}_{\text {OUT2 }}=0 \mathrm{~mA}, \mathrm{~V}_{\text {ON2 }}=0 \mathrm{~V} \\ & \mathrm{~V}_{\text {IN } 1,2}=\mathrm{V}_{\mathrm{ON} 1}=\mathrm{V}_{\text {BIAS }}=5 \mathrm{~V} \end{aligned}$ |  | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  | 60 | 120 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IN(VBIAS-OFF) }}$ | $\mathrm{V}_{\text {BIAS }}$ shutdown current | $\mathrm{V}_{\text {ON } 1,2}=0 \mathrm{~V}, \mathrm{~V}_{\text {OUT } 1,2}=0 \mathrm{~V}$ |  | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  |  | 2 | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\text {IN(VIN-OFF) }}$ | $\mathrm{V}_{\text {IN } 1,2}$ off-state supply current (per channel) | $\mathrm{V}_{\mathrm{ON} 1,2}=0 \mathrm{~V}$, <br> $\mathrm{V}_{\text {OUT1,2 }}=0 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{IN} 1,2}=5 \mathrm{~V}$ | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  | 0.5 | 8 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {IN } 1,2}=3.3 \mathrm{~V}$ | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  | 0.1 | 3 |  |
|  |  |  | $\mathrm{V}_{\text {IN } 1,2}=1.8 \mathrm{~V}$ | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  | 0.07 | 2 |  |
|  |  |  | $\mathrm{V}_{1 \mathrm{~N} 1,2}=0.8 \mathrm{~V}$ | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  | 0.04 | 1 |  |
| Ion | ON pin input leakage current | $\mathrm{V}_{\mathrm{ON}}=5.5 \mathrm{~V}$ |  | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  |  | 1 | $\mu \mathrm{A}$ |
| RESISTANCE CHARACTERISTICS |  |  |  |  |  |  |  |  |
| Ron | ON-state resistance (per channel) | $\begin{aligned} & \mathrm{I}_{\text {OUT }}=-200 \mathrm{~mA}, \\ & \mathrm{~V}_{\text {BIAS }}=5 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$ | $25^{\circ} \mathrm{C}$ |  | 16 | 19 | $\mathrm{m} \Omega$ |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 21 |  |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  |  | 23 |  |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=3.3 \mathrm{~V}$ | $25^{\circ} \mathrm{C}$ |  | 16 | 19 |  |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 21 |  |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  |  | 23 |  |
|  |  |  | $\mathrm{V}_{\text {IN }}=1.8 \mathrm{~V}$ | $25^{\circ} \mathrm{C}$ |  | 16 | 19 |  |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 21 |  |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  |  | 23 |  |
|  |  |  | $\mathrm{V}_{\text {IN }}=1.5 \mathrm{~V}$ | $25^{\circ} \mathrm{C}$ |  | 16 | 19 |  |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 21 |  |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  |  | 23 |  |
|  |  |  | $\mathrm{V}_{\text {IN }}=1.2 \mathrm{~V}$ | $25^{\circ} \mathrm{C}$ |  | 16 | 19 |  |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 21 |  |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  |  | 23 |  |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}$ | $25^{\circ} \mathrm{C}$ |  | 16 | 19 |  |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 21 |  |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  |  | 23 |  |
| $\mathrm{R}_{\text {PD }}$ | Output pulldown resistance | $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}, \mathrm{~V}_{\text {ON }}=0 \mathrm{~V}, \mathrm{l}_{\text {OUT }}=15 \mathrm{~mA}$ |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  | 220 | 300 | $\Omega$ |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  |  | 330 |  |

### 6.6 Electrical Characteristics- $\mathrm{V}_{\text {BIAS }}=2.5 \mathrm{~V}$

Unless otherwise noted, the specification in the following table applies where $\mathrm{V}_{\text {BIAS }}=2.5 \mathrm{~V}$. Typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise noted)

|  | PARAMETER | TEST CONDITIONS |  | $\mathrm{T}_{\text {A }}$ | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER SUPPLIES AND CURRENTS |  |  |  |  |  |  |  |  |
| IIN(VBIAS-ON) | $\mathrm{V}_{\text {BIAS }}$ quiescent current (both channels) | $\begin{aligned} & \mathrm{I}_{\text {OUT1 }}=\mathrm{I}_{\mathrm{OUT2}}=0 \mathrm{~mA}, \\ & \mathrm{~V}_{\text {IN } 1,2}=\mathrm{V}_{\mathrm{ON} 1,2}=\mathrm{V}_{\mathrm{BIAS}}=2.5 \mathrm{~V} \end{aligned}$ |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  | 32 | 37 | $\mu \mathrm{A}$ |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  |  | 40 |  |
| $\mathrm{I}_{\text {In(VBIAS-ON) }}$ | $V_{\text {BIAS }}$ quiescent current (single channel) | $\begin{aligned} & \mathrm{I}_{\mathrm{OUT} 1}=\mathrm{l}_{\mathrm{OUT} 2}=0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{ON} 2}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN} 1,2}=\mathrm{V}_{\mathrm{ON} 1}=\mathrm{V}_{\mathrm{BIAS}}=2.5 \mathrm{~V} \end{aligned}$ |  | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  | 23 | 40 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IN(VBIAS-OFF) }}$ | $\mathrm{V}_{\text {BIAS }}$ shutdown current | $\mathrm{V}_{\text {ON } 1,2}=0 \mathrm{~V}, \mathrm{~V}_{\text {OUT } 1,2}=0 \mathrm{~V}$ |  | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  |  | 2 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {IN(VIN-OFF) }}$ | $\mathrm{V}_{\text {IN } 1,2}$ off-state supply current (per channel) | $\begin{aligned} & \mathrm{V}_{\mathrm{ON} 1,2}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{OUT} 1,2}=0 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{1 \times 1,2}=2.5 \mathrm{~V}$ | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  | 0.13 | 3 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{1 \mathrm{~N} 1,2}=1.8 \mathrm{~V}$ | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  | 0.07 | 2 |  |
|  |  |  | $\mathrm{V}_{1 \mathrm{~N} 1,2}=1.2 \mathrm{~V}$ | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  | 0.05 | 2 |  |
|  |  |  | $\mathrm{V}_{1 \mathrm{~N} 1,2}=0.8 \mathrm{~V}$ | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  | 0.04 | 1 |  |
| Ion | ON pin input leakage current | $\mathrm{V}_{\mathrm{ON}}=5.5 \mathrm{~V}$ |  | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  |  | 1 | $\mu \mathrm{A}$ |
| RESISTANCE CHARACTERISTICS |  |  |  |  |  |  |  |  |
| $\mathrm{R}_{\text {ON }}$ | ON-state resistance | $\begin{aligned} & \mathrm{l}_{\text {OUT }}=-200 \mathrm{~mA}, \\ & \mathrm{~V}_{\text {BIAS }}=2.5 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\mathrm{IN}}=2.5 \mathrm{~V}$ | $25^{\circ} \mathrm{C}$ |  | 21 | 24 | $\mathrm{m} \Omega$ |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 27 |  |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  |  | 29 |  |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=1.8 \mathrm{~V}$ | $25^{\circ} \mathrm{C}$ |  | 19 | 22 |  |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 25 |  |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  |  | 27 |  |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=1.5 \mathrm{~V}$ | $25^{\circ} \mathrm{C}$ |  | 18 | 21 |  |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 24 |  |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  |  | 26 |  |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=1.2 \mathrm{~V}$ | $25^{\circ} \mathrm{C}$ |  | 18 | 21 |  |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 24 |  |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  |  | 26 |  |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}$ | $25^{\circ} \mathrm{C}$ |  | 17 | 20 |  |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  | 23 |  |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  |  | 25 |  |
| $\mathrm{R}_{\text {PD }}$ | Output pulldown resistance | $\mathrm{V}_{\text {IN }}=2.5 \mathrm{~V}, \mathrm{~V}_{\text {ON }}=0 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=1 \mathrm{~mA}$ |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  | 260 | 300 | $\Omega$ |
|  |  |  |  | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |  |  | 330 |  |

### 6.7 Switching Characteristics

|  | PARAMETER | TEST CONDITION | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {ON }}=\mathrm{V}_{\text {BIAS }}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise noted) |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{ON}}$ | Turnon time | $\mathrm{R}_{\mathrm{L}}=10 \Omega, \mathrm{C}_{L}=0.1 \mu \mathrm{~F}, \mathrm{C}_{T}=1000 \mathrm{pF}$ | 1310 |  | $\mu \mathrm{s}$ |
| toff | Turnoff time | $\mathrm{R}_{\mathrm{L}}=10 \Omega, \mathrm{C}_{\mathrm{L}}=0.1 \mu \mathrm{~F}, \mathrm{C}_{T}=1000 \mathrm{pF}$ | 6 |  |  |
| $\mathrm{t}_{\mathrm{R}}$ | $V_{\text {Out }}$ rise time | $\mathrm{R}_{\mathrm{L}}=10 \Omega, \mathrm{C}_{L}=0.1 \mu \mathrm{~F}, \mathrm{C}_{T}=1000 \mathrm{pF}$ | 1720 |  |  |
| $\mathrm{t}_{\mathrm{F}}$ | $V_{\text {OUT }}$ fall time | $\mathrm{R}_{\mathrm{L}}=10 \Omega, \mathrm{C}_{\mathrm{L}}=0.1 \mu \mathrm{~F}, \mathrm{C}_{T}=1000 \mathrm{pF}$ | 2 |  |  |
| $\mathrm{t}_{\mathrm{D}}$ | ON delay time | $\mathrm{R}_{\mathrm{L}}=10 \Omega, \mathrm{C}_{\mathrm{L}}=0.1 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{T}}=1000 \mathrm{pF}$ | 460 |  |  |
| $\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{ON}}=\mathrm{V}_{\text {BIAS }}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise noted) |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{ON}}$ | Turnon time | $\mathrm{R}_{\mathrm{L}}=10 \Omega, \mathrm{C}_{L}=0.1 \mu \mathrm{~F}, \mathrm{C}_{T}=1000 \mathrm{pF}$ | 550 |  | $\mu \mathrm{s}$ |
| toff | Turnoff time | $\mathrm{R}_{\mathrm{L}}=10 \Omega, \mathrm{C}_{L}=0.1 \mu \mathrm{~F}, \mathrm{C}_{T}=1000 \mathrm{pF}$ | 170 |  |  |
| $t_{R}$ | $\mathrm{V}_{\text {OUT }}$ rise time | $\mathrm{R}_{\mathrm{L}}=10 \Omega, \mathrm{C}_{L}=0.1 \mu \mathrm{~F}, \mathrm{C}_{T}=1000 \mathrm{pF}$ | 325 |  |  |
| $\mathrm{t}_{\mathrm{F}}$ | $V_{\text {Out }}$ fall time | $\mathrm{R}_{\mathrm{L}}=10 \Omega, \mathrm{C}_{L}=0.1 \mu \mathrm{~F}, \mathrm{C}_{T}=1000 \mathrm{pF}$ | 16 |  |  |
| $\mathrm{t}_{\text {D }}$ | ON delay time | $\mathrm{R}_{\mathrm{L}}=10 \Omega, \mathrm{C}_{\mathrm{L}}=0.1 \mu \mathrm{~F}, \mathrm{C}_{T}=1000 \mathrm{pF}$ | 400 |  |  |
| $\mathrm{V}_{\mathrm{IN}}=2.5 \mathrm{~V}, \mathrm{~V}_{\text {ON }}=5 \mathrm{~V}, \mathrm{~V}_{\text {BIAS }}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise noted) |  |  |  |  |  |
| ton | Turnon time | $\mathrm{R}_{L}=10 \Omega, \mathrm{C}_{L}=0.1 \mu \mathrm{~F}, \mathrm{C}_{T}=1000 \mathrm{pF}$ | 2050 |  | $\mu \mathrm{s}$ |
| tofF | Turnoff time | $\mathrm{R}_{\mathrm{L}}=10 \Omega, \mathrm{C}_{\mathrm{L}}=0.1 \mu \mathrm{~F}, \mathrm{C}_{T}=1000 \mathrm{pF}$ | 5 |  |  |
| $\mathrm{t}_{\mathrm{R}}$ | $\mathrm{V}_{\text {OUT }}$ rise time | $\mathrm{R}_{L}=10 \Omega, \mathrm{C}_{L}=0.1 \mu \mathrm{~F}, \mathrm{C}_{T}=1000 \mathrm{pF}$ | 2275 |  |  |
| $\mathrm{t}_{\mathrm{F}}$ | $V_{\text {OUt }}$ fall time | $\mathrm{R}_{\mathrm{L}}=10 \Omega, \mathrm{C}_{L}=0.1 \mu \mathrm{~F}, \mathrm{C}_{T}=1000 \mathrm{pF}$ | 2.5 |  |  |
| $\mathrm{t}_{\mathrm{D}}$ | ON delay time | $\mathrm{R}_{\mathrm{L}}=10 \Omega, \mathrm{C}_{L}=0.1 \mu \mathrm{~F}, \mathrm{C}_{T}=1000 \mathrm{pF}$ | 990 |  |  |
| $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {ON }}=5 \mathrm{~V}, \mathrm{~V}_{\text {BIAS }}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=250 \mathrm{C}$ (unless otherwise noted) |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{ON}}$ | Turnon time | $\mathrm{R}_{L}=10 \Omega, \mathrm{C}_{L}=0.1 \mu \mathrm{~F}, \mathrm{C}_{T}=1000 \mathrm{pF}$ | 1300 |  | $\mu \mathrm{s}$ |
| toff | Turnoff time | $\mathrm{R}_{\mathrm{L}}=10 \Omega, \mathrm{C}_{\mathrm{L}}=0.1 \mu \mathrm{~F}, \mathrm{C}_{T}=1000 \mathrm{pF}$ | 130 |  |  |
| $\mathrm{t}_{\mathrm{R}}$ | $V_{\text {OUT }}$ rise time | $\mathrm{R}_{\mathrm{L}}=10 \Omega, \mathrm{C}_{L}=0.1 \mu \mathrm{~F}, \mathrm{C}_{T}=1000 \mathrm{pF}$ | 875 |  |  |
| $\mathrm{t}_{\mathrm{F}}$ | $\mathrm{V}_{\text {OUT }}$ fall time | $\mathrm{R}_{\mathrm{L}}=10 \Omega, \mathrm{C}_{L}=0.1 \mu \mathrm{~F}, \mathrm{C}_{T}=1000 \mathrm{pF}$ | 16 |  |  |
| $t_{D}$ | ON delay time | $\mathrm{R}_{\mathrm{L}}=10 \Omega, \mathrm{C}_{L}=0.1 \mu \mathrm{~F}, \mathrm{C}_{T}=1000 \mathrm{pF}$ | 870 |  |  |

### 6.8 Typical DC Characteristics



Figure 1. Quiescent Current vs Bias Voltage Both Channels


Figure 3. Shutdown Current vs Bias Voltage Both Channels

$\mathrm{V}_{\mathrm{BIAS}}=2.5 \mathrm{~V}$
$\mathrm{I}_{\text {OUT }}=-200 \mathrm{~mA}$
Figure 5. On-Resistance vs Temperature Single Channel


Figure 2. Quiescent Current vs Bias Voltage Single Channel


Figure 4. Off-State VIN Current vs Input Voltage Single Channel

$\mathrm{V}_{\mathrm{BIAS}}=5 \mathrm{~V}$
IOUT $=-200 \mathrm{~mA}$
Figure 6. On-Resistance vs Temperature Single Channel

## Typical DC Characteristics (continued)


$\mathrm{V}_{\mathrm{BIAS}}=2.5 \mathrm{~V}$
$\mathrm{I}_{\text {OUT }}=-200 \mathrm{~mA}$
Figure 7. On-Resistance vs Input Voltage Single Channel

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
Figure 9. On-Resistance vs Input Voltage Single Channel

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
Figure 11. Output Voltage vs ON Voltage Single Channel

$\mathrm{V}_{\mathrm{BIAS}}=5 \mathrm{~V}$
$\mathrm{I}_{\text {OUT }}=-200 \mathrm{~mA}$
Figure 8. On-Resistance vs Input Voltage Single Channel

$\mathrm{V}_{\mathrm{BIAS}}=5 \mathrm{~V}$
$\mathrm{I}_{\text {OUT }}=1 \mathrm{~mA}$
$\mathrm{V}_{\mathrm{ON}}=0 \mathrm{~V}$
Figure 10. Pulldown Resistance vs Input Voltage Single Channel

$\mathrm{V}_{\mathrm{BIAS}}=2.5 \mathrm{~V}$
$C T=1 \mathrm{nF}$
Figure 12. Delay Time vs Input Voltage

## Typical DC Characteristics (continued)



Figure 13. Delay Time vs Input Voltage


Figure 15. Fall Time vs Input Voltage

$\mathrm{V}_{\text {BIAS }}=5 \mathrm{~V}$
$C T=1 n F$
Figure 17. Turnoff Time vs Input Voltage

$\mathrm{V}_{\mathrm{BIAS}}=2.5 \mathrm{~V} \quad \mathrm{CT}=1 \mathrm{nF}$
Figure 14. Fall Time vs Input Voltage

$\mathrm{V}_{\mathrm{BIAS}}=2.5 \mathrm{~V} \quad \mathrm{CT}=1 \mathrm{nF}$
Figure 16. Turnoff Time vs Input Voltage

$\mathrm{V}_{\text {BIAS }}=2.5 \mathrm{~V} \quad \mathrm{CT}=1 \mathrm{nF}$
Figure 18. Turnon Time vs Input Voltage

## Typical DC Characteristics (continued)


$\mathrm{V}_{\mathrm{BIAS}}=5 \mathrm{~V}$
$\mathrm{CT}=1 \mathrm{nF}$
Figure 19. Turnon Time vs Input Voltage

$\mathrm{V}_{\mathrm{BIAS}}=5 \mathrm{~V}$
$\mathrm{CT}=1 \mathrm{nF}$
Figure 21. Rise Time vs Input Voltage ( $\mathrm{V}_{\text {BIAS }}=5 \mathrm{~V}, \mathrm{CT}=1$ nF)

$\mathrm{V}_{\mathrm{BIAS}}=2.5 \mathrm{~V} \quad \mathrm{CT}=1 \mathrm{nF}$
Figure 20. Rise Time vs Input Voltage


Figure 22. Rise Time vs Bias Voltage

### 6.9 Typical AC Characteristics

At $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{CT}=1 \mathrm{nF}$


Figure 23. Turnon Response Time


Figure 25. Turnon Response Time


| $\mathrm{V}_{\text {IN }}=0.8 \mathrm{~V}$ | $\mathrm{~V}_{\text {BIAS }}=2.5 \mathrm{~V}$ | $\mathrm{C}_{I N}=1 \mu \mathrm{~F}$ |
| :--- | :--- | :--- |
| $\mathrm{C}_{\mathrm{L}}=0.1 \mu \mathrm{~F}$ | $\mathrm{R}_{\mathrm{L}}=10 \Omega$ |  |

Figure 27. Turnoff Response Time

$\mathrm{V}_{\mathrm{IN}}=0.8 \mathrm{~V}$
$V_{\text {BIAS }}=5 \mathrm{~V}$
$\mathrm{C}_{\mathrm{IN}}=1 \mu \mathrm{~F}$
$C_{L}=0.1 \mu \mathrm{~F}$
Figure 24. Turnon Response Time


Figure 26. Turnon Response Time


| $\mathrm{V}_{I N}=0.8 \mathrm{~V}$ | $\mathrm{~V}_{\text {BIAS }}=5 \mathrm{~V}$ | $\mathrm{C}_{\mathrm{IN}}=1 \mu \mathrm{~F}$ |
| :--- | :--- | :--- |
| $\mathrm{C}_{\mathrm{L}}=0.1 \mu \mathrm{~F}$ | $\mathrm{R}_{\mathrm{L}}=10 \Omega$ |  |

Figure 28. Turnoff Response Time

## Typical AC Characteristics (continued)

At $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{CT}=1 \mathrm{nF}$


Figure 29. Turnoff Response Time


Figure 30. Turnoff Response Time

## 7 Parameter Measurement Information


(A) Rise and fall times of the control signal is 100 ns .

Figure 31. Test Circuit and $\mathrm{t}_{\mathrm{oN}} \mathrm{t}_{\mathrm{OFF}}$ Waveforms

## 8 Detailed Description

### 8.1 Overview

The TPS22966 device is a dual-channel, 6-A load switch in a 14-terminal SON package. To reduce the voltage drop in high current rails, the device implements an low resistance N-channel MOSFET. The device has a programmable slew rate for applications that require specific rise-time.
The device has very low leakage current during off state. This prevents downstream circuits from pulling high standby current from the supply. Integrated control logic, driver, power supply, and output discharge FET eliminates the need for any external components, which reduces solution size and bill of materials (BOM) count.

### 8.2 Functional Block Diagram



### 8.3 Feature Description

### 8.3.1 ON and OFF Control

The ON pins control the state of the switch. Asserting ON high enables the switch. ON is active high and has a low threshold, making it capable of interfacing with low-voltage signals. The ON pin is compatible with standard GPIO logic threshold. It can be used with any microcontroller with $1.2-\mathrm{V}$ or higher GPIO voltage. This pin cannot be left floating and must be tied either high or low for proper functionality.

### 8.3.2 Input Capacitor (Optional)

To limit the voltage drop on the input supply caused by transient inrush currents when the switch turns on into a discharged load capacitor, a capacitor needs to be placed between VIN and GND. A 1- $\mu \mathrm{F}$ ceramic capacitor, $\mathrm{C}_{\mathrm{IN}}$, placed close to the pins, is usually sufficient. Higher values of $\mathrm{C}_{\mathbb{N}}$ can be used to further reduce the voltage drop during high-current application. When switching heavy loads, it is recommended to have an input capacitor about 10 times higher than the output capacitor to avoid excessive voltage drop.

### 8.3.3 Output Capacitor (Optional)

Due to the integrated body diode in the NMOS switch, a $C_{I N}$ greater than $C_{L}$ is highly recommended. $A C_{L}$ greater than $\mathrm{C}_{\mathbb{I N}}$ can cause $\mathrm{V}_{\text {Out }}$ to exceed $\mathrm{V}_{\text {IN }}$ when the system supply is removed. This could result in current flow through the body diode from VOUT to VIN. A $C_{\mathbb{I N}}$ to $C_{L}$ ratio of 10 to 1 is recommended for minimizing $\mathrm{V}_{\mathbb{I N}}$ dip caused by inrush currents during startup, however a 10 to 1 ratio for capacitance is not required for proper functionality of the device. A ratio smaller than 10 to 1 (such as 1 to 1 ) could cause slightly more $\mathrm{V}_{\mathbb{I N}}$ dip upon turn-on due to inrush currents. This can be mitigated by increasing the capacitance on the CT pin for a longer rise time (see Figure 4).

### 8.3.4 $\mathrm{V}_{\mathrm{IN}}$ and $\mathrm{V}_{\text {BIAS }}$ Voltage Range

For optimal $R_{\text {ON }}$ performance, make sure $\mathrm{V}_{\mathbb{I N}} \leq \mathrm{V}_{\text {BIAS }}$. The device is still functional if $\mathrm{V}_{\mathbb{I N}}>\mathrm{V}_{\text {BIAS }}$ but it exhibits $\mathrm{R}_{\mathrm{ON}}$ greater than what is listed in the Electrical Characteristics table. See Figure 32 for an example of a typical device. Notice the increasing $\mathrm{R}_{\mathrm{ON}}$ as $\mathrm{V}_{\mathbb{I N}}$ exceeds $\mathrm{V}_{\text {BIAS }}$ voltage. Make sure to never exceed the maximum voltage rating for $\mathrm{V}_{\mathbb{I N}}$ and $\mathrm{V}_{\text {BIAS }}$.

$\mathrm{V}_{\text {IN }}>\mathrm{V}_{\text {BIAS }}$

$$
\mathrm{I}_{\text {OUT }}=-200 \mathrm{~mA}
$$

Figure 32. On-Resistance vs Input Voltage Single Channel

### 8.4 Device Functional Modes

Table 1 lists the TPS22966 functions.
Table 1. Functions Table

| ONx | VINx to VOUTx | VOUTx to GND |
| :---: | :---: | :---: |
| L | Off | On |
| H | On | Off |

## 9 Application and Implementation

## NOTE

Information in the following applications sections is not part of the Tl component specification, and TI does not warrant its accuracy or completeness. Tl's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

This application demonstrates how the TPS22966 can be used to limit inrush current when powering on downstream modules.

### 9.2 Typical Application



Figure 33. Typical Application Circuit

### 9.2.1 Design Requirements

Table 2 shows the TPS22966 desgin parameters.
Table 2. Design Parameters

| DESIGN PARAMETER | VALUE |
| :---: | :---: |
| Input voltage | 3.3 V |
| Bias voltage | 5 V |
| Load capacitance $\left(\mathrm{C}_{\mathrm{L}}\right)$ | $22 \mu \mathrm{~F}$ |
| Maximum acceptable inrush current | 400 mA |

### 9.2.2 Detailed Design Procedure

When the switch is enabled, the output capacitors must be charged up from 0 V to the set value ( 3.3 V in this example). This charge arrives in the form of inrush current. Inrush current can be calculated using Equation 1.

Inrush Current $=\mathrm{C} \times \mathrm{dV} / \mathrm{dt}$
where

- C is the output capacitance
- dV is the output voltage
- dt is the rise time

The TPS22966 offers adjustable rise time for VOUT. This feature allows the user to control the inrush current during turnon. The appropriate rise time can be calculated using Table 2 and Equation 1 as shown in Equation 2.

$$
\begin{align*}
& 400 \mathrm{~mA}=22 \mu \mathrm{~F} \times 3.3 \mathrm{~V} / \mathrm{dt}  \tag{2}\\
& \mathrm{dt}=181.5 \mu \mathrm{~s} \tag{3}
\end{align*}
$$

To ensure an inrush current of less than 400 mA , choose a CT value that yields a rise time of more than 181.5 $\mu \mathrm{s}$. See the oscilloscope captures in the Application Curves section for an example of how the CT capacitor can be used to reduce inrush current.

### 9.2.2.1 Adjustable Rise Time

A capacitor to GND on the CTx pins sets the slew rate for each channel. To ensure desired performance, a capacitor with a minimum voltage rating of 25 V must be used on the CTx pin. An approximate formula for the relationship between CTx and slew rate is given in Equation 4. Equation 4 accounts for $10 \%$ to $90 \%$ measurement on $\mathrm{V}_{\text {OUT }}$ and does NOT apply for CTx $=0 \mathrm{pF}$. (Use Table 3 to determine rise times for when CTx $=$ 0 pF ).
$S R=0.32 \times C T+13.7$
where

- SR is the slew rate (in $\mu \mathrm{s} / \mathrm{V}$ )
- CT is the capacitance value on the CTx pin (in pF)
- The units for the constant 13.7 is in $\mu \mathrm{s} / \mathrm{V}$.

Rise time can be calculated by multiplying the input voltage by the slew rate. Table 3 shows rise time values measured on a typical device. Rise times shown in Table 3 are only valid for the power-up sequence where $\mathrm{V}_{\mathbb{I}}$ and $\mathrm{V}_{\text {BIAS }}$ are already in steady state condition, and the ON pin is asserted high.

Table 3. Rise Time Values

| CTx (pF) | RISE TIME ( $\mu \mathrm{s}$ ) $10 \%-90 \%, \mathrm{C}_{\mathrm{L}}=0.1 \mu \mathrm{~F}, \mathrm{C}_{\text {IN }}=1 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{L}}=10 \Omega$ |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | ${ }^{(1)} 5 \mathrm{~V}$ | 3.3 V | 1.8 V | 1.5 V | 1.2 V | 1.05 V | 0.8 V |
| 0 | 124 | 88 | 63 | 60 | 53 | 49 | 42 |
| 220 | 481 | 323 | 193 | 166 | 143 | 133 | 109 |
| 470 | 855 | 603 | 348 | 299 | 251 | 228 | 175 |
| 1000 | 1724 | 1185 | 670 | 570 | 469 | 411 | 342 |
| 2200 | 3328 | 2240 | 1308 | 1088 | 893 | 808 | 650 |
| 4700 | 7459 | 4950 | 2820 | 2429 | 1920 | 1748 | 1411 |
| 10000 | 16059 | 10835 | 6040 | 5055 | 4230 | 3770 | 3033 |

(1) TYPICAL VALUES at $25^{\circ} \mathrm{C}, \mathrm{V}_{\text {BIAS }}=5 \mathrm{~V}, 25 \mathrm{~V}$ X7R $10 \%$ CERAMIC CAP.

### 9.2.3 Application Curves



Figure 34. Inrush Current with $\mathbf{C T}=0 \mathrm{pF}$


Figure 35. Inrush Current with CT =220 pF

## 10 Power Supply Recommendations

The device is designed to operate from a VBIAS range of 2.5 V to 5.5 V and a VIN range of 0.8 V to VBIAS.

## 11 Layout

### 11.1 Layout Guidelines

For best performance, all traces must be as short as possible. To be most effective, the input and output capacitors must be placed close to the device to minimize the effects that parasitic trace inductances may have on normal operation. Using wide traces for VIN, VOUT, and GND helps minimize the parasitic electrical effects along with minimizing the case to ambient thermal impedance.

### 11.2 Layout Example

Notice the thermal vias located under the exposed thermal pad of the device. This allows for thermal diffusion away from the device.


Figure 36. PCB Layout Example

### 11.3 Thermal Considerations

The maximum IC junction temperature must be restricted to $125^{\circ} \mathrm{C}$ under normal operating conditions. To calculate the maximum allowable power dissipation, $\mathrm{P}_{\mathrm{D}(\max )}$ for a given output current and ambient temperature, use Equation 5:
$P_{D(\max )}=\frac{T_{J(\max )}-T_{A}}{\theta_{J A}}$
where

- $\mathrm{P}_{\mathrm{D}(\text { max })}$ is the maximum allowable power dissipation
- $\mathrm{T}_{\mathrm{J}_{(\max )}}$ is the maximum allowable junction temperature $\left(125^{\circ} \mathrm{C}\right.$ for the TPS22966)
- $\mathrm{T}_{\mathrm{A}}$ is the ambient temperature of the device


## Thermal Considerations (continued)

- $\quad \theta_{\mathrm{JA}}$ is the junction to air thermal impedance. See the Thermal Information section. This parameter is highly dependent upon board layout.


## 12 Device and Documentation Support

### 12.1 Documentation Support

### 12.1.1 Related Documentation

For related documentation see the following:

- TPS22966 Dual Channel Load Switch in Parallel Configuration, SLVA585A
- Basics of Load Switches, SLVA652
- Managing Inrush Current, SLVA670A
- Quiescent Current vs Shutdown Current for Load Switch Power Consumption, SLVA757
- Using the TPS22966EVM-007, SLVU757A
- Load Switch Thermal Considerations, SLVUA74


### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.3 Trademarks

Ultrabook is a trademark of Intel.
All other trademarks are the property of their respective owners.

### 12.4 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.5 Glossary

SLYZ022 - TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS22966DPUR | ACTIVE | WSON | DPU | 14 | 3000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-2-260C-1 YEAR | -40 to 105 | RB966 | Samples |
| TPS22966DPUT | ACTIVE | WSON | DPU | 14 | 250 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-2-260C-1 YEAR | -40 to 105 | RB966 | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the $<=1000$ ppm threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a " $\sim$ " will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annul basis.

OTHER QUALIFIED VERSIONS OF TPS22966 :

- Automotive: TPS22966-Q1

NOTE: Qualified Version Definitions:

- Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects


## TAPE AND REEL INFORMATION


*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS22966DPUR | WSON | DPU | 14 | 3000 | 180.0 | 8.4 | 2.25 | 3.25 | 1.05 | 4.0 | 8.0 | Q1 |
| TPS22966DPUR | WSON | DPU | 14 | 3000 | 180.0 | 8.4 | 2.25 | 3.25 | 1.05 | 4.0 | 8.0 | Q1 |
| TPS22966DPUT | WSON | DPU | 14 | 250 | 180.0 | 8.4 | 2.25 | 3.25 | 1.05 | 4.0 | 8.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS22966DPUR | WSON | DPU | 14 | 3000 | 210.0 | 185.0 | 35.0 |
| TPS22966DPUR | WSON | DPU | 14 | 3000 | 210.0 | 185.0 | 35.0 |
| TPS22966DPUT | WSON | DPU | 14 | 250 | 210.0 | 185.0 | 35.0 |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. Small Outline No-Lead (SON) package configuration.
D. The package thermal pad must be soldered to the board for thermal and mechanical performance.

See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
E. This package is Pb -free.

## DPU (R-PWSON-N14)



THERMAL INFORMATION
This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.


Bottom View
Exposed Thermal Pad Dimensions

NOTE: All linear dimensions are in millimeters

DPU (R-PWSON-N14)

## PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com [http://www.ti.com](http://www.ti.com).
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Tl grants you permission to use these resources only for development of an application that uses the Tl products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify Tl and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.
Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.

