# 74VHCT373A Octal D-Type Latch with 3-STATE Outputs #### **Features** - High speed: t<sub>PD</sub> = 7.7ns (Typ.) at T<sub>A</sub> = 25°C - High Noise Immunity: V<sub>IH</sub> = 2.0V, V<sub>IL</sub> = 0.8V - Power Down Protection is provided on all inputs and outputs - Low Power Dissipation: $I_{CC} = 4\mu A$ (Max.) @ $T_A = 25$ °C - Pin and Function Compatible with 74HCT373 #### **General Description** The VHCT373A is an advanced high speed CMOS octal D-type latch with 3-STATE output fabricated with silicon gate CMOS technology. It achieves the high speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation. This 8-bit D-type latch is controlled by a latch enable input (LE) and an output enable input $(\overline{\text{OE}})$ . The latches appear transparent to data when latch enable (LE) is HIGH. When LE is LOW, the data that meets the setup time is latched. When the $\overline{\text{OE}}$ input is HIGH, the eight outputs are in a high impedance state. Protection circuits ensure that 0V to 7V can be applied to the input and output<sup>(1)</sup> pins without regard to the supply voltage. This device can be used to interface 3V to 5V systems and two supply systems such as battery back up. This circuit prevents device destruction due to mismatched supply and input voltages. #### Note: 1. Outputs in OFF-State #### **Ordering Information** | Order Number | Package<br>Number | Package Description | |---------------|-------------------|-----------------------------------------------------------------------------| | 74VHCT373AM | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide | | 74VHCT373ASJ | M20D | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74VHCT373AMTC | MTC20 | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | Surface mount packages are also available on Tape and Reel. Specify by appending the suffix letter "X" to the ordering number. Pb-Free package per JEDEC J-STD-020B. # **Connection Diagram** # **Pin Description** | Pin Names | Description | |--------------------------------|---------------------| | D <sub>0</sub> –D <sub>7</sub> | Data Inputs | | LE | Latch Enable Input | | ŌĒ | Output Enable Input | | O <sub>0</sub> -O <sub>7</sub> | 3-STATE Outputs | # **Logic Symbol** ## **Truth Table** | | Inputs | Outputs | | |----|--------|----------------|----------------| | LE | ŌĒ | D <sub>n</sub> | O <sub>n</sub> | | Х | Н | Х | Z | | Н | L | L | L | | Н | L | Н | Н | | L | L | Х | O <sub>0</sub> | H = HIGH Voltage Level L = LOW Voltage Level Z = High Impedance X = Immaterial ${\rm O_0} = {\rm Previous} \; {\rm O_0}$ before HIGH-to-LOW transition of Latch Enable #### **Functional Description** The VHCT373A contains eight D-type latches with 3-STATE standard outputs. When the Latch Enable (LE) input is HIGH, data on the $D_n$ inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time its D input changes. When LE is LOW, the latches store the information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of LE. The 3-STATE standard outputs are controlled by the Output Enable $(\overline{OE})$ input. When $\overline{OE}$ is LOW, the standard outputs are in the 2-state mode. When $\overline{OE}$ is HIGH, the standard outputs are in the high impedance mode but this does not interfere with entering new data into the latches. ## **Logic Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. # **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Symbol | Parameter | Rating | |------------------|------------------------------------------|---------------------------------| | V <sub>CC</sub> | Supply Voltage | -0.5V to +7.0V | | V <sub>IN</sub> | DC Input Voltage | -0.5V to +7.0V | | V <sub>OUT</sub> | DC Output Voltage | | | | Note 2 | –0.5V to V <sub>CC</sub> + 0.5V | | | Note 3 | -0.5V to +7.0V | | I <sub>IK</sub> | Input Diode Current | –20mA | | I <sub>OK</sub> | Output Diode Current <sup>(4)</sup> | ±20mA | | I <sub>OUT</sub> | DC Output Current | ±25mA | | I <sub>CC</sub> | DC V <sub>CC</sub> /GND Current | ±75mA | | T <sub>STG</sub> | Storage Temperature | –65°C to +150°C | | T <sub>L</sub> | Lead Temperature (Soldering, 10 seconds) | 260°C | # Recommended Operating Conditions<sup>(5)</sup> The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings. | Symbol | Parameter | Rating | |---------------------------------|---------------------------------------------------------|-----------------------| | V <sub>CC</sub> | Supply Voltage | 4.5V to +5.5V | | V <sub>IN</sub> | Input Voltage | 0V to +5.5V | | V <sub>OUT</sub> | Output Voltage | | | | Note 2 | 0V to V <sub>CC</sub> | | | Note 3 | 0V to 5.5V | | T <sub>OPR</sub> | Operating Temperature | –40°C to +85°C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time, V <sub>CC</sub> = 5.0V ± 0.5V | 0ns/V ~ 20ns/V | #### Notes - 2. HIGH or LOW state. I<sub>OUT</sub> absolute maximum rating must be observed. - 3. When outputs are in OFF-State or when $V_{CC} = 0V$ . - 4. $V_{OUT} < GND$ , $V_{OUT} > V_{CC}$ (Outputs Active). - 5. Unused inputs must be held HIGH or LOW. They may not float. # **DC Electrical Characteristics** | | | | | | Т | <sub>A</sub> = 25° | С | | –40°C<br>85°C | | |------------------|-------------------------------------------------|---------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------|------|--------------------|-------|------|---------------|-------| | Symbol | Parameter | V <sub>CC</sub> (V) | Con | ditions | Min. | Тур. | Max. | Min. | Max. | Units | | V <sub>IH</sub> | HIGH Level Input | 4.5 | | | 2.0 | | | 2.0 | | V | | | Voltage | 5.5 | | | 2.0 | | | 2.0 | | | | V <sub>IL</sub> | LOW Level Input | 4.5 | | | | | 0.8 | | 0.8 | V | | | Voltage | 5.5 | | | | | 0.8 | | 0.8 | | | V <sub>OH</sub> | HIGH Level Output | 4.5 | $V_{IN} = V_{IH}$ | $I_{OH} = -50\mu A$ | 4.40 | 4.50 | | 4.40 | | V | | | Voltage | | or V <sub>IL</sub> | $I_{OH} = -8mA$ | 3.94 | | | 3.80 | | | | V <sub>OL</sub> | LOW Level Output | 4.5 | | $I_{OL} = 50\mu A$ | | 0.0 | 0.1 | | 0.1 | V | | | Voltage | | or V <sub>IL</sub> | $I_{OL} = 8mA$ | | | 0.36 | | 0.44 | | | I <sub>OZ</sub> | 3-STATE Output<br>Off-State Current | 5.5 | | $V_{IN} = V_{IH} \text{ or } V_{IL},$<br>$V_{OUT} = V_{CC} \text{ or GND}$ | | | ±0.25 | | ±2.5 | μA | | I <sub>IN</sub> | Input Leakage<br>Current | 0–5.5 | $V_{IN} = 5.5V$ | V <sub>IN</sub> = 5.5V or GND | | | ±0.1 | | ±1.0 | μA | | I <sub>CC</sub> | Quiescent Supply<br>Current | 5.5 | $V_{IN} = V_{CC}$ or GND | | | | 4.0 | | 40.0 | μA | | I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input | 5.5 | V <sub>IN</sub> = 3.4V, Other<br>Input = V <sub>CC</sub> or GND | | | | 1.35 | | 1.50 | mA | | I <sub>OFF</sub> | Output Leakage<br>Current (Power<br>Down State) | 0.0 | V <sub>OUT</sub> = 5.5 | 5V | | | +0.5 | | +5.0 | μА | # **Noise Characteristics** | | | | | $T_A = 25^{\circ}C$ | | | |---------------------------------|-------------------------------------------------|---------------------|-----------------------|---------------------|--------|-------| | Symbol | Parameter | V <sub>CC</sub> (V) | Conditions | Тур. | Limits | Units | | V <sub>OLP</sub> <sup>(6)</sup> | Quiet Output Maximum<br>Dynamic V <sub>OL</sub> | 5.0 | C <sub>L</sub> = 50pF | 1.2 | 1.6 | V | | V <sub>OLV</sub> <sup>(6)</sup> | Quiet Output Minimum<br>Dynamic V <sub>OL</sub> | 5.0 | C <sub>L</sub> = 50pF | -1.2 | -1.6 | V | | V <sub>IHD</sub> <sup>(6)</sup> | Minimum HIGH Level<br>Dynamic Input Voltage | 5.0 | C <sub>L</sub> = 50pF | | 2.0 | V | | V <sub>ILD</sub> <sup>(6)</sup> | Maximum LOW Level<br>Dynamic Input Voltage | 5.0 | C <sub>L</sub> = 50pF | | 0.8 | V | #### Note: 6. Parameter guaranteed by design. #### **AC Electrical Characteristics** | | | | | | TA | (= <b>+25</b> | °C | T <sub>A</sub> = - | -40°C<br>85°C | | |---------------------------------------|----------------------------------|---------------------|------------------------|-----------------------|------|---------------|------|--------------------|---------------|-------| | Symbol | Parameter | V <sub>CC</sub> (V) | Cond | litions | Min. | Тур. | Max. | Min. | Max. | Units | | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay | 5.0 ± 0.5 | | C <sub>L</sub> = 15pF | | 7.7 | 12.3 | 1.0 | 13.5 | ns | | | Time (LE to O <sub>n</sub> ) | | | C <sub>L</sub> = 50pF | | 8.5 | 13.3 | 1.0 | 14.5 | | | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay | 5.0 ± 0.5 | | C <sub>L</sub> = 15pF | | 5.1 | 8.5 | 1.0 | 9.5 | ns | | | Time (D to O <sub>n</sub> ) | | | C <sub>L</sub> = 50pF | | 5.9 | 9.5 | 1.0 | 10.5 | | | t <sub>PZL</sub> , t <sub>PZH</sub> | 3-STATE Output | 5.0 ± 0.5 | $R_L = 1k\Omega$ | C <sub>L</sub> = 15pF | | 6.3 | 10.9 | 1.0 | 12.5 | ns | | | Enable Time | | | C <sub>L</sub> = 50pF | | 7.1 | 11.9 | 1.0 | 13.5 | | | t <sub>PLZ</sub> , t <sub>PHZ</sub> | 3-STATE Output<br>Disable Time | 5.0 ± 0.5 | $R_L = 1k\Omega$ | C <sub>L</sub> = 50pF | | 8.8 | 11.2 | 1.0 | 12.0 | ns | | t <sub>OSLH</sub> , t <sub>OSHL</sub> | Output to Output<br>Skew | 5.0 ± 0.5 | (7) | | | | 1.0 | | 1.0 | ns | | C <sub>IN</sub> | Input Capacitance | | V <sub>CC</sub> = Open | | | 4 | 10 | | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | | V <sub>CC</sub> = 5.0V | | | 6 | | | | pF | | C <sub>PD</sub> | Power Dissipation<br>Capacitance | | (8) | | | 25 | | | | pF | #### Notes: - 7. Parameter guaranteed by design. $t_{OSLH} = |t_{PLH} \max t_{PLH \min}|$ ; $t_{OSHL} = |t_{PHL \max} t_{PHL \min}|$ - 8. C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC</sub> (Opr.) = C<sub>PD</sub> V<sub>CC</sub> f<sub>IN</sub> + I<sub>CC</sub> / 8 (per F/F). # **AC Operating Requirements** | | | | T, | T <sub>A</sub> = +25°C | | T <sub>A</sub> = -40°0 | | | |--------------------|--------------------------|---------------------|------|------------------------|------|------------------------|------|-------| | Symbol | Parameter | V <sub>CC</sub> (V) | Min. | Тур. | Max. | Min. | Max. | Units | | t <sub>W</sub> (H) | Minimum Pulse Width (LE) | 5.0 ± 0.5 | 6.5 | | | 8.5 | | ns | | t <sub>S</sub> | Minimum Set-Up Time | 5.0 ± 0.5 | 1.5 | | | 1.5 | | ns | | t <sub>H</sub> | Minimum Hold Time | 5.0 ± 0.5 | 3.5 | | | 3.5 | | ns | # **Physical Dimensions** Dimensions are in millimeters unless otherwise noted. Figure 1. 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide Package Number M20B # Physical Dimensions (Continued) Dimensions are in millimeters unless otherwise noted. #### LAND PATTERN RECOMMENDATION DIMENSIONS ARE IN MILLIMETERS #### NOTES: - A. CONFORMS TO EIAJ EDR-7320 REGISTRATION, ESTABLISHED IN DECEMBER, 1998. B. DIMENSIONS ARE IN MILLIMETERS. C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. M20DREVC Figure 2. 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package Number M20D # Physical Dimensions (Continued) Dimensions are in millimeters unless otherwise noted. DIMENSIONS ARE IN MILLIMETERS #### NOTES: - A. CONFORMS TO JEDEC REGISTRATION MD-153, VARIATION AC, REF NOTE 6, DATE 7/93. - B. DIMENSIONS ARE IN MILLIMETERS. - C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLDS FLASH, AND TIE BAR EXTRUSIONS. - D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982. # 0.09-0.20<sup>1</sup> R0.09min GAGE PLANE -0.6±0.1-1.00 DETAIL A SEE DETAIL A MTC20REVD1 Figure 3. 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC20 TinyBuck™ TinyLogic<sup>®</sup> TINYOPTO™ TinyPower™ TruTranslation™ TinyWire™ นSerDes™ UniFET™ UHC® **VCX**<sup>TM</sup> Wire™ #### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. ACFx® HiSeC™ Power-SPM™ Across the board. Around the world.™ PowerTrench® i-Lo™ ActiveArray<sup>™</sup> ImpliedDisconnect™ Programmable Active Droop™ Bottomless™ IntelliMAX™ **QFET** QS<sup>TM</sup> Build it Now™ ISOPLANAR™ CoolFET™ MICROCOUPLER™ QT Optoelectronics™ CorePLUS™ Quiet Series™ MicroPak™ RapidConfigure™ $CROSSVOLT^{m}$ MICROWIRE™ CTL™ RapidConnect™ Motion-SPM™ Current Transfer Logic™ MSX™ ScalarPump™ DOME™ MSXPro™ SMART START™ E<sup>2</sup>CMOS<sup>TM</sup> SPM<sup>®</sup> $OCX^{TM}$ $\mathsf{EcoSPARK}^{^{\circledR}}$ STEALTH™ OCXPro™ EnSigna™ OPTOLOGIC® SuperFET™ FACT Quiet Series™ OPTOPLANAR® SuperSOT™-3 FACT® FAST® $PACMAN^{TM}$ SuperSOT™-6 PDP-SPM™ SuperSOT™-8 FASTr™ РОР™ SyncFET™ FPS™ Power220® $\mathsf{TCM}^\mathsf{TM}$ $\mathsf{FRFET}^{\scriptscriptstyle{(\!\varrho)}}$ Power247® The Power Franchise® PowerEdge™ PowerSaver™ #### DISCLAIMER **GTO™** GlobalOptoisolator™ FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. TinyBoost™ #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. #### As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### **PRODUCT STATUS DEFINITIONS** #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only. | Rev. I27