- Fully Synchronous Operation for Counting and Programming
- Internal Carry Look-Ahead Circuitry for Fast Counting
- Carry Output for n-Bit Cascading
- Fully Independent Clock Circuit
- Package Options Include Plastic Small-Outline (D) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs

### description

These synchronous 4-bit up/down binary presettable counters feature an internal carry look-ahead circuitry for cascading in high-speed counting applications. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting spikes normally associated with asynchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge of the clock waveform.

These counters are fully programmable; that is, they may be preset to either level. The load-input circuitry allows loading with the carry-enable output of cascaded counters. Because loading is synchronous, setting up a low level at the load  $(\overline{LOAD})$  input disables the counter and causes the outputs to agree with the data inputs after the next clock pulse.

SN54ALS169B, SN54AS169A... J PACKAGE SN74ALS169B, SN74AS169A... D OR N PACKAGE (TOP VIEW)

SDAS125B - MARCH 1984 - REVISED DECEMBER 1994



# SN54ALS169B, SN54AS169A . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

The internal carry look-ahead circuitry provides for cascading counters for n-bit synchronous application without additional gating. ENP and ENT inputs and a ripple-carry output (RCO) are instrumental in accomplishing this function. Both ENP and ENT must be low to count. The direction of the count is determined by the level of the up/down ( $U/\overline{D}$ ) input. When  $U/\overline{D}$  is high, the counter counts up; when low, it counts down. ENT is fed forward to enable RCO. RCO, thus enabled, produces a low-level pulse while the count is zero (all inputs low) counting down or maximum (15) counting up. This low-level overflow ripple-carry pulse can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed regardless of the level of the clock input. All inputs are diode clamped to minimize transmission-line effects, thereby simplifying system design.

These counters feature a fully independent clock circuit. Changes at control inputs ( $\overline{\text{ENP}}$ ,  $\overline{\text{ENT}}$ ,  $\overline{\text{LOAD}}$ , or U/D) that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the stable setup and hold times.

The SN54ALS169B and SN54AS169A are characterized for operation over the full military temperature range of –55°C to 125°C. The SN74ALS169B and SN74AS169A are characterized for operation from 0°C to 70°C.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



SDAS125B - MARCH 1984 - REVISED DECEMBER 1994

#### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, J, and N packages.



SDAS125B - MARCH 1984 - REVISED DECEMBER 1994



logic diagram (positive logic)

Pin numbers shown are for the D, J, and N packages.



SDAS125B - MARCH 1984 - REVISED DECEMBER 1994

#### typical load, count, and inhibit sequences

The following sequence is illustrated below:

- 1. Load (preset) to binary 13
- 2. Count up to 14, 15 (maximum), 0, 1, and 2
- 3. Inhibit
- 4. Count down to 1, 0 (minimum), 15, 14, and 13



#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub>                                    | 7 V            |
|--------------------------------------------------------------------|----------------|
| Input voltage, V                                                   | 7V             |
| Operating free-air temperature range, T <sub>A</sub> : SN54ALS169B | –55°C to 125°C |
| SN74ALS169B                                                        | 0°C to 70°C    |
| Storage temperature range                                          | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



SDAS125B - MARCH 1984 - REVISED DECEMBER 1994

## recommended operating conditions

|                 |                                      |               | SN  | 54ALS16 | 9B   | SN7  | 4ALS16 | 9B   |      |
|-----------------|--------------------------------------|---------------|-----|---------|------|------|--------|------|------|
|                 |                                      |               | MIN | NOM     | MAX  | MIN  | NOM    | MAX  | UNIT |
| VCC             | Supply voltage                       |               | 4.5 | 5       | 5.5  | 4.5  | 5      | 5.5  | V    |
| VIH             | High-level input voltage             |               | 2   |         |      | 2    |        |      | V    |
| VIL             | Low-level input voltage              |               |     |         | 0.7  |      |        | 0.8  | V    |
| ЮН              | High-level output current            |               |     |         | -0.4 |      |        | -0.4 | mA   |
| IOL             | Low-level output current             |               |     |         | 4    |      |        | 8    | mA   |
| fclock          | Clock frequency                      |               | 0   |         | 22   | 0    |        | 40   | MHz  |
| t <sub>W</sub>  | Pulse duration, CLK high or low      |               | 14  |         |      | 12.5 |        |      | ns   |
|                 |                                      | A, B, C, or D | 20  |         |      | 15   |        |      |      |
|                 |                                      | ENP or ENT    | 25  |         |      | 15   |        |      |      |
| t <sub>su</sub> | Setup time before CLK↑               | LOAD          | 20  |         |      | 15   |        |      | ns   |
|                 |                                      | U/D           | 28  |         |      | 15   |        |      |      |
| t <sub>h</sub>  | Hold time, data after $CLK^\uparrow$ |               | 0   |         |      | 0    |        |      | ns   |
| Т <sub>А</sub>  | Operating free-air temperature       |               | -55 |         | 125  | 0    |        | 70   | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                 | 7507.0                     | SN                        | 54ALS16            | 9B   | SN7  |                    |      |      |      |
|-----------------|----------------------------|---------------------------|--------------------|------|------|--------------------|------|------|------|
| PARAMETER       | TEST CONDITIONS            |                           |                    | түр† | MAX  | MIN                | TYP† | MAX  | UNIT |
| VIK             | $V_{CC} = 4.5 V,$          | l <sub>l</sub> = – 18 mA  |                    |      | -1.5 |                    |      | -1.5 | V    |
| VOH             | $V_{CC} = 4.5 V$ to 5.5 V, | I <sub>OH</sub> = -0.4 mA | V <sub>CC</sub> -2 | 2    |      | V <sub>CC</sub> -2 | 2    |      | V    |
|                 |                            | $I_{OL} = 4 \text{ mA}$   |                    | 0.25 | 0.4  |                    | 0.25 | 0.4  | V    |
| VOL             | $V_{CC} = 4.5 V$           | I <sub>OL</sub> = 8 mA    |                    |      |      |                    | 0.35 | 0.5  | V    |
| lı              | V <sub>CC</sub> = 5.5 V,   | V <sub>I</sub> = 7 V      |                    |      | 0.1  |                    |      | 0.1  | mA   |
| IIH             | $V_{CC} = 5.5 V,$          | V <sub>I</sub> = 2.7 V    |                    |      | 20   |                    |      | 20   | μΑ   |
| ١ <sub>١L</sub> | V <sub>CC</sub> = 5.5 V,   | V <sub>I</sub> = 0.4 V    |                    |      | -0.2 |                    |      | -0.2 | mA   |
| 10 <sup>‡</sup> | V <sub>CC</sub> = 5.5 V,   | V <sub>O</sub> = 2.25 V   | -20                |      | -112 | -30                |      | -112 | mA   |
| ICC             | V <sub>CC</sub> = 5.5 V    |                           |                    | 15   | 25   |                    | 15   | 25   | mA   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

<sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS.



SDAS125B - MARCH 1984 - REVISED DECEMBER 1994

### switching characteristics (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | ТО<br>(ОИТРИТ) | C <sub>I</sub><br>R | V <sub>CC</sub> = 4.5 V to 5.5 V,<br>C <sub>L</sub> = 50 pF,<br>R <sub>L</sub> = 500 Ω,<br>T <sub>A</sub> = MIN to MAX <sup>†</sup> |        |       |     |  |  |
|------------------|-----------------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------|-------|-----|--|--|
|                  | (               | (001101)       | SN54AL              | S169B                                                                                                                               | SN74AL | S169B |     |  |  |
|                  |                 |                | MIN                 | MAX                                                                                                                                 | MIN    | MAX   |     |  |  |
| f <sub>max</sub> |                 |                | 22                  |                                                                                                                                     | 40     |       | MHz |  |  |
| <sup>t</sup> PLH | OLK.            | <b>B00</b>     | 3                   | 20                                                                                                                                  | 3      | 20    |     |  |  |
| <sup>t</sup> PHL | CLK             | RCO            | 6                   | 25                                                                                                                                  | 6      | 20    | ns  |  |  |
| <sup>t</sup> PLH |                 | Am. 0          | 2                   | 20                                                                                                                                  | 2      | 15    |     |  |  |
| <sup>t</sup> PHL | CLK             | Any Q          | 5                   | 23                                                                                                                                  | 5      | 20    | ns  |  |  |
| <sup>t</sup> PLH |                 | <b>B00</b>     | 2                   | 16                                                                                                                                  | 2      | 13    |     |  |  |
| <sup>t</sup> PHL | ENT             | RCO            | 3                   | 24                                                                                                                                  | 3      | 16    | ns  |  |  |
| <sup>t</sup> PLH | U/D             | RCO            | 4                   | 22                                                                                                                                  | 5      | 19    |     |  |  |
| <sup>t</sup> PHL | U/D             | RCO            | 5                   | 26                                                                                                                                  | 5      | 19    | ns  |  |  |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>‡</sup>

| Supply voltage, V <sub>CC</sub>                                   |                |
|-------------------------------------------------------------------|----------------|
| Input voltage, V <sub>I</sub>                                     | 7V             |
| Operating free-air temperature range, T <sub>A</sub> : SN54AS169A | –55°C to 125°C |
| SN74AS169A                                                        | 0°C to 70°C    |
| Storage temperature range                                         | -65°C to 150°C |

‡ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions

|                   |                                      |               | SN  | 54AS16 | 9A  | SN  | 74AS169 | 9A  |      |
|-------------------|--------------------------------------|---------------|-----|--------|-----|-----|---------|-----|------|
|                   |                                      |               | MIN | NOM    | MAX | MIN | NOM     | MAX | UNIT |
| VCC               | Supply voltage                       |               | 4.5 | 5      | 5.5 | 4.5 | 5       | 5.5 | V    |
| VIH               | High-level input voltage             |               | 2   |        |     | 2   |         |     | V    |
| VIL               | Low-level input voltage              |               |     |        | 0.8 |     |         | 0.8 | V    |
| ЮН                | High-level output current            |               |     |        | -2  |     |         | -2  | mA   |
| IOL               | Low-level output current             |               |     |        | 20  |     |         | 20  | mA   |
| fclock*           | Clock frequency                      |               | 0   |        | 60  | 0   |         | 75  | MHz  |
| tw*               | Pulse duration, CLK high or low      |               | 7.7 |        |     | 6.7 |         |     | ns   |
|                   |                                      | A, B, C, or D | 10  |        |     | 8   |         |     |      |
| 1 *               | Cotum times hatara CLK <sup>1</sup>  | ENP or ENT    | 10  |        |     | 8   |         |     |      |
| t <sub>su</sub> * | Setup time before CLK↑               | LOAD          | 10  |        |     | 8   |         |     | ns   |
|                   |                                      | U/D           | 14  |        |     | 11  |         |     |      |
| <sup>t</sup> h*   | Hold time, data after $CLK^\uparrow$ |               | 2   |        |     | 0   |         |     | ns   |
| ТА                | Operating free-air temperature       |               | -55 |        | 125 | 0   |         | 70  | °C   |

\* On products compliant to MIL-STD-883, Class B, this parameter is based on characterization data but is not production tested.



SDAS125B - MARCH 1984 - REVISED DECEMBER 1994

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|     |                | 7507.001                   |                          | SN                 | 54AS16 | 9A   | SN                 | 74AS169 | A    |      |
|-----|----------------|----------------------------|--------------------------|--------------------|--------|------|--------------------|---------|------|------|
|     | PARAMETER      | TEST CON                   | TEST CONDITIONS          |                    |        | MAX  | MIN                | TYP†    | MAX  | UNIT |
| VIK |                | $V_{CC} = 4.5 V,$          | lj = – 18 mA             |                    |        | -1.2 |                    |         | -1.2 | V    |
| VOH |                | $V_{CC}$ = 4.5 V to 5.5 V, | $I_{OH} = -2 \text{ mA}$ | V <sub>CC</sub> -2 | 2      |      | V <sub>CC</sub> -2 | 2       |      | V    |
| VOL |                | $V_{CC} = 4.5 V,$          | I <sub>OL</sub> = 20 mA  |                    | 0.25   | 0.5  |                    | 0.25    | 0.5  | V    |
|     | LOAD, ENT, U/D |                            |                          |                    |        | 0.2  |                    |         | 0.2  |      |
| 1   | All others     | V <sub>CC</sub> = 5.5 V,   | V <sub>I</sub> = 7 V     |                    |        | 0.1  |                    |         | 0.1  | mA   |
|     | LOAD, ENT, U/D |                            | V 07V                    |                    |        | 40   |                    |         | 40   | •    |
| ЧН  | All others     | V <sub>CC</sub> = 5.5 V,   | V <sub>I</sub> = 2.7 V   |                    |        | 20   |                    |         | 20   | μA   |
|     | LOAD, ENT, U/D |                            | N 0.4 M                  |                    |        | -1   |                    |         | -1   |      |
| ΊL  | All others     | V <sub>CC</sub> = 5.5 V,   | $V_{I} = 0.4 V$          |                    |        | -0.5 |                    |         | -0.5 | mA   |
| IO‡ |                | V <sub>CC</sub> = 5.5 V,   | V <sub>O</sub> = 2.25 V  | -30                |        | -112 | -30                |         | -112 | mA   |
| ICC |                | V <sub>CC</sub> = 5.5 V    |                          |                    | 41     | 63   |                    | 41      | 63   | mA   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. <sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, I<sub>OS</sub>.

#### switching characteristics (see Figure 1)

| PARAMETER                     | FROM<br>(INPUT) | TO<br>(OUTPUT)     | VC<br>CL<br>RL<br>TA | UNIT  |       |       |     |
|-------------------------------|-----------------|--------------------|----------------------|-------|-------|-------|-----|
|                               |                 | (,                 | SN54A                | S169A | SN74A | S169A |     |
|                               |                 |                    | MIN                  | MAX   | MIN   | MAX   |     |
| <sup>f</sup> max <sup>*</sup> |                 |                    | 60                   |       | 75    |       | MHz |
| <sup>t</sup> PLH              |                 | RCO                | 3                    | 17.5  | 3     | 16.5  |     |
| <sup>t</sup> PHL              | CLK             | (LOAD high or low) | 2                    | 14    | 2     | 13    | ns  |
| <sup>t</sup> PLH              |                 | A                  | 1                    | 7.5   | 1     | 7     |     |
| <sup>t</sup> PHL              | CLK             | Any Q              | 2                    | 14    | 2     | 13    | ns  |
| <sup>t</sup> PLH              |                 | <del></del>        | 1.5                  | 10    | 1.5   | 9     |     |
| <sup>t</sup> PHL              | ENT             | RCO                | 1.5                  | 10    | 1.5   | 9     | ns  |
| <sup>t</sup> PLH              | U/D             | RCO                | 2                    | 14    | 2     | 12    |     |
| <sup>t</sup> PHL              | 0,0             | KCU                | 2                    | 14.5  | 2     | 13    | ns  |

\* On products compliant to MIL-STD-883, Class B, this parameter is based on characterization data but is not production tested. § For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.



SDAS125B - MARCH 1984 - REVISED DECEMBER 1994



NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
   C. When measuring propagation delay items of 3-state outputs, switch S1 is open.
- . When measuring propagation delay items of 3-state outputs, switch S1 is open.
- D. All input pulses have the following characteristics: PRR  $\leq$  1 MHz,  $t_{f}$  =  $t_{f}$  = 2 ns, duty cycle = 50%.
- E. The outputs are measured one at a time with one transition per measurement.

#### Figure 1. Load Circuits and Voltage Waveforms





## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)    | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|--------------------------------------|----------------------|--------------|----------------------------|---------|
| 8302501EA        | ACTIVE        | CDIP         | J                  | 16   | 1              | TBD                        | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 8302501EA<br>SNJ54ALS169BJ | Samples |
| JM38510/38003BEA | ACTIVE        | CDIP         | J                  | 16   | 1              | TBD                        | SNPB                                 | N / A for Pkg Type   | -55 to 125   | JM38510/<br>38003BEA       | Samples |
| M38510/38003BEA  | ACTIVE        | CDIP         | J                  | 16   | 1              | TBD                        | SNPB                                 | N / A for Pkg Type   | -55 to 125   | JM38510/<br>38003BEA       | Samples |
| SN54ALS169BJ     | ACTIVE        | CDIP         | J                  | 16   | 1              | TBD                        | SNPB                                 | N / A for Pkg Type   | -55 to 125   | SN54ALS169BJ               | Samples |
| SN74ALS169BD     | ACTIVE        | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | ALS169B                    | Samples |
| SN74ALS169BDR    | ACTIVE        | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | ALS169B                    | Samples |
| SN74ALS169BN     | ACTIVE        | PDIP         | Ν                  | 16   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU                               | N / A for Pkg Type   | 0 to 70      | SN74ALS169BN               | Samples |
| SN74ALS169BNSR   | ACTIVE        | SO           | NS                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | ALS169B                    | Samples |
| SN74AS169AN      | ACTIVE        | PDIP         | N                  | 16   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU                               | N / A for Pkg Type   | 0 to 70      | SN74AS169AN                | Samples |
| SNJ54ALS169BJ    | ACTIVE        | CDIP         | J                  | 16   | 1              | TBD                        | SNPB                                 | N / A for Pkg Type   | -55 to 125   | 8302501EA<br>SNJ54ALS169BJ | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.



#### www.ti.com

22-Jul-2020

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54ALS169B, SN74ALS169B :

• Catalog: SN74ALS169B

• Military: SN54ALS169B

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

## PACKAGE MATERIALS INFORMATION

www.ti.com

## TAPE AND REEL INFORMATION

#### REEL DIMENSIONS

Texas Instruments





TAPE AND REEL INFORMATION

#### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74ALS169BDR               | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74ALS169BNSR              | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

14-Jul-2012



\*All dimensions are nominal

| Device         | Package Type | Package Type Package Drawing |    | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|------------------------------|----|------|-------------|------------|-------------|
| SN74ALS169BDR  | SOIC         | D                            | 16 | 2500 | 333.2       | 345.9      | 28.6        |
| SN74ALS169BNSR | SO           | NS                           | 16 | 2000 | 367.0       | 367.0      | 38.0        |

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/E 08/12

## D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) –16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## MECHANICAL DATA

### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0-10 Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated