# 5 V ECL Programmable Delay Chip

#### Description

The MC10E/100E195 is a programmable delay chip (PDC) designed primarily for clock de-skewing and timing adjustment. It provides variable delay of a differential ECL input transition.

The delay section consists of a chain of gates organized as shown in the logic symbol. The first two delay elements feature gates that have been modified to have delays 1.25 and 1.5 times the basic gate delay of approximately 80 ps. These two elements provide the E195 with a digitally-selectable resolution of approximately 20 ps. The required device delay is selected by the seven address inputs D[0:6], which are latched on chip by a high signal on the latch enable (LEN) control.

Because the delay programmability of the E195 is achieved by purely differential ECL gate delays the device will operate at frequencies of > 1.0 GHz while maintaining over 600 mV of output swing.

The E195 thus offers very fine resolution, at very high frequencies, that is selectable entirely from a digital input allowing for very accurate system clock timing.

An eighth latched input, D7, is provided for cascading multiple PDC's for increased programmable range. The cascade logic allows full control of multiple PDC's, at the expense of only a single added line to the data bus for each additional PDC, without the need for any external gating.

The V<sub>BB</sub> pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V<sub>BB</sub> as a switching reference voltage. V<sub>BB</sub> may also rebias AC coupled inputs. When used, decouple V<sub>BB</sub> and V<sub>CC</sub> via a 0.01  $\mu$ F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V<sub>BB</sub> should be left open.

The 100 Series contains temperature compensation.

### Features

- 2.0 ns Worst Case Delay Range
- $\approx 20 \text{ ps/Delay Step Resolution}$
- > 1.0 GHz Bandwidth
- On Chip Cascade Circuitry
- PECL Mode Operating Range:  $V_{CC} = 4.2 \text{ V}$  to 5.7 V with  $V_{EE} = 0 \text{ V}$
- NECL Mode Operating Range:  $V_{CC} = 0 V$ with  $V_{EE} = -4.2 V$  to -5.7 V
- Internal Input 50 k $\Omega$  Pulldown Resistors
- ESD Protection:
  - ♦ > 2 kV Human Body Model
  - ♦ > 200 V Machine Model
- Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
- Moisture Sensitivity: Level 3 (Pb-Free) (For Additional Information, see Application Note <u>AND8003/D</u>)



### **ON Semiconductor®**

www.onsemi.com



PLCC-28 FN SUFFIX CASE 776-02

#### MARKING DIAGRAM\*



= Pb-Free Package

G

\*For additional marking information, refer to Application Note <u>AND8002/D</u>.

### ORDERING INFORMATION

See detailed ordering and shipping information on page 9 of this data sheet.

- Flammability Rating: UL 94 V-0 @ 0.125 in Oxygen Index: 28 to 34
- Transistor Count = 368 Devices
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant

### LOGIC DIAGRAM AND PINOUT ASSIGNMENT



Warning: All  $V_{CC}$ ,  $V_{CCO}$ , and  $V_{EE}$  pins must be externally connected to Power Supply to guarantee proper operation.



#### Figure 1. Pinout: 28-Lead PLCC (Top View)

#### **Table 1. PIN DESCRIPTION**

| PIN                                                                                                                                                                                | FUNCTION                                                                                                                                                                                                                                               |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $\begin{array}{c} EN & F \\ D[0:7] & F \\ Q/Q & F \\ LEN & F \\ SET MIN & F \\ SET MAX & F \\ CASCADE, CASCADE & F \\ V_{BB} & F \\ V_{CC}, V_{CCO} & F \\ V_{EE} & F \end{array}$ | ECL Signal Input<br>ECL Input Enable<br>ECL MUX Select Inputs<br>ECL Signal Output<br>ECL Latch Enable<br>ECL Min Delay Set<br>ECL Max Delay Set<br>ECL Cascade Signal<br>Reference Voltage Output<br>Positive Supply<br>Negative Supply<br>No Connect |

### Table 2. TRUTH TABLE

| EN.    | L | Q = IN               |
|--------|---|----------------------|
| EN     | Н | Q Logic Low          |
| LEN    | L | Pass Through D[0:10] |
| LEN    | Н | Latch D[0:10]        |
| SETMIN | L | Normal Mode          |
| SETMIN | Н | Min Delay Path       |
| SETMAX | L | Normal Mode          |
| SETMAX | Н | Max Delay Path       |



\* delays are 25% or 50% longer than standard (standard  $\approx 80 \text{ ps})$ 

Figure 2. Logic Diagram - Simplified

#### Table 3. MAXIMUM RATINGS

| Symbol           | Parameter                                          | Condition 1                                    | Condition 2                                                       | Rating                     | Unit |
|------------------|----------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------|----------------------------|------|
| V <sub>CC</sub>  | PECL Mode Power Supply                             | V <sub>EE</sub> = 0 V                          |                                                                   | 8                          | V    |
| $V_{EE}$         | NECL Mode Power Supply                             | V <sub>CC</sub> = 0 V                          |                                                                   | -8                         | V    |
| VI               | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{c} V_I \leq V_{CC} \\ V_I \geq V_{EE} \end{array}$ | 6<br>-6                    | V    |
| I <sub>out</sub> | Output Current                                     | Continuous<br>Surge                            |                                                                   | 50<br>100                  | mA   |
| I <sub>BB</sub>  | V <sub>BB</sub> Sink/Source                        |                                                |                                                                   | ± 0.5                      | mA   |
| T <sub>A</sub>   | Operating Temperature Range                        |                                                |                                                                   | 0 to +85                   | °C   |
| T <sub>stg</sub> | Storage Temperature Range                          |                                                |                                                                   | -65 to +150                | °C   |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | PLCC-28<br>PLCC-28                                                | 63.5<br>43.5               | °C/W |
| $\theta_{JC}$    | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | PLCC-28                                                           | 22 to 26                   | °C/W |
| $V_{\text{EE}}$  | PECL Operating Range<br>NECL Operating Range       |                                                |                                                                   | 4.2 to 5.7<br>-5.7 to -4.2 | V    |
| T <sub>sol</sub> | Wave Solder (Pb-Free)                              |                                                |                                                                   | 265                        | °C   |

|                 |                                                                               |      | 0°C  |      |      | 25°C |      |      | 85°C |      |      |
|-----------------|-------------------------------------------------------------------------------|------|------|------|------|------|------|------|------|------|------|
| Symbol          | Characteristic                                                                | Min  | Тур  | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>EE</sub> | Power Supply Current                                                          |      | 130  | 156  |      | 130  | 156  |      | 130  | 156  | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                  | 3980 | 4070 | 4160 | 4020 | 4105 | 4190 | 4090 | 4185 | 4280 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                   | 3050 | 3210 | 3370 | 3050 | 3210 | 3370 | 3050 | 3227 | 3405 | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single-Ended)                                             | 3830 | 3995 | 4160 | 3870 | 4030 | 4190 | 3940 | 4110 | 4280 | mV   |
| $V_{IL}$        | Input LOW Voltage (Single-Ended)                                              | 3050 | 3285 | 3520 | 3050 | 3285 | 3520 | 3050 | 3302 | 3555 | mV   |
| $V_{BB}$        | Output Voltage Reference                                                      | 3.62 |      | 3.74 | 3.65 |      | 3.75 | 3.69 |      | 3.81 | V    |
| VIHCMR          | Input HIGH Voltage Common Mode Range<br>(Differential Configuration) (Note 3) | 2.2  |      | 4.6  | 2.2  |      | 4.6  | 2.2  |      | 4.6  | V    |
| I <sub>IH</sub> | Input HIGH Current                                                            |      |      | 150  |      |      | 150  |      |      | 150  | μA   |
| ۱ <sub>IL</sub> | Input LOW Current                                                             | 0.5  | 0.3  |      | 0.5  | 0.25 |      | 0.3  | 0.2  |      | μA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary –0.46 V / +0.06 V.

2. Outputs are terminated through a 50  $\Omega$  resistor to  $V_{CC}$  – 2.0 V.

3. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>.

### Table 5. 10E SERIES NECL DC CHARACTERISTICS ( $V_{CCx} = 0.0 \text{ V}$ ; $V_{EE} = -5.0 \text{ V}$ (Note 1))

|                 |                                                                               | 1     | 000   |       |       | 0500  |       |       | 0500  |       | T    |
|-----------------|-------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|
|                 |                                                                               |       | 0°C   |       |       | 25°C  |       |       | 85°C  |       |      |
| Symbol          | Characteristic                                                                | Min   | Тур   | Max   | Min   | Тур   | Max   | Min   | Тур   | Max   | Unit |
| I <sub>EE</sub> | Power Supply Current                                                          |       | 130   | 156   |       | 130   | 156   |       | 130   | 156   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                  | -1020 | -930  | -840  | -980  | -895  | -810  | -910  | -815  | -720  | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                   | -1950 | -1790 | -1630 | -1950 | -1790 | -1630 | -1950 | -1773 | -1595 | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single-Ended)                                             | -1170 | -1005 | -840  | -1130 | -970  | -810  | -1060 | -890  | -720  | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)                                              | -1950 | -1715 | -1480 | -1950 | -1715 | -1480 | -1950 | -1698 | -1445 | mV   |
| $V_{BB}$        | Output Voltage Reference                                                      | -1.38 |       | -1.27 | -1.35 |       | -1.25 | -1.31 |       | -1.19 | V    |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential Configuration) (Note 3) | -2.8  |       | -0.4  | -2.8  |       | -0.4  | -2.8  |       | -0.4  | V    |
| I <sub>IH</sub> | Input HIGH Current                                                            |       |       | 150   |       |       | 150   |       |       | 150   | μA   |
| ۱ <sub>IL</sub> | Input LOW Current                                                             | 0.5   | 0.3   |       | 0.5   | 0.065 |       | 0.3   | 0.2   |       | μA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary –0.46 V / +0.06 V. 2. Outputs are terminated through a 50  $\Omega$  resistor to V<sub>CC</sub> – 2.0 V. 3. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>.

|                 |                                                                               | 0°C  |      | 25°C |      |      |      |      |      |      |      |
|-----------------|-------------------------------------------------------------------------------|------|------|------|------|------|------|------|------|------|------|
| Symbol          | Characteristic                                                                | Min  | Тур  | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>EE</sub> | Power Supply Current                                                          |      | 130  | 156  |      | 130  | 156  |      | 150  | 179  | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                  | 3975 | 4050 | 4120 | 3975 | 4050 | 4120 | 3975 | 4050 | 4120 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                   | 3190 | 3295 | 3380 | 3190 | 3255 | 3380 | 3190 | 3260 | 3380 | mV   |
| VIH             | Input HIGH Voltage (Single-Ended)                                             | 3835 | 3975 | 4120 | 3835 | 3975 | 4120 | 3835 | 3975 | 4120 | mV   |
| VIL             | Input LOW Voltage (Single-Ended)                                              | 3190 | 3355 | 3525 | 3190 | 3355 | 3525 | 3190 | 3355 | 3525 | mV   |
| $V_{BB}$        | Output Voltage Reference                                                      | 3.62 |      | 3.74 | 3.62 |      | 3.74 | 3.62 |      | 3.74 | V    |
| VIHCMR          | Input HIGH Voltage Common Mode Range<br>(Differential Configuration) (Note 3) | 2.2  |      | 4.6  | 2.2  |      | 4.6  | 2.2  |      | 4.6  | V    |
| I <sub>IH</sub> | Input HIGH Current                                                            |      |      | 150  |      |      | 150  |      |      | 150  | μA   |
| IIL             | Input LOW Current                                                             | 0.5  | 0.3  |      | 0.5  | 0.25 |      | 0.5  | 0.2  |      | μA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary –0.46 V / +0.8 V.

2. Outputs are terminated through a 50  $\Omega$  resistor to  $V_{CC}$  – 2.0 V.

3. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>.

#### Table 7. 100E SERIES NECL DC CHARACTERISTICS ( $V_{CCx} = 0.0 \text{ V}$ ; $V_{EE} = -5.0 \text{ V}$ (Note 1))

|                 |                                                                               |       | 0°C   |       |       | 25°C  |       |       | 85°C  |       |      |
|-----------------|-------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| Symbol          | Characteristic                                                                | Min   | Тур   | Max   | Min   | Тур   | Max   | Min   | Тур   | Max   | Unit |
| I <sub>EE</sub> | Power Supply Current                                                          |       | 130   | 156   |       | 130   | 156   |       | 150   | 179   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                  | -1025 | -950  | -880  | -1025 | -950  | -880  | -1025 | -950  | -880  | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                   | -1810 | -1705 | -1620 | -1810 | -1745 | -1620 | -1810 | -1740 | -1620 | mV   |
| VIH             | Input HIGH Voltage (Single-Ended)                                             | -1165 | -1025 | -880  | -1165 | -1025 | -880  | -1165 | -1025 | -880  | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)                                              | -1810 | -1645 | -1475 | -1810 | -1645 | -1475 | -1810 | -1645 | -1475 | mV   |
| V <sub>BB</sub> | Output Voltage Reference                                                      | -1.38 |       | -1.26 | -1.38 |       | -1.26 | -1.38 |       | -1.26 | V    |
| VIHCMR          | Input HIGH Voltage Common Mode Range<br>(Differential Configuration) (Note 3) | -2.8  |       | -0.4  | -2.8  |       | -0.4  | -2.8  |       | -0.4  | V    |
| I <sub>IH</sub> | Input HIGH Current                                                            |       |       | 150   |       |       | 150   |       |       | 150   | μA   |
| IIL             | Input LOW Current                                                             | 0.5   | 0.3   |       | 0.5   | 0.25  |       | 0.5   | 0.2   |       | μA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary –0.46 V / +0.8 V. 2. Outputs are terminated through a 50  $\Omega$  resistor to V<sub>CC</sub> – 2.0 V. 3. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, max varies 1:1 with V<sub>CC</sub>.

|                                  |                                                                                                  |                                 | 0°C                                         |                                  |                                 | 25°C                                          |                                  |                                 | 85°C                                        |                                  |      |
|----------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------|---------------------------------------------|----------------------------------|---------------------------------|-----------------------------------------------|----------------------------------|---------------------------------|---------------------------------------------|----------------------------------|------|
| Symbol                           | Characteristic                                                                                   | Min                             | Тур                                         | Max                              | Min                             | Тур                                           | Max                              | Min                             | Тур                                         | Max                              | Unit |
| f <sub>MAX</sub>                 | Maximum Toggle Frequency                                                                         |                                 |                                             |                                  |                                 | > 1.0                                         |                                  |                                 |                                             |                                  | GHz  |
| tplh<br>t <sub>PHL</sub>         | Propagation Delay<br>IN to Q; Tap = 0<br>IN to Q; Tap = 127<br>EN to Q; Tap = 0<br>D7 to CASCADE | 1210<br>3200<br>1250<br>300     | 1360<br>3570<br>1450<br>450                 | 1510<br>3970<br>1650<br>700      | 1240<br>3270<br>1275<br>300     | 1390<br>3630<br>1475<br>450                   | 1540<br>4030<br>1675<br>700      | 1440<br>3885<br>1350<br>300     | 1590<br>4270<br>1650<br>450                 | 1765<br>4710<br>1950<br>700      | ps   |
| t <sub>RANGE</sub>               | Programmable Range<br>t <sub>PD</sub> (max)-t <sub>PD</sub> (min)                                | 2000                            | 2175                                        |                                  | 2050                            | 2240                                          |                                  | 2375                            | 2580                                        |                                  | ps   |
| Δt                               | Step Delay (Note 2)<br>D0 High<br>D1 High<br>D2 High<br>D3 High<br>D4 High<br>D5 High<br>D6 High | 55<br>115<br>250<br>505<br>1000 | 17<br>34<br>68<br>136<br>272<br>544<br>1088 | 105<br>180<br>325<br>620<br>1190 | 55<br>115<br>250<br>515<br>1030 | 17.5<br>35<br>70<br>140<br>280<br>560<br>1120 | 105<br>180<br>325<br>620<br>1220 | 65<br>140<br>305<br>620<br>1240 | 21<br>42<br>84<br>168<br>336<br>672<br>1344 | 120<br>205<br>380<br>740<br>1450 | ps   |
| L <sub>in</sub>                  | Linearity (Note 3)                                                                               | D1                              | D0                                          |                                  | D1                              | D0                                            |                                  | D1                              | D0                                          |                                  |      |
| t <sub>SKEW</sub>                | Duty Cycle Skew<br>t <sub>PHL</sub> -t <sub>PLH</sub> (Note 4)                                   |                                 | ±30                                         |                                  |                                 | ±30                                           |                                  |                                 | ±30                                         |                                  | ps   |
| <b>t</b> JITTER                  | Random Clock Jitter (RMS)                                                                        |                                 | < 5                                         |                                  |                                 | < 5                                           |                                  |                                 | < 5                                         |                                  | ps   |
| t <sub>s</sub>                   | Setup Time<br>D to LEN<br>D to IN (Note 5)<br>EN to IN (Note 6)                                  | 200<br>800<br>200               | 0                                           |                                  | 200<br>800<br>200               | 0                                             |                                  | 200<br>800<br>200               | 0                                           |                                  | ps   |
| t <sub>h</sub>                   | Hold Time<br>LEN to D<br>IN to EN (Note 7)                                                       | 500<br>0                        | 250                                         |                                  | 500<br>0                        | 250                                           |                                  | 500<br>0                        | 250                                         |                                  | ps   |
| t <sub>R</sub>                   | Release Time<br>EN to IN (Note 8)<br>SET MAX to LEN<br>SET MIN to LEN                            | 300<br>800<br>800               |                                             |                                  | 300<br>800<br>800               |                                               |                                  | 300<br>800<br>800               |                                             |                                  | ps   |
| t <sub>jit</sub>                 | Jitter                                                                                           |                                 | < 5                                         |                                  |                                 | < 5                                           |                                  |                                 | < 5                                         |                                  | ps   |
| t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Time<br>20–80% (Q)<br>20–80% (CASCADE)                                          | 125<br>300                      | 225<br>450                                  | 325<br>650                       | 125<br>300                      | 225<br>450                                    | 325<br>650                       | 125<br>300                      | 225<br>450                                  | 325<br>650                       | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. 10 Series: VFF can vary -0.46 V / +0.06 V.

100 Series: VEE can vary -0.46 V / +0.8 V.

2. Specification limits represent the amount of delay added with the assertion of each individual delay control pin. The various combinations of asserted delay control inputs will typically realize D0 resolution steps across the specified programmable range.

3. The linearity specification guarantees to which delay control input the programmable steps will be monotonic (i.e. increasing delay steps for increasing binary counts on the control inputs Dn). Typically the device will be monotonic to the D0 input, however under worst case conditions and process variation, delays could decrease slightly with increasing binary counts when the D0 input is the LSB. With the D1 input as the Least Significant Bit (LSB), the device is guaranteed to be monotonic over all specified environmental conditions and process variation.

4. Duty cycle skew guaranteed only for differential operation measured from the cross point of the input to the cross point of the output.

This setup time defines the amount of time prior to the input signal the delay tap of the device must be set. 5.

6. This setup time is the minimum time that EN must be asserted prior to the next transition of IN/IN to prevent an output response greater than ±75 mV to that IN/IN transition.

7. This hold time is the minimum time that EN must remain asserted after a negative going IN or positive going IN to prevent an output response greater than ±75 mV to that IN/IN transition. This release time is the minimum time that EN must be deasserted prior to the next IN/IN transition to ensure an output response that meets

8. the specified IN to Q propagation delay and transition times.



Figure 3. Cascading Interconnect Architecture

#### **Cascading Multiple E195's**

To increase the programmable range of the E195 internal cascade circuitry has been included. This circuitry allows for the cascading of multiple E195's without the need for any external gating. Furthermore this capability requires only one more address line per added E195. Obviously cascading multiple PDC's will result in a larger programmable range however this increase is at the expense of a longer minimum delay.

Figure 3 illustrates the interconnect scheme for cascading two E195's. As can be seen, this scheme can easily be expanded for larger E195 chains. The D7 input of the E195 is the cascade control pin. With the interconnect scheme of Figure 3 when D7 is asserted it signals the need for a larger programmable range than is achievable with a single device.

An expansion of the latch section of the block diagram is pictured below. Use of this diagram will simplify the explanation of how the cascade circuitry works. When D7 of chip #1 above is low the cascade output will also be low while the cascade bar output will be a logical high. In this condition the SET MIN pin of chip #2 will be asserted and thus all of the latches of chip #2 will be reset and the device will be set at its minimum delay. Since the RESET and SET inputs of the latches are overriding any changes on the A0–A6 address bus will not affect the operation of chip #2. Chip #1 on the other hand will have both SET MIN and SET MAX de-asserted so that its delay will be controlled entirely by the address bus A0–A6. If the delay needed is greater than can be achieved with 31.75 gate delays (111111 on the A0–A6 address bus) D7 will be asserted to signal the need to cascade the delay to the next E195 device. When D7 is asserted the SET MIN pin of chip #2 will be de-asserted and the delay will be controlled by the A0–A6 address bus. Chip #1 on the other hand will have its SET MAX pin asserted resulting in the device delay to be independent of the A0–A6 address bus.

When the SET MAX pin of chip #1 is asserted the D0 and D1 latches will be reset while the rest of the latches will be set. In addition, to maintain monotonicity an additional gate delay is selected in the cascade circuitry. As a result when D7 of chip #1 is asserted the delay increases from 31.75 gates to 32 gates. A 32 gate delay is the maximum delay setting for the E195.

To expand this cascading scheme to more devices one simply needs to connect the D7 input and CASCADE outputs of the current most significant E195 to the new most significant E195 in the same manner as pictured in Figure 3. The only addition to the logic is the increase of one line to the address bus for cascade control of the second PDC.



Figure 4. Expansion of the Latch Section of the E195 Block Diagram





Figure 6. Delay vs. Temperature (Fixed Path)



Figure 7. Delay vs. Temperature (Max. Delay).

Figure 8. 100E195 Temperature Effects on Delay.





Figure 10. E195 Delay Linearity.



Figure 11. Typical Termination for Output Driver and Device Evaluation (See Application Note <u>AND8020/D</u> – Termination of ECL Logic Devices)

#### **ORDERING INFORMATION**

| Device        | Package              | Shipping <sup>†</sup> |
|---------------|----------------------|-----------------------|
| MC10E195FNR2G | PLCC-28<br>(Pb-Free) | 500 / Tape & Reel     |
| MC100E195FNG  | PLCC-28<br>(Pb-Free) | 37 Units / Rail       |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <u>BRD8011/D</u>.

#### **Resource Reference of Application Notes**

| AN1405/D  | - | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | - | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | - | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | - | Metastability and the ECLinPS Family        |
| AN1568/D  | - | Interfacing Between LVDS and ECL            |
| AN1672/D  | - | The ECL Translator Guide                    |
| AND8001/D | - | Odd Number Counters Design                  |
| AND8002/D | - | Marking and Date Codes                      |
| AND8020/D | - | Termination of ECL Logic Devices            |
| AND8066/D | - | Interfacing with ECLinPS                    |
| AND8090/D | - | AC Characteristics of ECL Devices           |
|           |   |                                             |

#### PACKAGE DIMENSIONS

28 LEAD PLLC **FN SUFFIX** CASE 776-02 **ISSUE F** 



NOTES:

- OLES: 1. DATUMS -L-, -M-, AND -N- DETERMINED WHERE TOP OF LEAD SHOULDER EXITS PLASTIC BODY AT MOLD PARTING LINE. 2. DIMENSION G1, TRUE POSITION TO BE MEASURED AT DATUM -T-, SEATING PLANE. 3. DIMENSIONS R AND U DO NOT INCLUDE MOLD ET ASUL AL WARDLE MOLD FLASUL
- MOLD FLASH. ALLOWABLE MOLD FLASH IS 0.010 (0.250) PER SIDE.
- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- ANSI Y14.5M, 1982. 5. CONTROLLING DIMENSION: INCH. 6. THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM BY UP TO 0.012 (0.300). DIMENSIONS R AND U ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, THE BAR PURDES CATE PURDES AND INTEELED BURRS, GATE BURRS AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY.
- 7. DIMENSION H DOES NOT INCLUDE DAMBAR PROTRUSION OR INTRUSION. THE DAMBAR PROTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE GREATER THAN 0.037 (0.940). THE DAMBAR INTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE SMALLER THAN 0.025 (0.635).

|     | INC   | HES   | MILLIMETERS |       |
|-----|-------|-------|-------------|-------|
| DIM | MIN   | MAX   | MIN         | MAX   |
| Α   | 0.485 | 0.495 | 12.32       | 12.57 |
| В   | 0.485 | 0.495 | 12.32       | 12.57 |
| С   | 0.165 | 0.180 | 4.20        | 4.57  |
| Ε   | 0.090 | 0.110 | 2.29        | 2.79  |
| F   | 0.013 | 0.021 | 0.33        | 0.53  |
| G   | 0.050 | BSC   | 1.27 BSC    |       |
| Н   | 0.026 | 0.032 | 0.66        | 0.81  |
| J   | 0.020 |       | 0.51        |       |
| K   | 0.025 |       | 0.64        |       |
| R   | 0.450 | 0.456 | 11.43       | 11.58 |
| U   | 0.450 | 0.456 | 11.43       | 11.58 |
| V   | 0.042 | 0.048 | 1.07        | 1.21  |
| W   | 0.042 | 0.048 | 1.07        | 1.21  |
| X   | 0.042 | 0.056 | 1.07        | 1.42  |
| Y   |       | 0.020 |             | 0.50  |
| Z   | 2 °   | 10°   | 2 °         | 10°   |
| G1  | 0.410 | 0.430 | 10.42       | 10.92 |
| K1  | 0.040 |       | 1.02        |       |

#### ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all ways, regulations and safety requirements or standards, regardless of any support or applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights or the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor hand us and expenses, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application. Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

ON Semiconductor: MC100E195FNG MC100E195FNR2G MC10E195FNR2G