

# TJF1052i Galvanically isolated high-speed CAN transceiver Rev. 3 – 20 May 2016 Production

**Product data sheet** 

# 1. General description

The TJF1052i is a high-speed CAN transceiver that provides a galvanically isolated interface between a Controller Area Network (CAN) protocol controller and the physical two-wire CAN bus. The TJF1052i is specifically targeted at industrial applications, where galvanic isolation barriers are needed between the high- and low-voltage parts.

**Safety:** Isolation is required for safety reasons, eg. to protect humans from electric shock or to prevent the electronics being damaged by high voltages.

**Signal integrity:** The isolator uses proprietary capacitive isolation technology to transmit and receive CAN signals. This technology enables more reliable data communications in noisy environments, such as electric pumps, elevators or industrial equipment.

**Performance:** The transceiver is designed for high-speed CAN applications, supplying the differential transmit and receive capability to a CAN protocol controller in a microcontroller. Integrating the galvanic isolation along with the transceiver in the TJF1052i removes the need for stand-alone isolation. It also improves reliability and system performance parameters such as loop delay.

The TJF1052i belongs to the third generation of high-speed CAN transceivers from NXP Semiconductors, offering significant improvements over first- and second-generation devices. It offers improved ElectroMagnetic Compatibility (EMC) and ElectroStatic Discharge (ESD) performance, and also features ideal passive behavior to the CAN bus when the transceiver supply voltage is off.

The TJF1052i implements the CAN physical layer as defined in the current ISO11898 standard (ISO11898-2:2003). Pending the release of ISO11898-2:2016 including CAN FD and SAE J2284-4/5, additional timing parameters defining loop delay symmetry are specified. This implementation enables reliable communication in the CAN FD fast phase at data rates up to 5 Mbit/s.

The TJF1052i is an excellent choice for all types of industrial CAN networks where isolation is required for safety reasons or to enhance signal integrity in noisy environments.

# 2. Features and benefits

#### 2.1 General

- Isolator and Transceiver integrated into a single SO16 package, reducing board space
- ISO 11898-2:2003 compliant
- Timing guaranteed for data rates up to 5 Mbit/s in the CAN FD fast phase
- Flawless cooperation between the Isolator and the Transceiver



- Fewer components improves reliability in applications
- Guaranteed performance (eg. max loop delay <220 ns)</li>
- Electrical transient immunity of 45 kV/μs (typ)
- Suitable for use in 12 V and 24 V systems; compatible with 3 V to 5 V microcontrollers
- Bus common mode voltage (V<sub>cm</sub>) = ±25 V
- Low ElectroMagnetic Emission (EME) and high ElectroMagnetic Immunity (EMI)
- Dark green product (halogen free and Restriction of Hazardous Substances (RoHS) compliant)

#### 2.2 Power management

- Functional behavior predictable under all supply conditions
- Transceiver disengages from the bus when not powered up (zero load)

#### 2.3 Protection

- Up to 5 kV (RMS) rated isolation
- Three versions available (1 kV, 2.5 kV and 5 kV)
- Voltage compliant with UL 1577, IEC 61010 and IEC 60950
- 5 kV (RMS) rated isolation voltage compliant with UL 1577, IEC 61010 and IEC 60950
- High ESD handling capability on the bus pins
- Transmit Data (TXD) dominant time-out function
- Undervoltage detection on supply pins

### 3. Quick reference data

#### Table 1. Quick reference data

| Symbol                 | Parameter                                                         | Conditions                                      | Min | Тур | Max  | Unit |
|------------------------|-------------------------------------------------------------------|-------------------------------------------------|-----|-----|------|------|
| I <sub>DD1</sub>       | supply current 1                                                  | V <sub>TXD</sub> = 0 V; bus dominant            | -   | -   | 2.6  | mA   |
|                        |                                                                   | $V_{TXD} = V_{DD1}$ ; bus recessive             | -   | -   | 5.6  | mA   |
| I <sub>DD2</sub>       | supply current 2                                                  | $V_{TXD}$ = 0 V; bus dominant; 60 $\Omega$ load | -   | -   | 70   | mA   |
|                        |                                                                   | $V_{TXD} = V_{DD1}$ ; bus recessive             | -   | -   | 10   | mA   |
| $V_{uvd(swoff)(VDD2)}$ | switch-off undervoltage detection voltage on pin V <sub>DD2</sub> |                                                 | 1.3 | -   | 2.7  | V    |
| V <sub>ESD</sub>       | electrostatic discharge voltage                                   | IEC 61000-4-2 at pins CANH and CANL             | -8  | -   | +8   | kV   |
| V <sub>CANH</sub>      | voltage on pin CANH                                               |                                                 | -58 | -   | +58  | V    |
| V <sub>CANL</sub>      | voltage on pin CANL                                               |                                                 | -58 | -   | +58  | V    |
| T <sub>vj</sub>        | virtual junction temperature                                      |                                                 | -40 | -   | +125 | °C   |
| T <sub>amb</sub>       | ambient temperature                                               |                                                 | -40 | -   | +105 | °C   |

# 4. Ordering information

#### Table 2. Ordering information

| Type number                               | Package |                                                            |          |  |  |  |
|-------------------------------------------|---------|------------------------------------------------------------|----------|--|--|--|
|                                           | Name    | Description                                                | Version  |  |  |  |
| TJF1052IT/5<br>TJF1052IT/2<br>TJF1052IT/1 | SO16    | plastic small outline package; 16 leads; body width 7.5 mm | SOT162-1 |  |  |  |

# Table 3. Voltage ratings Type number Rated insulation voltage according to UL 1577, IEC 61010 and IEC 60950 TJF1052IT/5 5 kV (RMS) TJF1052IT/2 2.5 kV (RMS) TJF1052IT/1 1 kV (RMS)

## 5. Block diagram



# 6. Pinning information

#### 6.1 Pinning



#### 6.2 Pin description

| Table 4.         | Pin de | escription                                             |
|------------------|--------|--------------------------------------------------------|
| Symbol           | Pin    | Description                                            |
| V <sub>DD1</sub> | 1      | supply voltage 1                                       |
| GND1             | 2      | ground supply 1 <sup>[1]</sup>                         |
| TXD              | 3      | transmit data input                                    |
| n/c              | 4      | not connected                                          |
| RXD              | 5      | receive data output; reads out data from the bus lines |
| n/c              | 6      | not connected                                          |
| GND1             | 7      | ground supply 1 <sup>[1]</sup>                         |
| GND1             | 8      | ground supply 1 <sup>[1]</sup>                         |
| GND2             | 9      | ground supply 2 <sup>[1]</sup>                         |
| GND2             | 10     | ground supply 2 <sup>[1]</sup>                         |
| V <sub>DD2</sub> | 11     | supply voltage 2                                       |
| CANL             | 12     | LOW-level CAN bus line                                 |
| CANH             | 13     | HIGH-level CAN bus line                                |
| STB              | 14     | Standby mode control input <sup>[2]</sup>              |
| GND2             | 15     | ground supply 2 <sup>[1]</sup>                         |
| V <sub>DD2</sub> | 16     | supply voltage 2                                       |

 All GND1 pins (pins 2, 7 and 8) should be connected together and to ground domain 1. All GND2 pins (pins 9, 10 and 15) should be connected together and to ground domain 2. Refer to the application notes for further information.

[2] Setting STB HIGH disables the CAN bus connection.

## 7. Functional description

#### 7.1 Operation

#### 7.1.1 Normal mode

During normal operation, the TJF1052i transceiver transmits and receives data via bus lines CANH and CANL (see <u>Figure 1</u> for the block diagram). The differential receiver converts the analog data on the bus lines into digital data, which is output on pin RXD. The slopes of the output signals on the bus lines are controlled internally and are optimized in a way that guarantees the lowest possible EME.

The isolator used in the TJF1052i is an AC device that employs on-off keying to guarantee the DC output state at all times. The states of TXD, RXD and the CAN bus at start-up, shut-down and during normal operation are described in <u>Table 5</u>.

Care should be taken regarding power sequencing if the device is used in networks that support remote wake-up (see <u>Section 12 "Application information</u>").

| Table 5. Inp | ut/output states | at start-up | shut-down and | d during normal | operation |
|--------------|------------------|-------------|---------------|-----------------|-----------|
|--------------|------------------|-------------|---------------|-----------------|-----------|

| TXD | RXD | V                       | V <sub>DD2</sub>             | CAN          | Comments                                                                                                                                      |
|-----|-----|-------------------------|------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| IND | пли | V <sub>DD1</sub>        | VDD2                         | CAN          | Comments                                                                                                                                      |
| Н   | Н   | >V <sub>uvd(VDD1)</sub> | >V <sub>uvd(stb)VDD2)</sub>  | recessive    | Normal mode operation                                                                                                                         |
| L   | L   | >V <sub>uvd(VDD1)</sub> | >V <sub>uvd(stb)VDD2)</sub>  | dominant     | Normal mode with TXD dominant time-out active                                                                                                 |
| Х   | Х   | unpowered               | >V <sub>uvd(stb)</sub> VDD2) | dominant     | dominant after $V_{\text{DD1}}$ power loss until TXD dominant timeout; recessive while $V_{\text{DD2}}$ is ramping up from an unpowered state |
| Х   | L   | >V <sub>uvd(VDD1)</sub> | unpowered                    | disconnected | RXD transitions L-to-H when V <sub>DD2</sub> restored                                                                                         |

#### 7.1.2 Standby mode

The TJF1052i cannot transmit or receive regular CAN messages in Standby mode. Only the isolator and low-power CAN receiver are active, monitoring the bus lines for activity. The bus wake-up filter ensures that only bus dominant and bus recessive states that persist longer than  $t_{fltr(wake)bus}$  are reflected on the RXD pin. To reduce current consumption, the CAN bus is terminated to GND and not biased to  $V_{DD2}/2$  as in Normal mode.

Standby mode is selected by setting pin STB HIGH. The TJF1052i also switches to Standby mode when an undervoltage is detected on  $V_{DD2}$  ( $V_{uvd(swoff)(VDD2)} < V_{DD2} < V_{uvd(stb)(VDD2)}$ ; Section 7.2.2). An internal pull-up ensures that Standby mode is selected by default when pin STB is not connected.

In Standby mode:

- The CAN transmitter if off
- The normal CAN receiver is off
- The low-power CAN receiver is active
- CANH and CANL are biased to GND
- The signal received at the low-power CAN receiver is reflected on pin RXD
- V<sub>DD2</sub> undervoltage detection is active

TJF1052I

#### Galvanically isolated high-speed CAN transceiver

The isolation function of the TJF1052i is not disabled in Standby mode. Overall quiescent current is not reduced significantly in this mode. The TJF1052i is not designed to support CAN bus wake-up functionality with very low quiescent currents.



#### 7.2 Fail-safe features

#### 7.2.1 TXD dominant time-out function

A 'TXD dominant time-out' timer is started when pin TXD goes LOW. If the LOW state on TXD persists for longer than  $t_{to(dom)TXD}$ , the transmitter is disabled, releasing the bus lines to recessive state. This function prevents a hardware and/or software application failure from driving the bus lines to a permanent dominant state (blocking all network communications). The TXD dominant time-out timer is reset by a positive edge on TXD. The TXD dominant time-out time also defines the minimum possible bit rate of 40 kbit/s.

#### 7.2.2 Undervoltage protection: V<sub>DD2</sub>

If the voltage on pin V<sub>DD2</sub> falls below the standby threshold, V<sub>uvd(stb)(VDD2)</sub>, the transceiver switches to Standby mode. The TJF1052i will remain in Standby mode until V<sub>DD2</sub> rises above V<sub>uvd(stb)(VDD2)</sub> (max). The low-power receiver continues to monitor the bus while the TJF1052i is in Standby mode. Data on the bus is still reflected onto RXD, but the transfer speed is reduced.

If the voltage on V<sub>DD2</sub> falls below the switch-off threshold, V<sub>uvd(swoff)(VDD2)</sub>, the transceiver switches off and disengages from the bus (zero load). It is guaranteed to switch on again in Standby mode when V<sub>DD2</sub> rises above V<sub>uvd(swoff)(VDD2)</sub> (max).

#### 7.2.3 Undervoltage protection: V<sub>DD1</sub>

If the voltage on pin V<sub>DD1</sub> falls below the undervoltage detection threshold, V<sub>uvd(VDD1)</sub>, the CAN bus switches to dominant state and the TXD dominant timeout timer is started. RXD will not go high again until the supply voltage has been restored on V<sub>DD1</sub> (V<sub>DD1</sub> > V<sub>uvd(VDD1</sub>)).

#### 7.2.4 Overtemperature protection

The output drivers are protected against overtemperature conditions. If the virtual junction temperature exceeds the shutdown junction temperature,  $T_{j(sd)}$ , the output drivers are disabled. They are enabled again when the virtual junction temperature falls below  $T_{j(sd)}$  and TXD is HIGH. Including the TXD condition ensures that output driver oscillation due to temperature drift is avoided.

#### 7.3 Insulation characteristics and safety-related specifications

#### Table 6. Isolator characteristics

| Symbol              | Parameter                  | Conditions              |     | Min | Тур | Max | Unit |
|---------------------|----------------------------|-------------------------|-----|-----|-----|-----|------|
| d <sub>L(IO1)</sub> | minimum air gap            |                         | [1] | 8.6 | -   | -   | mm   |
| d <sub>L(IO2)</sub> | minimum external tracking  |                         | [2] | 8.1 | -   | -   | mm   |
| R <sub>ins</sub>    | insulation resistance      | T <sub>A</sub> = 125 °C | [3] | 100 | -   | -   | GΩ   |
|                     |                            | T <sub>A</sub> = 150 °C | [3] | 10  | -   | -   | GΩ   |
| -                   | pollution degree           | -                       |     | 2   | -   | -   | -    |
| -                   | material group (IEC 60664) |                         |     | 2   | -   | -   | -    |

[1] Based on the measured data in the package outline.  $d_{L(IO1)}$  is the clearance distance. Note that the clearance distance cannot be larger than the creepage distance ( $d_{L(IO2)}$ ).

[2] Based on the measured data in the package outline. d<sub>L(IO2)</sub> is the creepage distance. According to IEC 60950-1, normative annex F (also IEC60664 chapter 6.2, Example 11), the effective minimum external tracking is 1.0 mm less due to the presence of an intervening, unconnected conductive part.

[3] Guaranteed by design at a voltage differential of 500 V with the pins on each side of the isolation barrier connected together, simulating a 2-pin device.

| Insulation Characteristics                                                      |                                                     |                        |                        |                        |
|---------------------------------------------------------------------------------|-----------------------------------------------------|------------------------|------------------------|------------------------|
| Parameter                                                                       | Standard                                            | TJA1052i/1             | TJA1052i/2             | TJA1052i/5             |
| max. working insulation voltage                                                 | IEC 60664                                           | 300 V <sub>RMS</sub>   | 450 V <sub>RMS</sub>   | 800 V <sub>RMS</sub>   |
| per IEC 60664 (V <sub>IORM</sub> ) <mark>[1]</mark>                             |                                                     | 420 V <sub>peak</sub>  | 630 V <sub>peak</sub>  | 1120 V <sub>peak</sub> |
| max. transient overvoltage per<br>IEC 60664 (V <sub>IOTM</sub> ) <sup>[2]</sup> | $t_{TEST}$ = 1.2/50 µs (certification)<br>IEC 60664 | 2500 V <sub>peak</sub> | 4000 V <sub>peak</sub> | 6000 V <sub>peak</sub> |
| rated insulation voltage per                                                    | UL 1577                                             |                        |                        |                        |
| UL 1577 (V <sub>ISO</sub> )                                                     | t <sub>TEST</sub> = 60 s (qualification)            | 1000 V <sub>RMS</sub>  | 2500 V <sub>RMS</sub>  | 5000 V <sub>RMS</sub>  |
|                                                                                 | t <sub>TEST</sub> = 1 s (production)                | 1200 V <sub>RMS</sub>  | 3000 V <sub>RMS</sub>  | 6000 V <sub>RMS</sub>  |
| Insulation classification in terr                                               | ns of Overvoltage Category <sup>[3]</sup>           |                        | l.                     |                        |
| Insulation type                                                                 | Max. working voltage                                | TJA1052i/1             | TJA1052i/2             | TJA1052i/5             |
| basic insulation <sup>[4]</sup>                                                 | ≤150 V <sub>RMS</sub>                               | 1 - 111                | I - IV                 | I - IV                 |
|                                                                                 | ≤300 V <sub>RMS</sub>                               | 1 - 11                 | 1 - 111                | I - IV                 |
|                                                                                 | ≤600 V <sub>RMS</sub>                               | I                      | 1 - 11                 | 1 - 111                |
|                                                                                 | ≤1000 V <sub>RMS</sub>                              | -                      | -                      | 1 - 11                 |
| reinforced insulation <sup>[4]</sup>                                            | ≤150 V <sub>RMS</sub>                               | 1 - 11                 | 1 - 111                | I - IV                 |
|                                                                                 | ≤300 V <sub>RMS</sub>                               | I                      | 1 - 11                 | 1 - 111                |
|                                                                                 | ≤600 V <sub>RMS</sub>                               | -                      | I                      | 1 - 11                 |
|                                                                                 | ≤1000 V <sub>RMS</sub>                              | -                      | -                      | 1                      |

#### Table 7. Working voltages and isolation

The working voltage is the input-to-output voltage that can be applied without time limit. Which TJF1052i variant should be selected [1] depends on the overvoltage category and the related insulation voltage.

UL stress test is performed at higher than IEC-specified levels. [2]

Based on transient overvoltages as indicated in IEC60664; creepage and clearance distances not taken into account. [3]

Reinforced insulation should have an impulse withstand voltage one step higher than that specified for basic insulation. [4]

#### Table 8. Safety approvals

| Standard                | File number      |
|-------------------------|------------------|
| IEC 60950               | CB NL-33788      |
| IEC 61010-1 2nd Edition | CB NL-33789      |
| UL1577                  | 20131213-E361297 |

TJF1052I **Product data sheet** 

# 8. Limiting values

#### Table 9. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). All voltages and currents are referenced to GND2 unless otherwise specified.

| Symbol                   | Parameter                                | Conditions                                                  |            | Min  | Max                    | Unit |
|--------------------------|------------------------------------------|-------------------------------------------------------------|------------|------|------------------------|------|
| V <sub>x</sub>           | voltage on pin x <sup>[1]</sup>          | on pins CANH, CANL                                          |            | -58  | +58                    | V    |
|                          |                                          | on pin $V_{DD1}^{[2]}$ , $V_{DD2}$                          |            | -0.3 | +6.0                   | V    |
|                          |                                          | on pin STB                                                  |            | -0.3 | V <sub>DD2</sub> + 0.3 | V    |
| VI                       | input voltage                            | on pin TXD                                                  | [2]        | -0.3 | V <sub>DD1</sub> + 0.3 | V    |
| Vo                       | output voltage                           | on pin RXD                                                  | [2]        | -0.3 | V <sub>DD1</sub> + 0.3 | V    |
| I <sub>O</sub>           | output current                           | on pin RXD                                                  | [2]        | -    | 10                     | mA   |
| V <sub>(CANH-CANL)</sub> | voltage between pin CANH<br>and pin CANL |                                                             |            | -27  | +27                    | V    |
| V <sub>trt</sub>         | transient voltage                        | on pins CANH and CANL                                       | [3]        |      |                        |      |
|                          |                                          | pulse 1                                                     |            | -100 | -                      | V    |
|                          |                                          | pulse 2a                                                    |            | -    | 75                     | V    |
|                          |                                          | pulse 3a                                                    |            | -150 | -                      | V    |
|                          |                                          | pulse 3b                                                    |            | -    | 100                    | V    |
| V <sub>ESD</sub>         | electrostatic discharge                  | IEC 61000-4-2 (150 pF, 330 Ω)                               | [4]        |      |                        |      |
|                          | voltage                                  | at pins CANH and CANL                                       |            | -8   | +8                     | kV   |
|                          |                                          | Human Body Model (HBM); 100 pF, 1.5 k $\Omega$              | [5]        |      |                        |      |
|                          |                                          | at pins CANH and CANL                                       | [6]        | -8   | +8                     | kV   |
|                          |                                          | at any other pin                                            |            | -4   | +4                     | kV   |
|                          |                                          | Machine Model (MM); 200 pF, 0.75 $\mu\text{H},$ 10 $\Omega$ | [7]        |      |                        |      |
|                          |                                          | at any pin                                                  |            | -300 | +300                   | V    |
|                          |                                          | Charged Device Model (CDM); field Induced charge; 4 pF      | <u>[8]</u> |      |                        |      |
|                          |                                          | at corner pins                                              |            | -750 | +750                   | V    |
|                          |                                          | at any pin                                                  |            | -500 | +500                   | V    |
| T <sub>vj</sub>          | virtual junction temperature             |                                                             | [9]        | -40  | +125                   | °C   |
| T <sub>amb</sub>         | ambient temperature                      |                                                             |            | -40  | +105                   | °C   |
| T <sub>stg</sub>         | storage temperature                      |                                                             | [10]       | -65  | +150                   | °C   |

[1] The device can sustain voltages up to the specified values over the product lifetime, provided applied voltages (including transients) never exceed these values.

[2] Referenced to GND1.

[3] According to IEC TS 62228 (2007), Section 4.2.4; parameters for standard pulses defined in ISO7637 part 2: 2004-06.

[4] According to IEC TS 62228 (2007), Section 4.3; DIN EN 61000-4-2.

[5] According to AEC-Q100-002.

[6]  $\pm 8$  kV to GND2 and V<sub>DD2</sub>;  $\pm 6$  kV to GND1.

[7] According to AEC-Q100-003.

[8] According to AEC-Q100-011 Rev-C1. The classification level is C4B.

[9] An alternative definition of virtual junction temperature is:  $T_{vj} = T_{amb} + P \times R_{th(vj-a)}$ , where  $R_{th(vj-a)}$  is a fixed value used in the calculation of  $T_{vj}$ . The rating for  $T_{vj}$  limits the allowable combinations of power dissipation (P) and ambient temperature ( $T_{amb}$ ).

[10] If UL compliance is required, the maximum storage temperature is limited to 130 °C.

TJF1052I

### 9. Thermal characteristics

#### Table 10. Thermal characteristics

According to IEC 60747-1.

| Symbol                | Parameter                                           | Conditions  | Value | Unit |
|-----------------------|-----------------------------------------------------|-------------|-------|------|
| R <sub>th(vj-a)</sub> | thermal resistance from virtual junction to ambient | in free air | 100   | K/W  |

### **10. Static characteristics**

#### Table 11. Static characteristics

 $T_{vj} = -40 \ ^{\circ}C$  to  $+125 \ ^{\circ}C$ ;  $V_{DD1} = 3.0 \ V$  to 5.25 V with respect to GND1;  $V_{DD2} = 4.75 \ V$  to 5.25 V with respect to GND2 unless otherwise specified. Positive currents flow into the IC. All voltages and currents are referenced to GND2 unless otherwise specified.

| Symbol                       | Parameter                                                         | Conditions                                                                                                                    | Min                       | Тур | Max                    | Unit |
|------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----|------------------------|------|
| DC supplies; p               | in V <sub>DD1</sub> and V <sub>DD2</sub>                          |                                                                                                                               |                           |     |                        |      |
| I <sub>DD1</sub>             | supply current 1                                                  | $V_{DD1} = 3 V \text{ to } 5 V^{[2]}; V_{DD2} = 5 V;$<br>$V_{TXD} = 0 V^{[2]}; \text{ bus dominant}$                          | -                         | -   | 2.6                    | mA   |
|                              |                                                                   | $V_{DD1} = 3 V \text{ to } 5 V^{[2]}; V_{DD2} = 5 V;$<br>$V_{TXD} = V_{DD1}^{[2]}; \text{ bus recessive}$                     | -                         | -   | 5.6                    | mA   |
| I <sub>DD2</sub>             | supply current 2                                                  |                                                                                                                               | -                         | -   | 67.6                   | mA   |
|                              |                                                                   | $V_{DD1} = 3 V \text{ to } 5 V^{[2]}; V_{DD2} = 5 V;$<br>$V_{TXD} = V_{DD1}^{[2]}; \text{ bus recessive};$<br>$V_{STB} = 0 V$ | -                         | -   | 13.1                   | mA   |
|                              |                                                                   | $V_{DD1} = 3 V \text{ to } 5 V^{[2]}; V_{DD2} = 5 V;$<br>$V_{TXD} = V_{DD1}^{[2]}; \text{ bus recessive};$<br>$V_{STB} = 5 V$ | -                         | -   | 5.6                    | mA   |
| V <sub>uvd(stb)</sub> (VDD2) | standby undervoltage detection voltage on pin $V_{\text{DD2}}$    |                                                                                                                               | 3.5                       | -   | 4.75                   | V    |
| $V_{uvd(swoff)(VDD2)}$       | switch-off undervoltage detection voltage on pin $V_{\text{DD2}}$ |                                                                                                                               | 1.3                       | -   | 2.7                    | V    |
| V <sub>uvd(VDD1)</sub>       | undervoltage detection voltage on pin V <sub>DD1</sub>            | [2]                                                                                                                           | 1.3                       | -   | 2.7                    | V    |
| V <sub>uvhys</sub>           | undervoltage hysteresis<br>voltage                                | on pin V <sub>DD1</sub> [2]                                                                                                   | 40                        | -   | 100                    | mV   |
|                              |                                                                   | on pin V <sub>DD2</sub>                                                                                                       | 80                        | -   | 200                    | mV   |
| CAN transmit                 | data input; pin TXD                                               |                                                                                                                               |                           |     |                        |      |
| V <sub>IH</sub>              | HIGH-level input voltage                                          | [2]                                                                                                                           | 2.0                       | -   | V <sub>DD1</sub>       | V    |
| VIL                          | LOW-level input voltage                                           | [2]                                                                                                                           | 0                         | -   | 0.8                    | V    |
| ILI                          | input leakage current                                             | [2]                                                                                                                           | -10                       | -   | +10                    | μΑ   |
| CAN receive d                | ata output; pin RXD                                               |                                                                                                                               |                           |     |                        |      |
| V <sub>OH</sub>              | HIGH-level output voltage                                         | I <sub>OH</sub> = -4 mA [2]                                                                                                   | V <sub>DD1</sub> –<br>0.4 | -   | -                      | V    |
| V <sub>OL</sub>              | LOW-level output voltage                                          | I <sub>OL</sub> = 4 mA [2]                                                                                                    | -                         | -   | 0.4                    | V    |
| Standby mode                 | control input; pin STB                                            |                                                                                                                               |                           |     | - 1                    |      |
| V <sub>IH</sub>              | HIGH-level input voltage                                          |                                                                                                                               | $0.7V_{DD2}$              | -   | V <sub>DD2</sub> + 0.3 | V    |

TJF1052I

#### Table 11. Static characteristics ...continued

 $T_{vj} = -40 \ ^{\circ}C$  to  $+125 \ ^{\circ}C$ ;  $V_{DD1} = 3.0 \ V$  to 5.25 V with respect to GND1;  $V_{DD2} = 4.75 \ V$  to 5.25 V with respect to GND2 unless otherwise specified. Positive currents flow into the IC. All voltages and currents are referenced to GND2 unless otherwise specified<sup>[1]</sup>.

| Symbol                   | Parameter                                   | Conditions                                                                                                                                                                          | Min                    | Тур                 | Max                 | Unit |
|--------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------|---------------------|------|
| V <sub>IL</sub>          | LOW-level input voltage                     |                                                                                                                                                                                     | -0.3                   | -                   | $0.3V_{DD2}$        | V    |
| IIH                      | HIGH-level input current                    | $V_{STB} = V_{DD2}$                                                                                                                                                                 | -1                     | -                   | +1                  | μA   |
| IIL                      | LOW-level input current                     | V <sub>STB</sub> = 0 V                                                                                                                                                              | -15                    | -                   | -1                  | μA   |
| Bus lines; pi            | ns CANH and CANL                            |                                                                                                                                                                                     |                        |                     |                     | _    |
| V <sub>O(dom)</sub>      | dominant output voltage                     | $V_{TXD} = 0$ V; t < t <sub>to(dom)TXD</sub>                                                                                                                                        |                        |                     |                     |      |
|                          |                                             | pin CANH; $R_L = 50 \Omega$ to 65 $\Omega$                                                                                                                                          | 2.75                   | 3.5                 | 4.5                 | V    |
|                          |                                             | pin CANL; $R_L = 50 \Omega$ to $65 \Omega$                                                                                                                                          | 0.5                    | 1.5                 | 2.25                | V    |
| V <sub>dom(TX)sym</sub>  | transmitter dominant voltage symmetry       | V <sub>dom(TX)sym</sub> =<br>V <sub>DD2</sub> - V <sub>CANH</sub> - V <sub>CANL</sub>                                                                                               | -400                   | -                   | +400                | mV   |
| V <sub>TXsym</sub>       | transmitter voltage symmetry                | - TASYIII - CANIT - CANE,                                                                                                                                                           | 3] 0.9V <sub>DD2</sub> | -                   | 1.1V <sub>DD2</sub> | V    |
| V <sub>O(dif)</sub>      | differential output voltage                 | dominant; Normal mode                                                                                                                                                               |                        |                     |                     |      |
|                          |                                             |                                                                                                                                                                                     | <sup>[2]</sup> 1.5     | -                   | 3                   | V    |
|                          |                                             | $V_{TXD} = 0 \text{ V; } t < t_{to(dom)TXD};$<br>R <sub>L</sub> = 2240 $\Omega$                                                                                                     | <sup>[2]</sup> 1.5     | -                   | 5                   | V    |
|                          |                                             | recessive                                                                                                                                                                           |                        |                     |                     |      |
|                          |                                             | Normal mode: V <sub>TXD</sub> = V <sub>DD1</sub> ; no load                                                                                                                          | [ <u>2]</u> –50        | -                   | +50                 | mV   |
|                          |                                             | Standby mode; no load                                                                                                                                                               | -0.2                   | -                   | +0.2                | V    |
| V <sub>O(rec)</sub>      | recessive output voltage                    | Normal mode; V <sub>TXD</sub> = V <sub>DD1</sub> ;<br>no load                                                                                                                       | 2 2                    | 0.5V <sub>DD2</sub> | 3                   | V    |
| V <sub>th(RX)</sub> dif  | differential receiver threshold voltage     | Normal mode;<br>-25 V $\leq$ V <sub>CANL</sub> $\leq$ +25 V;<br>-25 V $\leq$ V <sub>CANH</sub> $\leq$ +25 V                                                                         | 0.5                    | -                   | 0.9                 | V    |
|                          |                                             | $      Standby mode; \\ -12 V \leq V_{CANL} \leq +12 V; \\ -12 V \leq V_{CANH} \leq +12 V $                                                                                         | [ <u>5]</u> 0.4        | -                   | 1.15                | V    |
| V <sub>rec(RX)</sub>     | receiver recessive voltage                  | Normal mode;<br>$-12 V \le V_{CANL} \le +12 V;$<br>$-12 V \le V_{CANH} \le +12 V$                                                                                                   | -3                     | -                   | 0.5                 | V    |
| V <sub>dom(RX)</sub>     | receiver dominant voltage                   | Normal mode;<br>$-12 V \le V_{CANL} \le +12 V;$<br>$-12 V v V_{CANH} \le +12 V$                                                                                                     | 0.9                    | -                   | 8.0                 | V    |
| V <sub>hys(RX)</sub> dif | differential receiver<br>hysteresis voltage | $\begin{array}{l} -25 \text{ V} \leq \text{V}_{\text{CANL}} \leq +25 \text{ V}; \\ -25 \text{ V} \leq \text{V}_{\text{CANH}} \leq +25 \text{ V}; \\ \text{Normal mode} \end{array}$ | -                      | 165                 | -                   | mV   |
| I <sub>O(sc)dom</sub>    | dominant short-circuit output current       |                                                                                                                                                                                     |                        |                     |                     |      |
|                          |                                             | pin CANH;<br>$V_{CANH} = -3 V$ to +40 V                                                                                                                                             | -100                   | -70                 | -40                 | mA   |
|                          |                                             | pin CANL; $V_{CANL} = -3 V$ to +40 V                                                                                                                                                | 40                     | 70                  | 100                 | mA   |
| I <sub>O(sc)rec</sub>    | recessive short-circuit output current      | Normal mode; $V_{TXD} = V_{DD1}^{[2]}$ ;<br>$V_{CANH} = V_{CANL} = -27 V \text{ to } +32 V$                                                                                         | -5                     | -                   | +5                  | mA   |

TJF1052I

© NXP Semiconductors N.V. 2016. All rights reserved.

#### Table 11. Static characteristics ...continued

 $T_{vj} = -40$  °C to +125 °C;  $V_{DD1} = 3.0$  V to 5.25 V with respect to GND1;  $V_{DD2} = 4.75$  V to 5.25 V with respect to GND2 unless otherwise specified. Positive currents flow into the IC. All voltages and currents are referenced to GND2 unless otherwise specified<sup>[1]</sup>.

| Symbol              | Parameter                        | Conditions                        | Min | Тур | Max | Unit |
|---------------------|----------------------------------|-----------------------------------|-----|-----|-----|------|
| IL                  | leakage current                  |                                   | -3  | -   | +3  | μΑ   |
| R <sub>i</sub>      | input resistance                 |                                   | 9   | 15  | 28  | kΩ   |
| $\Delta R_i$        | input resistance deviation       | between $V_{CANH}$ and $V_{CANL}$ | -3  | -   | +3  | %    |
| R <sub>i(dif)</sub> | differential input resistance    |                                   | 19  | 30  | 52  | kΩ   |
| C <sub>i(cm)</sub>  | common-mode input capacitance    | [3                                | 1 - | -   | 20  | pF   |
| C <sub>i(dif)</sub> | differential input capacitance   | [3                                | l - | -   | 10  | pF   |
| Temperatur          | e detection                      |                                   |     |     |     |      |
| T <sub>j(sd)</sub>  | shutdown junction<br>temperature | [ <u>3</u><br>[6                  |     | 190 | -   | °C   |

[1] All parameters are guaranteed over the virtual junction temperature range by design. Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage range.

[2] Referenced to GND1.

[3] Not tested in production; guaranteed by design.

[4] The test circuit used to measure the bus output voltage symmetry (which includes C<sub>SPLIT</sub>) is shown in Figure 10.

[5] Standby mode entered when  $V_{DD2}$  falls below  $V_{uvd(stb)(VDD2)}$ .

[6] RXD is LOW during thermal shutdown.

12 of 27

# **11. Dynamic characteristics**

#### Table 12. Dynamic characteristics

 $T_{vj} = -40$  °C to +125 °C;  $V_{DD1} = 3.0$  V to 5.25 V with respect to GND1;  $V_{DD2} = 4.75$  V to 5.25 V with respect to GND2 unless otherwise specified<sup>[1]</sup>.

| Symbol                     | Parameter                            | Conditions                          |     | Min | Тур | Max | Unit  |
|----------------------------|--------------------------------------|-------------------------------------|-----|-----|-----|-----|-------|
| Transceiver t              | iming; pins CANH, CANL, TXD and RXD  | ; see <mark>Figure 4</mark>         |     |     |     |     |       |
| t <sub>d(TXD-busdom)</sub> | delay time from TXD to bus dominant  | Normal mode                         |     | -   | 72  | 120 | ns    |
| t <sub>d(TXD-busrec)</sub> | delay time from TXD to bus recessive | Normal mode                         |     | -   | 97  | 120 | ns    |
| t <sub>d(busdom-RXD)</sub> | delay time from bus dominant to RXD  | Normal mode                         |     | -   | 67  | 130 | ns    |
| t <sub>d(busrec-RXD)</sub> | delay time from bus recessive to RXD | Normal mode                         |     | -   | 72  | 130 | ns    |
| t <sub>d(TXDL-RXDL)</sub>  | delay time from TXD LOW to RXD LOW   | Normal mode                         |     | 72  | -   | 220 | ns    |
| t <sub>d(TXDH-RXDH)</sub>  | delay time from TXD HIGH to RXD HIGH | Normal mode                         |     | 72  | -   | 220 | ns    |
| t <sub>bit(bus)</sub>      | transmitted recessive bit width      | t <sub>bit(TXD)</sub> = 500 ns      | [2] | 435 | -   | 530 | ns    |
|                            |                                      | t <sub>bit(TXD)</sub> = 200 ns      | [2] | 155 | -   | 210 | ns    |
| t <sub>bit(RXD)</sub>      | bit time on pin RXD                  | t <sub>bit(TXD)</sub> = 500 ns      | [2] | 400 | -   | 550 | ns    |
|                            |                                      | t <sub>bit(TXD)</sub> = 200 ns      | [2] | 120 | -   | 220 | ns    |
| $\Delta t_{rec}$           | receiver timing symmetry             | t <sub>bit(TXD)</sub> = 500 ns      |     | -65 | -   | +40 | ns    |
|                            |                                      | t <sub>bit(TXD)</sub> = 200 ns      |     | -45 | -   | +15 | ns    |
| t <sub>to(dom)TXD</sub>    | TXD dominant time-out time           | V <sub>TXD</sub> = 0 V; Normal mode | [3] | 0.3 | 1.7 | 5   | ms    |
| CMTI                       | common-mode transient immunity       | $V_I = V_{DD1}$ or $V_I = 0$ V      | [4] | 20  | 45  | -   | kV/μs |
| t <sub>startup</sub>       | start-up time                        |                                     | [5] | -   | -   | 500 | μS    |
| t <sub>fltr(wake)bus</sub> | bus wake-up filter time              | Standby mode                        |     | 0.5 | 1   | 3   | μs    |

[1] All parameters are guaranteed over the virtual junction temperature range by design. Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage range.

[2] See Figure 5.

[3] Referenced to GND1.

[4]  $V_1$  is the input voltage on TXD. See <u>Figure 7</u> for test setup.

[5] The start-up time is the time from the application of power to valid data at the output. Guaranteed by design.

#### **NXP Semiconductors**

# TJF1052i

#### Galvanically isolated high-speed CAN transceiver





TJF1052I Product data sheet

# **12.** Application information

Isolated CAN applications are becoming increasingly common in industrial automation processes. The TJF1052i is the ideal solution in applications that require an isolated CAN node. The device can also be used to isolate high-voltage on-demand pumps and motors in belt elimination projects.

If the TJF1052i is used in a HS-CAN network that supports remote bus wake-up, the power-down sequence of the supplies must be managed properly to avoid a dominant pulse on the CAN bus.  $V_{DD2}$  should pass the minimum undervoltage threshold  $(V_{uvd(stb)(VDD2)} \text{ (min)})$  before  $V_{DD1}$  falls below its maximum undervoltage detection threshold  $(V_{uvd(VDD1)(max)})$ . Power-up sequencing can happen in any order.

Digital inputs and outputs are 3 V compliant, allowing the TJF1052i to interface directly with 3 V and 5 V microcontrollers.



#### **12.1** Application hints

Further information on the application of the TJF1052i can be found in NXP application hints AH1301 Application Hints - TJA1052i Galvanic Isolated High Speed CAN Transceiver.

TJF1052I

15 of 27

# 13. Test information

#### VDD1 VDD2 VDD1 VDD2 LC filter 16 GND1 GND2 15 2 SQUARE TXD STB BAT 5 V 14 3 WAVE n.c. CANH GENERATOR TJF1052i <sup>13</sup> 4 60 Ω RXD CANL () supply 12 5 n.c. VDD2 6 11 GND1 GND2 10 7 GND1 GND2 9 8 LC filter TEST BOARD GND2 ⊥ GND1 SCOPE PULSE Γ GENERATOR aaa-008076 **CMTI test setup** Fig 7.





### **NXP Semiconductors**

# TJF1052i

#### Galvanically isolated high-speed CAN transceiver





TJF1052I Product data sheet

17 of 27

Galvanically isolated high-speed CAN transceiver

## 14. Package outline



#### Fig 11. Package outline SOT162-1 (SO16)

### **15. Handling information**

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling ensure that the appropriate precautions are taken as described in *JESD625-A* or equivalent standards.

## 16. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365* "Surface mount reflow soldering description".

#### 16.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

#### 16.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

#### 16.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

#### 16.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 12</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with <u>Table 13</u> and <u>14</u>

#### Table 13. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |  |
|------------------------|---------------------------------|-------|--|--|
|                        | Volume (mm <sup>3</sup> )       |       |  |  |
|                        | < 350                           | ≥ 350 |  |  |
| < 2.5                  | 235                             | 220   |  |  |
| ≥ 2.5                  | 220                             | 220   |  |  |

#### Table 14. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |
|------------------------|---------------------------------|-------------|--------|
|                        | Volume (mm <sup>3</sup> )       |             |        |
|                        | < 350                           | 350 to 2000 | > 2000 |
| < 1.6                  | 260                             | 260         | 260    |
| 1.6 to 2.5             | 260                             | 250         | 245    |
| > 2.5                  | 250                             | 245         | 245    |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 12.

Galvanically isolated high-speed CAN transceiver



For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*.

21 of 27

# 17. Appendix: ISO 11898-2:2016 parameter cross-reference list

#### Table 15. ISO 11898-2:2016 to NXP data sheet parameter conversion

| ISO 11898-2:2016                                                                                     | NXP data sheet                           |                           |                                         |  |
|------------------------------------------------------------------------------------------------------|------------------------------------------|---------------------------|-----------------------------------------|--|
| Parameter                                                                                            |                                          | Symbol                    | Parameter                               |  |
| HS-PMA dominant output characteristics                                                               | 1                                        |                           |                                         |  |
| Single ended voltage on CAN_H                                                                        | V <sub>CAN_H</sub>                       | V <sub>O(dom)</sub>       | dominant output voltage                 |  |
| Single ended voltage on CAN_L                                                                        | V <sub>CAN_L</sub>                       | _                         |                                         |  |
| Differential voltage on normal bus load                                                              | V <sub>Diff</sub>                        | V <sub>O(dif)</sub>       | differential output voltage             |  |
| Differential voltage on effective resistance during arbitration                                      | _                                        |                           |                                         |  |
| Optional: Differential voltage on extended bus load range                                            | _                                        |                           |                                         |  |
| HS-PMA driver symmetry                                                                               | 1                                        |                           |                                         |  |
| Driver symmetry                                                                                      | V <sub>SYM</sub>                         | V <sub>TXsym</sub>        | transmitter voltage symmetry            |  |
| Maximum HS-PMA driver output current                                                                 | 1                                        |                           |                                         |  |
| Absolute current on CAN_H                                                                            | I <sub>CAN_H</sub>                       | I <sub>O(sc)dom</sub>     | dominant short-circuit output           |  |
| Absolute current on CAN_L                                                                            | I <sub>CAN_L</sub>                       |                           | current                                 |  |
| HS-PMA recessive output characteristics, bus biasing ad                                              | tive/inacti                              | ve                        |                                         |  |
| Single ended output voltage on CAN_H                                                                 | V <sub>CAN_H</sub>                       | V <sub>O(rec)</sub>       | recessive output voltage                |  |
| Single ended output voltage on CAN_L                                                                 | V <sub>CAN_L</sub>                       | _                         |                                         |  |
| Differential output voltage                                                                          | V <sub>Diff</sub>                        | V <sub>O(dif)</sub>       | differential output voltage             |  |
| Optional HS-PMA transmit dominant timeout                                                            | 1                                        |                           |                                         |  |
| Transmit dominant timeout, long                                                                      | t <sub>dom</sub>                         | t <sub>to(dom)TXD</sub>   | TXD dominant time-out time              |  |
| Transmit dominant timeout, short                                                                     | -                                        |                           |                                         |  |
| HS-PMA static receiver input characteristics, bus biasing                                            | g active/ina                             | ictive                    |                                         |  |
| Recessive state differential input voltage range<br>Dominant state differential input voltage range  | V <sub>Diff</sub>                        | V <sub>th(RX)dif</sub>    | differential receiver threshold voltage |  |
|                                                                                                      |                                          | V <sub>rec(RX)</sub>      | receiver recessive voltage              |  |
|                                                                                                      |                                          | V <sub>dom(RX)</sub>      | receiver dominant voltage               |  |
| HS-PMA receiver input resistance (matching)                                                          |                                          |                           |                                         |  |
| Differential internal resistance                                                                     | R <sub>Diff</sub>                        | R <sub>i(dif)</sub>       | differential input resistance           |  |
| Single ended internal resistance                                                                     | R <sub>CAN_H</sub><br>R <sub>CAN_L</sub> | R <sub>i</sub>            | input resistance                        |  |
| Matching of internal resistance                                                                      | MR                                       | $\Delta R_i$              | input resistance deviation              |  |
| HS-PMA implementation loop delay requirement                                                         | 1                                        |                           |                                         |  |
| Loop delay                                                                                           | t <sub>Loop</sub>                        | t <sub>d(TXDH-RXDH)</sub> | delay time from TXD HIGH to<br>RXD HIGH |  |
|                                                                                                      |                                          | t <sub>d(TXDL-RXDL)</sub> | delay time from TXD LOW to RXD LOW      |  |
| Optional HS-PMA implementation data signal timing requ<br>2 Mbit/s and above 2 Mbit/s up to 5 Mbit/s | uirements                                | or use with bit           | rates above 1 Mbit/s up to              |  |
| Transmitted recessive bit width @ 2 Mbit/s / @ 5 Mbit/s, intended                                    | t <sub>Bit(Bus)</sub>                    | t <sub>bit(bus)</sub>     | transmitted recessive bit width         |  |
| Received recessive bit width @ 2 Mbit/s / @ 5 Mbit/s                                                 | t <sub>Bit(RXD)</sub>                    | t <sub>bit(RXD)</sub>     | bit time on pin RXD                     |  |
| Receiver timing symmetry @ 2 Mbit/s / @ 5 Mbit/s                                                     | $\Delta t_{Rec}$                         | $\Delta t_{rec}$          | receiver timing symmetry                |  |

| ISO 11898-2:2016                                                                     |                                          | NXP data sheet                |                                       |  |
|--------------------------------------------------------------------------------------|------------------------------------------|-------------------------------|---------------------------------------|--|
| Parameter                                                                            | Notation                                 | Symbol                        | Parameter                             |  |
| HS-PMA maximum ratings of $V_{CAN_{-}H}$ , $V_{CAN_{-}L}$ and $V_{Diff}$             |                                          |                               | 1                                     |  |
| Maximum rating V <sub>Diff</sub>                                                     | V <sub>Diff</sub>                        | V <sub>(CANH-CANL)</sub>      | voltage between pin CANH and pin CANL |  |
| General maximum rating $V_{\text{CAN}_{-}\text{H}}$ and $V_{\text{CAN}_{-}\text{L}}$ | V <sub>CAN_H</sub>                       | V <sub>x</sub>                | voltage on pin x                      |  |
| Optional: Extended maximum rating VCAN_H and VCAN_L                                  | V <sub>CAN_L</sub>                       |                               |                                       |  |
| HS-PMA maximum leakage currents on CAN_H and CAN                                     | L, unpow                                 | ered                          | 1                                     |  |
| Leakage current on CAN_H, CAN_L                                                      | I <sub>CAN_H</sub><br>I <sub>CAN_L</sub> | IL                            | leakage current                       |  |
| HS-PMA bus biasing control timings                                                   |                                          |                               | 1                                     |  |
| CAN activity filter time, long                                                       | t <sub>Filter</sub>                      | t <sub>wake(busdom)</sub> [1] | bus dominant wake-up time             |  |
| CAN activity filter time, short                                                      |                                          | t <sub>wake(busrec)</sub> [1] | bus recessive wake-up time            |  |
| Wake-up timeout, short                                                               | t <sub>Wake</sub>                        | t <sub>to(wake)bus</sub>      | bus wake-up time-out time             |  |
| Wake-up timeout, long                                                                | 1                                        |                               |                                       |  |
| Timeout for bus inactivity                                                           | t <sub>Silence</sub>                     | t <sub>to(silence)</sub>      | bus silence time-out time             |  |
| Bus Bias reaction time                                                               | t <sub>Bias</sub>                        | t <sub>d(busact-bias)</sub>   | delay time from bus active to bias    |  |

#### Table 15. ISO 11898-2:2016 to NXP data sheet parameter conversion

[1]  $t_{fltr(wake)bus}$  - bus wake-up filter time, in devices with basic wake-up functionality

# **18. Revision history**

| Document ID    | Release date                                                                           | Data sheet status                                                                                                                                                 | Change notice                                  | Supersedes                             |  |  |
|----------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------------------------------------|--|--|
| TJF1052i v.3   | 20160520                                                                               | Product data sheet                                                                                                                                                | -                                              | TJF1052i v.3                           |  |  |
| Modifications: | Some minor typos and formatting errors corrected                                       |                                                                                                                                                                   |                                                |                                        |  |  |
|                | <ul> <li>Figure 1, Figure 4, Figure 6, Figure 8 amended</li> </ul>                     |                                                                                                                                                                   |                                                |                                        |  |  |
|                | Section 7.1.2, Section                                                                 | n 7.2.2 revised                                                                                                                                                   |                                                |                                        |  |  |
|                | <ul> <li><u>Table 9</u>: supply pin v</li> </ul>                                       | oltages combined in paran                                                                                                                                         | neter V <sub>x</sub> ; <u>Table note 1</u> add | ed; parameter V <sub>trt</sub> revised |  |  |
|                |                                                                                        | ent added/values and cond<br>n measurement conditions                                                                                                             |                                                |                                        |  |  |
|                | • <u>Table 12</u> : added para                                                         | ameter t <sub>fltr(wake)bus</sub>                                                                                                                                 |                                                |                                        |  |  |
|                | <ul> <li>ISO 11898-2:2016 cd</li> </ul>                                                | ompliance:                                                                                                                                                        |                                                |                                        |  |  |
|                | <ul> <li><u>Section 1</u>: text amended (2nd last paragraph)</li> </ul>                |                                                                                                                                                                   |                                                |                                        |  |  |
|                | <ul> <li><u>Section 2.1</u>: text amended (3rd feature)</li> </ul>                     |                                                                                                                                                                   |                                                |                                        |  |  |
|                | <ul> <li><u>Table 9</u>: parameter V<sub>(CANH-CANL)</sub> added</li> </ul>            |                                                                                                                                                                   |                                                |                                        |  |  |
|                | V <sub>th(RX)dif</sub> (associa<br>- added paramete<br>- symbol V <sub>O(dif)bus</sub> | onditions changed for para<br>ted table note removed)<br>ers V <sub>TXsym</sub> (and associated<br>s renamed as V <sub>O(dif)</sub><br>urements included for para | table note), $V_{rec(RX)}$ and V               |                                        |  |  |
|                | <ul> <li>parameter t<sub>PD(T)</sub></li> <li>additional meas</li> </ul>               | ers t <sub>bit(bus)</sub> and ∆t <sub>rec</sub><br><sub>XD-RXD)</sub> replaced with parar<br>urement included for parar                                           |                                                | (TXDH-RXDH)                            |  |  |
|                | <ul> <li>Figure 5 amender</li> <li>Section 17 addec</li> </ul>                         | d; <u>Figure 10</u> added<br>I                                                                                                                                    |                                                |                                        |  |  |
| TJF1052i v.2   | 20150115                                                                               | Product data sheet                                                                                                                                                | -                                              | TJF1052i v.1                           |  |  |
| TJF1052i v.1   | 201300710                                                                              | Product data sheet                                                                                                                                                | -                                              | -                                      |  |  |

#### Table 16.Revision history

# **19. Legal information**

#### **19.1 Data sheet status**

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### **19.2 Definitions**

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 19.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

© NXP Semiconductors N.V. 2016. All rights reserved.

TJF1052I

#### Galvanically isolated high-speed CAN transceiver

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Quick reference data — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

### 19.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

# **20. Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

26 of 27

Galvanically isolated high-speed CAN transceiver

# 21. Contents

| 1                                                                                | General description 1                                                                                                                                                                                                                                                                                         |
|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2                                                                                | Features and benefits 1                                                                                                                                                                                                                                                                                       |
| 2.1                                                                              | General 1                                                                                                                                                                                                                                                                                                     |
| 2.2                                                                              | Power management                                                                                                                                                                                                                                                                                              |
| 2.3                                                                              | Protection                                                                                                                                                                                                                                                                                                    |
| 3                                                                                | Quick reference data 2                                                                                                                                                                                                                                                                                        |
| 4                                                                                | Ordering information 3                                                                                                                                                                                                                                                                                        |
| 5                                                                                | Block diagram 3                                                                                                                                                                                                                                                                                               |
| 6                                                                                | Pinning information 4                                                                                                                                                                                                                                                                                         |
| 6.1                                                                              | Pinning                                                                                                                                                                                                                                                                                                       |
| 6.2                                                                              | Pin description 4                                                                                                                                                                                                                                                                                             |
| 7                                                                                | Functional description 5                                                                                                                                                                                                                                                                                      |
| 7.1                                                                              | Operation 5                                                                                                                                                                                                                                                                                                   |
| 7.1.1                                                                            | Normal mode 5                                                                                                                                                                                                                                                                                                 |
| 7.1.2                                                                            | Standby mode 5                                                                                                                                                                                                                                                                                                |
| 7.2                                                                              | Fail-safe features                                                                                                                                                                                                                                                                                            |
| 7.2.1                                                                            | TXD dominant time-out function 6                                                                                                                                                                                                                                                                              |
| 7.2.2<br>7.2.3                                                                   | Undervoltage protection: V <sub>DD2</sub>                                                                                                                                                                                                                                                                     |
| 7.2.3<br>7.2.4                                                                   | Undervoltage protection: V <sub>DD1</sub>                                                                                                                                                                                                                                                                     |
| 7.2.4                                                                            | Insulation characteristics and safety-related                                                                                                                                                                                                                                                                 |
| 1.5                                                                              | specifications                                                                                                                                                                                                                                                                                                |
| 8                                                                                | Limiting values                                                                                                                                                                                                                                                                                               |
| 9                                                                                | Thermal characteristics                                                                                                                                                                                                                                                                                       |
| 10                                                                               | Static characteristics                                                                                                                                                                                                                                                                                        |
| 11                                                                               | Dynamic characteristics                                                                                                                                                                                                                                                                                       |
| 12                                                                               | Application information                                                                                                                                                                                                                                                                                       |
| 12.1                                                                             |                                                                                                                                                                                                                                                                                                               |
|                                                                                  | Application hints 15                                                                                                                                                                                                                                                                                          |
| 13                                                                               | Application hints         15           Test information         16                                                                                                                                                                                                                                            |
| <b>13</b><br>13.1                                                                |                                                                                                                                                                                                                                                                                                               |
|                                                                                  | Test information 16                                                                                                                                                                                                                                                                                           |
| 13.1                                                                             | Test information         16           Test circuits         16                                                                                                                                                                                                                                                |
| 13.1<br><b>14</b>                                                                | Test information         16           Test circuits         16           Package outline         18                                                                                                                                                                                                           |
| 13.1<br>14<br>15                                                                 | Test information         16           Test circuits         16           Package outline         18           Handling information         19                                                                                                                                                                 |
| 13.1<br>14<br>15<br>16                                                           | Test information16Test circuits16Package outline18Handling information19Soldering of SMD packages19Introduction to soldering19Wave and reflow soldering19                                                                                                                                                     |
| 13.1<br>14<br>15<br>16<br>16.1<br>16.2<br>16.3                                   | Test information16Test circuits16Package outline18Handling information19Soldering of SMD packages19Introduction to soldering19Wave and reflow soldering19Wave soldering191919                                                                                                                                 |
| 13.1<br>14<br>15<br>16<br>16.1<br>16.2<br>16.3<br>16.4                           | Test information16Test circuits16Package outline18Handling information19Soldering of SMD packages19Introduction to soldering19Wave and reflow soldering19Wave soldering19Reflow soldering20                                                                                                                   |
| 13.1<br>14<br>15<br>16<br>16.1<br>16.2<br>16.3                                   | Test information16Test circuits16Package outline18Handling information19Soldering of SMD packages19Introduction to soldering19Wave and reflow soldering19Wave soldering19Reflow soldering20Appendix: ISO 11898-2:2016 parameter                                                                               |
| 13.1<br>14<br>15<br>16.1<br>16.2<br>16.3<br>16.4<br>17                           | Test information16Test circuits16Package outline18Handling information19Soldering of SMD packages19Introduction to soldering19Wave and reflow soldering19Wave soldering19Reflow soldering20Appendix: ISO 11898-2:2016 parametercross-reference list22                                                         |
| 13.1<br>14<br>15<br>16<br>16.1<br>16.2<br>16.3<br>16.4<br>17<br>18               | Test information16Test circuits16Package outline18Handling information19Soldering of SMD packages19Introduction to soldering19Wave and reflow soldering19Wave soldering19Reflow soldering20Appendix: ISO 11898-2:2016 parameter22Revision history24                                                           |
| 13.1<br>14<br>15<br>16<br>16.1<br>16.2<br>16.3<br>16.4<br>17<br>18<br>19         | Test information16Test circuits16Package outline18Handling information19Soldering of SMD packages19Introduction to soldering19Wave and reflow soldering19Wave soldering19Reflow soldering20Appendix: ISO 11898-2:2016 parameter22Revision history24Legal information25                                        |
| 13.1<br>14<br>15<br>16<br>16.1<br>16.2<br>16.3<br>16.4<br>17<br>18<br>19<br>19.1 | Test information16Test circuits16Package outline18Handling information19Soldering of SMD packages19Introduction to soldering19Wave and reflow soldering19Wave soldering19Reflow soldering20Appendix: ISO 11898-2:2016 parametercross-reference list22Revision history24Legal information25Data sheet status25 |
| 13.1<br>14<br>15<br>16<br>16.1<br>16.2<br>16.3<br>16.4<br>17<br>18<br>19         | Test information16Test circuits16Package outline18Handling information19Soldering of SMD packages19Introduction to soldering19Wave and reflow soldering19Wave soldering19Reflow soldering20Appendix: ISO 11898-2:2016 parameter22Revision history24Legal information25                                        |

| 19.4 | Trademarks          | 26 |
|------|---------------------|----|
| 20   | Contact information | 26 |
| 21   | Contents            | 27 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP Semiconductors N.V. 2016.

#### 2016. All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 20 May 2016 Document identifier: TJF1052I

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

NXP:

<u>TJF1052IT/5Y</u> <u>TJF1052IT/1Y</u> <u>TJF1052IT/2Y</u>