

# **Enpirion® Power Datasheet**

EN5365QI 6A PowerSoC

Voltage Mode Synchronous Buck PWM DC-DC Converter with Integrated Inductor 3-Pin VID Output Voltage Select

## **Description**

This Altera Enpirion solution is a Power System on a Chip (PowerSoC). It is specifically designed to meet the precise voltage and fast transient requirements of present and future highperformance, low-power processor, DSP, FPGA, memory boards system and applications in a distributed power architecture. Advanced circuit techniques, ultra high switching and very advanced, high-density, frequency, integrated circuit and proprietary inductor technology deliver high-quality, ultra compact, non-isolated DC-DC conversion. Operating this converter requires as few as three external components that include small value input and output ceramic capacitors and a soft-start capacitor.

The Altera Enpirion integrated inductor solution significantly helps in low noise system design and productivity by offering greatly simplified board design, layout and manufacturing requirements.

All Altera Enpirion products are RoHS compliant and lead-free manufacturing environment compatible.

# **Typical Application Circuit**



Figure 1. Simple Schematic

### **Features**

- Integrated INDUCTOR, MOSFETS, Controller
- Footprint 1/3<sup>rd</sup> that of competing solutions.
- Low Part Count: only 3 MLCC Capacitors.
- Up to 20W continuous output power.
- Low output impedance optimized for ≤ 90 nm
- Master/slave configuration for paralleling.
- 5MHz operating frequency.
- High efficiency, up to 93%.
- Wide input voltage range of 2.375V to 5.5V.
- 3-pin VID output voltage select to choose one of 7 pre-programmed Output Voltages.
- Output enable pin and Power OK signal.
- Programmable soft-start time.
- Optimized for low noise/EMI design.
- Thermal shutdown, over current, short circuit, over-voltage and under-voltage protection.
- RoHS compliant, MSL level 3, 260C reflow.

### **Applications**

- Point of load regulation for low-power processors, network processors, DSPs, FPGAs, and ASICs
- ≤ 90 nm advanced process loads
- Notebook computers, servers, workstations
- Broadband, networking, LAN/WAN, optical
- Low voltage, distributed power architectures with 2.5V, 3.3V or 5V rails
- DSL, STB, DVR, DTV, Industrial PC
- Ripple sensitive applications

### Ordering Information

| Part Number  | Temp Rating<br>(°C) | Package        |
|--------------|---------------------|----------------|
| EN5365QI     | -40 to +85          | 58-pin QFN T&R |
| EVB-EN5365QI | QFN Evalua          | ation Board    |

## Pin Configuration

Below is a top view diagram of the EN5365Q package.

NOTE: NC pins are not to be electrically connected to each other or to any external signal, ground, or voltage. However, they must be soldered to the PCB. Failure to follow this guideline may result in part malfunction or damage.



Figure 2. Pin Diagram, top view.

Rev G

# Pin Descriptions

| to each other or to<br>ns may be connected |
|--------------------------------------------|
|                                            |
| ,                                          |
|                                            |
| nmon drain output of                       |
| nnected to any                             |
| ered to the PCB.                           |
| lamage.                                    |
| I to each other or to                      |
| ns may be connected                        |
| anta DOND. Dafanta                         |
| or to PGND. Refer to                       |
| aman drain autout af                       |
| nmon drain output of onnected to any       |
| ered to the PCB.                           |
| lamage.                                    |
| to each other or to                        |
| ns may be connected                        |
| is may be connected                        |
| requirements.                              |
| with input capacitor to                    |
|                                            |
| to each other or to                        |
| ns may be connected                        |
|                                            |
| purposes only. Place                       |
| over current trip point                    |
|                                            |
|                                            |
|                                            |
|                                            |
| to each other or to                        |
| ns may be connected                        |
| 11                                         |
| ll-up                                      |
| ll-up                                      |
| II-up<br>lication. POK is a                |
| Size pull-up resistor                      |
| Size pull-up resistor                      |
| downstream from the                        |
|                                            |
| his pin and AGND.                          |
|                                            |
| ontrol loop.                               |
| control loop.                              |
| of the control loop.                       |
|                                            |

| PIN   | NAME   | FUNCTION                                                                                                                                                                                                                                                                                                                                                           |
|-------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 52    | ENABLE | Input Enable. Applying a logic high, enables the output and initiates a soft-start.  Applying a logic low disables the output.                                                                                                                                                                                                                                     |
| 53    | PWM    | PWM input/output. Used for optional master/slave configuration. When M/S pin is asserted "low", PWM will output the gate-drive PWM waveform. When the M/S pin is asserted "high", the PWM pin is configured as an input for PWM signal from the "master" device. PWM pin can drive up to 3 slave devices.  NOTE: Leave this pin open when not using parallel mode. |
| 54    | NC     | NO CONNECT: These pins should not be electrically connected to each other or to any external signal, voltage, or ground. One or more of these pins may be connected internally.                                                                                                                                                                                    |
| 55    | M/S    | Optional Master/Slave select pin. Asserting pin "low" places device in Master Mode for current sharing. PWM pin (53) will output PWM drive signal. Asserting pin "high" will place the device in Slave Mode. PWM pin (53) will be configured to input (receive) PWM drive signal from "Master" device.  NOTE: Leave this pin open when not using parallel mode.    |
| 56-58 | NC     | NO CONNECT: These pins should not be electrically connected to each other or to any external signal, voltage, or ground. One or more of these pins may be connected internally.                                                                                                                                                                                    |

# **Block Diagram**



Figure 3. System block diagram.

# **Absolute Maximum Ratings**

CAUTION: Absolute Maximum ratings are stress ratings only. Functional operation beyond recommended operating conditions is not implied. Stress beyond absolute maximum ratings may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

| PARAMETER                                                                                 | SYMBOL    | MIN  | MAX            | UNITS |
|-------------------------------------------------------------------------------------------|-----------|------|----------------|-------|
| Input Supply Voltage                                                                      | $V_{IN}$  | -0.5 | 7.0            | V     |
| Voltages on: ENABLE, V <sub>SENSE</sub> , V <sub>S2</sub> -V <sub>S0</sub> , M/S (Note 1) |           | -0.5 | $V_{IN}$       | V     |
| Voltages on: EAIN, EAOUT, COMP                                                            |           | -0.5 | 2.5            | V     |
| Voltages on: SS, PWM                                                                      |           | -0.5 | 3.0            | V     |
| Voltages on: POK                                                                          |           | -0.5 | $V_{IN} + 0.3$ | V     |
| Storage Temperature Range                                                                 | $T_{STG}$ | -65  | 150            | °C    |
| Reflow Temp, 10 Sec, MSL3 JEDEC J-STD-020A                                                |           |      | 260            | °C    |
| ESD Rating (based on Human Body Model)                                                    |           |      | 2000           | V     |

#### NOTES:

# **Recommended Operating Conditions**

| PARAMETER                      | SYMBOL         | MIN   | MAX  | UNITS |
|--------------------------------|----------------|-------|------|-------|
| Input Voltage Range            | $V_{IN}$       | 2.375 | 5.5  | V     |
| Output Voltage Range           | $V_{OUT}$      | 0.75  | 3.3  | V     |
| Operating Ambient Temperature  | T <sub>A</sub> | -40   | +85  | °C    |
| Operating Junction Temperature | TJ             | -40   | +125 | °C    |

# Thermal Characteristics

| PARAMETER                                                | SYMBOL           | TYP  | UNITS |
|----------------------------------------------------------|------------------|------|-------|
| Thermal Resistance: Junction to Ambient (0 LFM) (Note 2) | $\theta_{JA}$    | 20   | °C/W  |
| Thermal Resistance: Junction to Case (0 LFM)             | $\theta_{ m JC}$ | 1.5  | °C/W  |
| Thermal Overload Trip Point                              | $T_{J-TP}$       | +150 | °C    |
| Thermal Overload Trip Point Hysteresis                   |                  | 20   | °C    |

#### NOTES:

2. Based on a four-layer board and proper thermal design in line with JEDEC EIJ/JESD 51 Standards.

<sup>1.</sup> VS0, VS1 and VS2 pins have an internal pull-up resistor, only ground potentials should be placed on them as required.

# **Electrical Characteristics**

NOTE:  $V_{IN}$ =5.5V over operating temperature range unless otherwise noted. Typical values are at  $T_A$  = 25°C.

| PARAMETER                         | SYMBOL                    | TEST CONDITIONS                                                                                                                                                             | MIN          | TYP        | MAX          | UNITS |  |
|-----------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------|--------------|-------|--|
| Input Voltage                     | $V_{IN}$                  |                                                                                                                                                                             | 2.375        |            | 5.5          | V     |  |
| Output Regulation                 |                           |                                                                                                                                                                             |              |            |              |       |  |
| Initial Accuracy                  | V <sub>out</sub>          | $2.375V \le V_{IN} \le 5.5V$ ,<br>$I_{LOAD} = 1A$ ; $T_A = 25^{\circ}C$<br>VID Output Voltage Setting (V):<br>1.2, 1.25, 1.5, 1.8, 2.5, 3.3<br>0.8                          | -2.0<br>-3.0 |            | +2.0<br>+3.0 | %     |  |
| Variation due to all causes       | $V_{out}$                 | $2.375V \le V_{IN} \le 5.5V$ ,<br>$0A \le I_{LOAD} \le 6A$<br>$-40^{\circ}C \le T_{A} \le +85^{\circ}C$<br>VID Output Voltage Setting (V):<br>1.2, 1.25, 1.5, 1.8, 2.5, 3.3 | -3.0         |            | +3.0         | %     |  |
|                                   |                           | $2.375V \le V_{IN} \le 5.5V$ ,<br>$0A \le I_{LOAD} \le 6A$<br>$-40^{\circ}C \le T_{A} \le +85^{\circ}C$<br>VID Output Voltage Setting (V): 0.8                              | -4.0         |            | +4.0         | %     |  |
| Transient Respons                 | se (I <sub>OUT</sub> = 0% | to 100% or 100% to 0% of Rated Load                                                                                                                                         | )            |            |              |       |  |
| Peak Deviation                    | $\Delta V_{OUT}$          | $V_{IN} = 5V$ , 1.2V < $V_{OUT}$ < 3.3V, $C_{OUT} = 50\mu F$                                                                                                                |              | 3          |              | %     |  |
| Under Voltage Loci                | cout                      |                                                                                                                                                                             |              |            |              |       |  |
| Under Voltage Lock out threshold  | $V_{\text{UVLO}}$         | V <sub>IN</sub> Increasing<br>V <sub>IN</sub> Decreasing                                                                                                                    |              | 2.2<br>2.1 |              | V     |  |
| Switching Frequen                 | су                        |                                                                                                                                                                             |              |            |              |       |  |
| Switching<br>Frequency            | F <sub>SWITCH</sub>       |                                                                                                                                                                             |              | 5          |              | MHz   |  |
| Load Characteristic               | CS                        |                                                                                                                                                                             |              |            |              |       |  |
| Maximum Continuous Output Current | l <sub>оит</sub>          | (Note 3)                                                                                                                                                                    | 6            |            |              | А     |  |
| Current Limit<br>Threshold        | I <sub>OCP_TH</sub>       |                                                                                                                                                                             |              | 9          |              | А     |  |
| Supply Current                    |                           |                                                                                                                                                                             |              |            |              |       |  |
| Shut-Down Supply<br>Current       | I <sub>S</sub>            | ENABLE=0V                                                                                                                                                                   |              | 50         |              | μА    |  |
| Enable Operation                  |                           |                                                                                                                                                                             |              |            |              |       |  |
| Disable Threshold                 | V <sub>DISABLE</sub>      | Max voltage to ensure the converter is disabled                                                                                                                             |              |            | 0.8          | V     |  |
| Enable Threshold                  | $V_{ENABLE}$              | $2.375V \le V_{IN} \le 5.5V$                                                                                                                                                | 1.8          |            |              | V     |  |
| Enable Pin Current                | I <sub>EN</sub>           | $V_{IN} = 5.5V$                                                                                                                                                             |              | 50         |              | μΑ    |  |

| PARAMETER                                    | SYMBOL            | TEST CONDITIONS                                                                                                               | MIN | TYP          | MAX             | UNITS |
|----------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------|-----|--------------|-----------------|-------|
| Voltage Select Oper                          | ation             |                                                                                                                               |     |              |                 |       |
| Logic Low<br>Threshold                       | $V_{SX-Low}$      | Threshold voltage for Logic Low                                                                                               |     |              | 0.8             | V     |
| Logic High<br>Threshold V <sub>SX-High</sub> |                   | Threshold voltage for Logic High (internally pulled high; can be left floating to achieve logic high)                         | 1.8 |              | V <sub>IN</sub> | V     |
| V <sub>Sx</sub> Pin Current                  | I <sub>VSX</sub>  | $VIN = 5.5V$ $V_{Sx} = GND$ $V_{Sx} = V_{IN}$ $V_{Sx} = Open$                                                                 |     | 50<br>0<br>0 |                 | μΑ    |
| Power OK Operation                           | າ (Open Drai      | ,                                                                                                                             |     |              |                 |       |
| POK threshold High                           |                   | Percentage of V <sub>OUT</sub> Nominal                                                                                        |     | 120          |                 | %     |
| POK threshold low                            |                   | Percentage of V <sub>OUT</sub> Nominal                                                                                        |     | 90           |                 | %     |
| POK Low Voltage                              |                   | I <sub>POK</sub> = 4 mA (Max sink Current)                                                                                    |     |              | 0.4             | V     |
| POK High Voltage                             |                   |                                                                                                                               |     |              | $V_{IN}$        | %     |
| Output Rise Time                             |                   |                                                                                                                               |     |              |                 |       |
| V <sub>OUT</sub> Rise Time<br>Accuracy       | $\DeltaT_{RISE}$  | $T_{RISE} = C_{ss}^* 75K\Omega;$<br>10nF ≤ $C_{ss}$ ≤30nF<br>(Note 4)                                                         | -25 |              | +25             | %     |
| Parallel Operation                           |                   |                                                                                                                               |     |              |                 |       |
| Current Balance                              | Δl <sub>OUT</sub> | With 2 – 4 converters in parallel, the difference between any 2 parts. $\Delta V_{IN} < 50$ mV; $R_{TRACE} < 10$ m $\Omega$ . |     | +/-10        |                 | %     |

### NOTES:

- Maximum output current may need to be de-rated, based on operating condition, to meet T<sub>J</sub> requirements.
   Parameter not production tested but is guaranteed by design. Rise time begins when AVIN > V<sub>UVLO</sub> and Enable=HIGH.

# Typical Performance Characteristics





Efficiency vs. Load,  $V_{IN} = 3.3V$ .; Load = 0-6A.



Efficiency vs. Load, V<sub>IN</sub> = 5.0V.; Load = 0-6A.



Ripple Voltage,  $5.0V_{\text{IN}}/1.2V_{\text{OUT}},\ l_{\text{OUT}}{=}6A,\ C_{\text{OUT}}=3x22uF.$ 



Ripple Voltage,  $3.3V_{IN}/1.2V_{OUT}$ ,  $I_{OUT}=6A$ ,  $C_{OUT}=3x22uF$ .



Transient Response  $5.5V_{\rm IN}/1.2V_{\rm OUT},~0\text{-}6A,~10A/uS.$   $C_{\rm OUT}=50 {\rm uF}$ 

Transient Response  $5.5V_{\text{IN}}/3.3V_{\text{OUT}},\,0\text{-}6A,\,10\text{A}/\text{uS}.$   $C_{\text{OUT}}=50\text{uF}$ 



Start up waveforms  $V_{IN}$ =5.0V,  $V_{OUT}$ =1.2V,  $C_{SS}$ =15nF, Ch 1 =  $V_{OUT}$ , Ch 3 = ENABLE, Ch 4 = POK.



Start up waveforms  $V_{IN}$ =5.0V,  $V_{OUT}$ =3.3V,  $C_{SS}$ =15nF, Ch 1 =  $V_{OUT}$ , Ch 3 = ENABLE, Ch 4 = POK.

## **Theory of Operation**

### **Synchronous Buck Converter**

The EN5365QI synchronous, pin programmable power supply with integrated MOSFET switches and integrated inductor. The nominal input voltage range is 2.375-5.5V. The output can be set to common pre-set voltages by connecting appropriate combinations of 3 voltage selection pins to ground. The feedback control loop is a type III voltage-mode and the part uses a low-noise PWM topology. Up to 6A of output current can be drawn from this converter. The 5MHz operating frequency enables the use of small-size output capacitors.

The power supply has the following protection features:

- Programmable over-current protection (to protect the IC from excessive load current)
- Thermal shutdown with hysteresis.
- Over-voltage protection
- Under-voltage lockout circuit to disable the converter output when the input voltage is less than approximately 2.2V

Additional features include:

- Soft-start circuit, limiting the in-rush current when the converter is powered up.
- Power good circuit indicating whether the output voltage is within 90%-120% of the programmed voltage.

### **Output Voltage Programming**

The EN5365QI output voltage is programmed using a 3-pin voltage-ID or VID selector. Three binary VID pins allow the user to choose one of seven pre-set voltages. Refer to table 1 for the proper VID pin settings to program  $V_{\text{OUT}}$ .

The voltage select pins, VS0, VS1, and VS2, are pulled-up internally and so will default to a logic high, or "1", if left "open". Connecting the voltage select pin to ground will result in a logic "0". For a

device capable of external output voltage adjustment, refer to the EN5366QI datasheet.

Table 1: Output Voltage Select Table

| VS2* | VS2* VS1* |   | Output Voltage |
|------|-----------|---|----------------|
| 0    | 0         | 0 | 3.3V           |
| 0    | 0         | 1 | 2.5V           |
| 0    | 1         | 0 | 1.8V           |
| 0    | 1         | 1 | 1.5V           |
| 1    | 0         | 0 | 1.25V          |
| 1    | 0         | 1 | 1.2V           |
| 1    | 1         | 0 | 0.8V           |
| 1    | 1         | 1 | Reserved       |

### **Input Capacitor Selection**

The EN5365QI requires about 40-50uF of input capacitance. Low ESR ceramic capacitors are required with X5R or X7R dielectric formulation. Y5V or equivalent dielectric formulations must not be used as they lose capacitance with frequency, temperature and bias voltage.

In some applications, lower value ceramic capacitors maybe needed in parallel with the larger capacitors in order to provide high frequency decoupling.

Table 2. Recommended input capacitors.

| Description            | n     | MFG         | P/N                |
|------------------------|-------|-------------|--------------------|
| 22uF, 10V<br>X5R, 1206 |       | Murata      | GRM31CR61A226ME19L |
| (2 capacitorsne        |       | Taiyo Yuden | LMK316BJ226ML-T    |
| 47uF, 10V<br>X5R, 1210 |       | Murata      | GRM32ER61A476KE20L |
| (1 capacitor nee       | eded) | Taiyo Yuden | LMK325BJ476MM-T    |

### **Output Capacitor Selection**

The EN5365QI has been optimized for use with approximately 50µF of output capacitance. Low ESR ceramic capacitors are required with X5R or X7R dielectric formulation. Y5V or equivalent dielectric formulations must not be used as these lose capacitance with frequency, temperature and bias voltage.

Table 3. Recommended output capacitors.

| Description                                    | MFG         | P/N                |
|------------------------------------------------|-------------|--------------------|
| 22uF, 6.3V, 10%                                | Murata      | GRM31CR60J226KE19L |
| X5R, 1206<br>(3 capacitors needed)             | Taiyo Yuden | JMK316BJ226KL-T    |
| 47uF, 10V, 10%<br>X5R, 1210<br>47uF, 6.3V, 10% | Murata      | GRM32ER61A476KE20L |
| X5R, 1210<br>(1 capacitor needed)              | AVX         | 12106D476KAT2      |

Output ripple voltage is primarily determined by the aggregate output capacitor impedance. At the 5MHz switching frequency output impedance, denoted as Z, is comprised mainly of effective series resistance, ESR, and effective series inductance, ESL:

$$Z = ESR + ESL$$
.

Placing output capacitors in parallel reduces the impedance and will hence result in lower ripple voltage.

$$\frac{1}{Z_{Total}} = \frac{1}{Z_1} + \frac{1}{Z_2} + \dots + \frac{1}{Z_n}$$

Typical ripple versus capacitor arrangement is given below:

| Output Capacitor<br>Configuration | Typical Output Ripple (mVp-p)<br>(as measured on EN5365QI<br>Evaluation Board) |
|-----------------------------------|--------------------------------------------------------------------------------|
| 1 x 47uF                          | 30                                                                             |
| 3 x 22 uF                         | 15                                                                             |

### Compensation

The EN5365 is internally compensated through the use of a type 3 compensation network and is optimized for use with about 50µF of output capacitance and will provide excellent loop bandwidth and transient performance for most applications. Voltage mode operation provides high noise immunity at light load. Further, Voltage mode control provides superior impedance matching to sub 90nm loads.

In some cases modifications to the compensation

may be required. The EN5365QI provides the capability to modify the control loop to allow for customization for a given application. For more information, contact Altera Power Applications support.

#### **Enable Operation**

The ENABLE pin provides a means to shut down the device, or enable normal operation. A logic low will disable the converter and cause it to shut down. A logic high will enable the converter into normal operation. When the ENABLE pin is asserted high, the device will undergo a normal soft start.

#### **Soft-Start Operation**

The SS pin in conjunction with a small capacitor between this pin and AGND provides the soft start function to limit the in-rush current during start-up. During start-up of the converter the reference voltage to the error amplifier is gradually increased to its final level by an internal current source of typically 10uA charging the soft start capacitor. The typical soft-start time for the output to reach regulation voltage, from when AVIN >  $V_{UVLO}$  and Enable crosses its logic high threshold, is given by:

$$T_{SS} = C_{SS} * 75K\Omega$$
 (seconds)

Where the soft-start time  $T_{SS}$  is in seconds and the soft-start capacitance  $C_{SS}$  is in Farads. Typically, a capacitor of around 15 nF is recommended.

During the soft-start cycle, when the soft-start capacitor reaches 0.75V, the output has reached its programmed regulation range. Note that the soft-start current source will continue to operate, and during normal operation, the soft-start capacitor will charge up to a final value of 2.5V.

#### Power-Up/Down Sequencing

During power-up, ENABLE should not be asserted before PVIN, and PVIN should not be asserted before AVIN. The PVIN should never be powered when AVIN is off. During power down, the AVIN should not be powered down before the PVIN. Tying PVIN and AVIN or all three pins (AVIN, PVIN, ENABLE) together during power up or power down meets these requirements.

#### **Pre-Bias Start-up**

The EN5365QI does not support startup into a pre-biased condition. Be sure the output capacitors are not charged or the output of the EN5365QI is not pre-biased when the EN5365QI is first enabled.

#### **POK Operation**

The POK signal is an open drain signal from the converter indicating the output voltage is within the specified range. The POK signal will be a logic high when the output voltage is within 90% - 120% of the programmed output voltage. If the output voltage goes outside of this range, the POK signal will be a logic low until the output voltage has returned to within this range. In the event of an over-voltage condition the POK signal will go low and will remain in this condition until the output voltage has dropped to 95% of the programmed output voltage before returning to the high state.

The internal POK FET is designed to tolerate up to 4mA. The pull-up resistor value should be chosen to limit the current from exceeding this value when POK is logic low.

#### **Over-Current Protection**

The current limit function is achieved by sensing the current flowing through a sense P-MOSFET. When the sensed current exceeds the current limit, both NFET and PFET switches are turned off. If the over-current condition is removed, the over-current protection circuit will re-enable the

PWM operation. If the over-current condition persists, the circuit will continue to protect the load.

The OCP trip point is nominally set to 150% of maximum rated load. For diagnostic purposes, it is possible to increase the OCP trip point to approximately 200% of the maximum rated load by connecting a  $10k\Omega$  resistor between the ROCP pin (pin 38) and AGND (pin 39). This is intended for troubleshooting purposes only and the specification is not guaranteed.

#### **Over-Voltage Protection**

When the output voltage exceeds 120% of the programmed output voltage, the PWM operation stops, the lower N-MOSFET is turned on and the POK signal goes low. When the output voltage drops below 95% of the programmed output voltage, normal PWM operation resumes and POK returns to its high state.

#### **Thermal Overload Protection**

Thermal shutdown will disable operation when the Junction temperature exceeds approximately 150°C. Once the junction temperature drops by approx 20°C, the converter will re-start with a normal soft-start.

#### Input Under-Voltage Lock-Out

Circuitry is provided to ensure that when the input voltage is below the required voltage level  $(V_{\text{UVLO}})$  for normal operation, the converter will not start-up. Circuits for hysteresis and input deglitch are included to ensure high noise immunity and to prevent false tripping.

### **Parallel Device Operation**

The EN5365QI is capable of paralleling up to a total of four converters to provide up to 24A of continuous current. Please consult Paralleling Circuit Design with EN5365/66 for more details and recommendations.

Rev G

03816 October 11, 2013

# **Layout Recommendations**



Figure 5. Layout of power and ground copper.

**Recommendation 1:** Input and output filter capacitors should be placed as close to the EN5365QI package as possible to reduce EMI from input and output loop currents. This reduces the physical area of the Input and Output AC current loops.

**Recommendation 2**: Place a slit in the input/output capacitor ground copper starting just below the common connection point of the device GND pins as shown in figures 5 and 6.

**Recommendation 3**: The large thermal pad underneath the component must be connected to the system ground plane through as many vias as possible. The drill diameter of the vias should be less than 0.33mm, and the vias must have at least 1 oz. copper plating on the inside wall, making the finished hole size around 0.26mm. This connection provides the path for heat dissipation from the converter. Please see figures 6, 7, and 8.

**Recommendation 4**: Multiple small vias should be used to connect ground terminal of the input capacitor and output capacitors to the system ground plane as shown in figure 6.



Figure 6. Use of thermal & noise suppression vias.

These vias can be the same size as the thermal vias discussed in recommendation 3.

**Recommendation 5:** The system ground plane referred to in recommendations 3 and 4 should be the first layer immediately below the surface layer. This ground plane should be continuous and un-interrupted below the converter and the input/output capacitors shown in figure 6.

**Recommendation 6**: As with any switch-mode DC/DC converter, do not run sensitive signal or control lines underneath the converter package.

Please refer to the Gerber files and summarized layout notes available at <a href="https://www.altera.com/enpirion">www.altera.com/enpirion</a> for more layout details.

**NOTE**: Figures 5 and 6 show only the critical components and traces for a minimum footprint layout. ENABLE, Vout-programming, and other small signal pins need to be connected and routed according to the specific application.

# Design Considerations for Lead-Frame Based Modules

#### **Exposed Metal on Bottom Of Package**

Lead frame offers many advantages in thermal performance, in reduced electrical lead resistance, , and in overall foot print. However, they do require some special considerations.

In the assembly process lead frame construction requires that, for mechanical support, some of the lead-frame cantilevers be exposed at the point where wire-bond or internal passives are attached. This results in several small pads being exposed on the bottom of the package.

Only the large thermal pad and the perimeter pads are to be mechanically or electrically connected to the PC board. The PCB top layer under the EN5365QI should be clear of any metal except for the large thermal pad. The "grayed-out" area in Figure 7 represents the area that should be clear of any metal (traces, vias, or planes), on the top layer of the PCB.

Figure 8 demonstrates the recommended PCB footprint for the EN5365QI. Figure 9 shows the shape and location of the exposed metal pads as well as the mechanical dimension of the large thermal pad and the pins.



Figure 7. Lead-Frame exposed metal. Grey area highlights exposed metal that is not to be mechanically or electrically connected to the PCB.

# **Recommended PCB Footprint**



Figure 8: EN5365QI PCB Footprint (Top View)

The solder stencil aperture for the thermal pad is shown in blue and is based on Enpirion power product manufacturing specifications.

# **Package Dimensions**



Figure 9. Package dimensions.

## **Contact Information**

Altera Corporation 101 Innovation Drive San Jose, CA 95134 Phone: 408-544-7000

www.altera.com

© 2013 Altera Corporation—Confidential. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders

for products or services.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Intel:

EN5365QI