

SCDS317-MARCH 2011

# 5V, 5-BITS VIDEO EXCHANGE SWITCH FOR DUAL VGA SOURCE TO SINK -2V UNDERSHOOT PROTECTION WITH LOW ON-STATE RESISTANCE

Check for Samples: TS5V522C

### FEATURES

- Bidirectional Data Flow, With Near-Zero
  Propagation Delay
- High Bandwidth, 380MHZ (typ) RGB Switching
- Low ON-State Resistance (ron) Characteristics (ron =3  $\Omega$  Typical)
- Low Input/Output Capacitance Minimizes Loading and Signal Distortion (CIO(OFF) = 8pF Typical)
- Undershoot Clamp Diodes on Data and Control Inputs.
- Low Power Consumption (Icc = 3uA Max.)
- Vcc Operation Range from 4V to 5.5V
- Data I/Os Support 0 to 5-V Signaling Levels (0.8V, 1.2V, 1.5V, 1.8V, 2.5V, 3.3V, 4V)
- Allow to pull up resistor up to 5V on the I/O
- I<sub>off</sub> Supports Live Insertion, Partial Power Down Mode, and Back Drive Protection
- Latch-Up Performance Exceeds 100Ma Per JESD 78, Class II.
- ESD Performance Tested Per JESD 22
  - 2000-V Human-Body Model (A114-B, Class II)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

## DESCRIPTION

The TS5V522C is high bandwidth analog switches offering a 2:2 dual-graphics crossover solution for VGA signal switching. The device is designed for switching between 2 VGA sources to either of the two destinations within a laptop computer. The TS5V522C integrates 5 very high-frequency 380Mhz (typ) SPDT switches for RGB signals, 2 pairs of level-translating buffer for the HSYNC and VSYNC lines, and integrated ESD protection. The 5 crossover switches can be controlled by either 5V or 3.3V TTL control signals.

The TS5V522C would bypass the VGA analog signal to destination with less distortions. DDC Channel (SCA, SCL) may require to +5Vopen drain level at the VGA connector and it may require a pull up resistor on the destination side. Active undershoot-protection circuitry on the data ports of the TS5V522C provide protection for undershoots up to -2V by sensing an undershoot event and ensuring that the switch remains in the proper off state.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to V<sub>CC</sub> through a pull up resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

## APPLICATIONS

- Digital and Analog Signal Interface
- Audio and Video Signal Interface
- High Speed Signal Bus Exchange
- Bus Isolation, Interleaving
- Notebook Computer Graphics Control

| OE [  | 1  | U | 24 | þ | V <sub>CC</sub> |
|-------|----|---|----|---|-----------------|
| AR [  | 2  |   | 23 |   | BSCL            |
| 1R [  | 3  |   | 22 |   | 2SCL            |
| 2R [  | 4  |   | 21 |   | 1SCL            |
| BR [  | 5  |   | 20 |   | ASCL            |
| AG [  | 6  |   | 19 |   | BSCA            |
| 1G [  | 7  |   | 18 |   | 2SCA            |
| 2G [  | 8  |   | 17 |   | 1SCA            |
| BG [  | 9  |   | 16 |   | ASCA            |
| AB [  | 10 |   | 15 |   | BB              |
| 1B [  | 11 |   | 14 |   | 2B              |
| GND [ | 12 |   | 13 |   | SEL             |
|       |    |   |    |   |                 |

## TS5V522C

SCDS317 - MARCH 2011

TEXAS INSTRUMENTS

www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION**<sup>(1)</sup>

| T <sub>A</sub> | PACKAGE <sup>(2)</sup> |               | T <sub>A</sub> PACKAGE <sup>(2)</sup> |          | ORDERABLE PART<br>NUMBER | TOP-SIDE MARKING |
|----------------|------------------------|---------------|---------------------------------------|----------|--------------------------|------------------|
| 40°C to 95°C   | SSOP (QSOP) – DBQ      | Tape and Reel | TS5V522CDBQR                          | TS5V522C |                          |                  |
| –40°C to 85°C  | TSSOP – PW             | Tape and Reel | TS5V522CPWR                           | TE522C   |                          |                  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

#### Table 1. FUNCTION TABLE

| CON | TROL | INPUT/O | UTPUTS | FUNCTIONS                              |          |  |
|-----|------|---------|--------|----------------------------------------|----------|--|
| OE  | SEL  | 1 X     | 2 X    | FUNCTION                               | 5        |  |
| L   | L    | A X     | ВΧ     | 1X port = AX port<br>2x port = BX port | <b>,</b> |  |
| L   | Н    | ВΧ      | AX     | 1X port = BX port<br>2x port = AX port |          |  |
| Н   | Х    | Z       | Z      | Disconnect                             | 1        |  |

#### **Table 2. PIN DESCRIPTION**

| PIN NAME   | DESCRIPTION       |
|------------|-------------------|
| xR, xG, xB | Analog Video I/Os |
| xSCL, xSCA | Analog sync I/Os  |
| OE         | Enable pin        |
| EN         | Input select      |

Texas Instruments

| PARAMETER | DEFINITIONS |
|-----------|-------------|
|-----------|-------------|

| PARAMETER         | DESCRIPTION                                                                                                                                                                                                                                                   |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| r <sub>ON</sub>   | Resistance between the input and output ports with the switch in the ON-state                                                                                                                                                                                 |
| I <sub>OZ</sub>   | Output leakage current measured at the D and S ports with the switch in the OFF-state                                                                                                                                                                         |
| I <sub>OS</sub>   | Short circuit current measured at the I/O pins.                                                                                                                                                                                                               |
| V <sub>IN</sub>   | Voltage at the IN pin                                                                                                                                                                                                                                         |
| V <sub>EN</sub>   | Voltage at the EN pin                                                                                                                                                                                                                                         |
| C <sub>IN</sub>   | Capacitance at the control inputs (EN, IN)                                                                                                                                                                                                                    |
| C <sub>OFF</sub>  | Capacitance at the analog I/O port when the switch is OFF                                                                                                                                                                                                     |
| C <sub>ON</sub>   | Capacitance at the analog I/O port when the switch is ON                                                                                                                                                                                                      |
| V <sub>IH</sub>   | Minimum input voltage for logic high for the control inputs (EN, IN)                                                                                                                                                                                          |
| V <sub>IL</sub>   | Minimum input voltage for logic low for the control inputs (EN, IN)                                                                                                                                                                                           |
| V <sub>H</sub>    | Hysteresis voltage at the control inputs (EN, IN)                                                                                                                                                                                                             |
| V <sub>IK</sub>   | I/O and control inputs diode clamp voltage (EN, IN)                                                                                                                                                                                                           |
| VI                | Voltage applied to the I/O pins when I/O is the switch input.                                                                                                                                                                                                 |
| Vo                | Voltage applied to the I/O pins when I/O is the switch output.                                                                                                                                                                                                |
| I <sub>IH</sub>   | Input high leakage current of the control inputs (EN, IN)                                                                                                                                                                                                     |
| IIL               | Input low leakage current of the control inputs (EN, IN)                                                                                                                                                                                                      |
| l <sub>l</sub>    | Current into the I/O pins when I/O is the switch input.                                                                                                                                                                                                       |
| Ι <sub>Ο</sub>    | Current into the I/O pins when I/O is the switch output.                                                                                                                                                                                                      |
| l <sub>off</sub>  | Output leakage current measured at the I/O ports with $V_{CC} = 0$                                                                                                                                                                                            |
| t <sub>ON</sub>   | Propagation delay measured between 50% of the digital input to 90% of the analog output when switch is turned ON.                                                                                                                                             |
| t <sub>OFF</sub>  | Propagation delay measured between 50% of the digital input to 90% of the analog output when switch is turned OFF.                                                                                                                                            |
| BW                | Frequency response of the switch in the ON-state measured at -3 dB                                                                                                                                                                                            |
| X <sub>TALK</sub> | Unwanted signal coupled from channel to channel. Measured in –dB. $X_{TALK} = 20 \text{ LOG } V_{OUT}/V_{IN}$ . This is a non-adjacent crosstalk.                                                                                                             |
| O <sub>IRR</sub>  | Off-isolation is the resistance (measured in –dB) between the input and output with the switch OFF.                                                                                                                                                           |
| D <sub>G</sub>    | Magnitude variation between analog input and output pins when the switch is ON and the DC offset of composite video signal varies at the analog input pin. In NTSC standard the frequency of the video signal is 3.58 MHz and DC offset is from 0 to 0.714 V. |
| D <sub>P</sub>    | Phase variation between analog input and output pins when the switch is ON and the DC offset of composite video signal varies at the analog input pin. In NTSC standard the frequency of the video signal is 3.58 MHz and DC offset is from 0 to 0.714 V.     |
| I <sub>CC</sub>   | Static power supply current                                                                                                                                                                                                                                   |
| I <sub>CCD</sub>  | Variation of $I_{CC}$ for a change in frequency in the control inputs ( $\overline{EN}$ , IN)                                                                                                                                                                 |
| $\Delta I_{CC}$   | This is the increase in supply current for each control input that is at the specified voltage level, rather than $V_{CC}$ or GND.                                                                                                                            |









Figure 1. Typical Design Examples for Dual VGA Source Signal Exchange



Design Notes:

- DDC (SCL,SDA) is open drain I<sup>2</sup>C Bus type and need pull up resistors. N-Channel FET Switch allow to pull up desired Vcc Level not exceeding the Vcc of FET Switch
- VGA (H.Sync, V.Sync) are TTL/CMOS Type from the source of V ideo and it may required pull up to achieve as high as 5V Signal level to meet VGA Specifications too.



## **TS5V522C**

SCDS317 - MARCH 2011

www.ti.com

STRUMENTS

EXAS

### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                   |                                              |                      | MIN  | MAX  | UNIT |
|-------------------|----------------------------------------------|----------------------|------|------|------|
| V <sub>CC</sub>   | Supply voltage range                         |                      | -0.5 | 7    | V    |
| V <sub>IN</sub>   | Control input voltage range <sup>(2)(3</sup> |                      | -0.5 | 7    | V    |
| V <sub>I/O</sub>  | Output voltage range <sup>(2)(3)(4)</sup>    |                      | -0.5 | 7    | V    |
| I <sub>IK</sub>   | Control input clamp current                  | V <sub>IN</sub> < 0  |      | -50  | mA   |
| I <sub>I/OK</sub> | I/O port clamp current                       | V <sub>I/O</sub> < 0 |      | -50  | mA   |
| I <sub>I/O</sub>  | ON-state switch current <sup>(5)</sup>       |                      |      | ±128 | mA   |
|                   | Continuous current through V <sub>C</sub>    | or GND               |      | ±100 | mA   |
| T <sub>stg</sub>  | Storage temperature range                    |                      | -65  | 150  | °C   |

(1) Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "Recommended Operating Conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All input and output negative voltages are with respect to ground unless otherwise specified.

(3) The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

(4)  $V_I$  and  $V_O$  are used to denote specific conditions for  $V_{I/O}$ .

(5)  $I_{I}$  and  $I_{O}$  are used to denote specific conditions of  $I_{I/O}$ .

### THERMAL IMPEDANCE RATINGS

over operating free-air temperature range (unless otherwise noted)

|               |                                |                            |     | UNIT   |
|---------------|--------------------------------|----------------------------|-----|--------|
| •             | De che ve di even el impedence | DBQ package <sup>(1)</sup> | 90  | °C 11/ |
| $\theta_{JA}$ | Package thermal impedance      | PW package <sup>(1)</sup>  | 108 | °C/W   |

(1) The package thermal impedance is calculated in accordance with JESD 51-7.

### **RECOMMENDED OPERATING CONDITIONS**<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                     |                                           | MIN | MAX             | UNIT |
|---------------------|-------------------------------------------|-----|-----------------|------|
| V <sub>CC</sub>     | Supply voltage                            | 4   | 5.5             | V    |
| V <sub>IH</sub>     | High-level control input voltage (EN, IN) | 2   | 5.5             | V    |
| VIL                 | Low-level control input voltage (EN, IN)  | 0   | 0.8             | V    |
| V <sub>ANALOG</sub> | Analog input/output voltage               | 0   | V <sub>CC</sub> | V    |
| T <sub>A</sub>      | Operating free-air temperature            | -40 | 85              | V    |

 All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implication of slow or Floating CMOS Inputs, literature number SCBA004.



## ELECTRICAL CHARACTERISTICS<sup>(1)</sup>

over recommended operating free-air temperature range (unless otherwise noted)

| PAF              | RAMETER |                                                    | TEST CONDITION                         | IS                                            | MIN | TYP <sup>(2)</sup> | MAX  | UNIT       |
|------------------|---------|----------------------------------------------------|----------------------------------------|-----------------------------------------------|-----|--------------------|------|------------|
| V <sub>IK</sub>  | EN, IN  | $V_{CC} = 4.5 V,$                                  | I <sub>IN</sub> = -18 mA               |                                               |     |                    | -1.8 | V          |
| V <sub>H</sub>   | EN, IN  |                                                    |                                        |                                               |     |                    | 400  | mV         |
| I <sub>IH</sub>  | EN, IN  | $V_{CC} = 5.5 V,$                                  | $V_{IN}$ and $V_{EN} = V_{CC}$         |                                               |     |                    | ±1   | μA         |
| IIL              | EN, IN  | $V_{CC} = 5.5 V,$                                  | $V_{IN}$ and $V_{EN}$ = GND            |                                               |     |                    | ±1   | μA         |
| $I_{OZ}^{(3)}$   |         | V <sub>CC</sub> = 5.5 V,                           | $V_{O} = 0$ to 5.5 V,<br>$V_{I} = 0$ , | Switch OFF                                    |     |                    | ±10  | μA         |
| I <sub>OS</sub>  |         | V <sub>CC</sub> = 5.5 V,                           | $V_{O} = 0$ to 5.5 V,<br>$V_{I} = 0$ , | Switch ON                                     |     |                    | ±110 | mA         |
| I <sub>off</sub> |         | $V_{CC} = 0 V,$                                    | $V_0 = 0$ to 5.5 V,                    | V <sub>1</sub> = 0                            |     |                    | ±1   | μA         |
| I <sub>CC</sub>  |         | $V_{CC} = 5.5 V,$                                  | $I_{I/O} = 0,$                         | Switch ON or OFF                              |     |                    | 3    | μA         |
| $\Delta I_{CC}$  | ĒN, IN  | V <sub>CC</sub> = 5.5 V,                           | One input at 3.4 V,                    | Other Inputs at V <sub>CC</sub> or<br>GND     |     |                    | 2.5  | mA         |
| I <sub>CCD</sub> |         | V <sub>CC</sub> = 5.5 V,<br>V <sub>EN</sub> = GND, | I/O ports are open,                    | V <sub>IN</sub> switching 50% duty cycle      |     |                    | 0.25 | mA/MHz     |
| C <sub>in</sub>  | EN, IN  | $V_{IN}$ or $V_{EN} = 0 V$ ,                       | f = 1 MHz                              |                                               |     | 35                 |      | pF         |
| C <sub>OFF</sub> | D port  | $V_{I/O} = 3 V \text{ or } 0 V,$                   | Switch OFF,                            | $V_{IN} = V_{CC}$ or GND                      |     | 8.5                |      | ~ <b>F</b> |
|                  | S port  |                                                    | Switch ON,                             |                                               |     | 5.5                |      | pF         |
| C <sub>ON</sub>  |         | $V_{I} = 0 V,$                                     | f = 1MHz, output open,                 | Switch ON                                     |     | 16.5               |      | pF         |
| $r_{ON}^{(4)}$   |         | V <sub>CC</sub> = 4.5 V,                           | V <sub>1</sub> = 1 V,                  | $I_0 = 13 \text{ mA}, \text{ R}_L = 75\Omega$ |     | 3                  | 7    | Ω          |
|                  |         |                                                    | V <sub>I</sub> = 2 V,                  | $I_O = 26 \text{ mA}, \text{ R}_L = 75\Omega$ |     | 3                  | 10   | Ω          |
|                  |         |                                                    |                                        |                                               |     |                    |      |            |

 V<sub>I</sub>, V<sub>O</sub>, I<sub>I</sub>, and I<sub>O</sub> refer to the I.O pins.
 All typical values are at V<sub>CC</sub> = 5 V (unless otherwise noted). T<sub>A</sub> = 25°C
 For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current.
 Measured by the voltage drop between the D and S terminals at the indicated current through the switch. ON-state resistance is determined by the voltage drop between the two (C or D) terminals. determined by the lower of the voltages of the two (S or D) terminals.

### SWITCHING CHARACTERISTICS

over operating free-air temperature range (unless otherwise noted), see Figure 9

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | TYP MAX | UNIT |
|------------------|-----------------|----------------|-----|---------|------|
| t <sub>ON</sub>  | S               | D              | 1   | 6.6     | ns   |
| t <sub>OFF</sub> | S               | D              | 1   | 6.0     | ns   |

#### DYNAMIC CHARACTERISTICS

over recommended operating free-air temperature range, VCC = 5 V ±10% (unless otherwise noted)

| PARAMETER         | TEST CONDITIONS                                                       | MIN TYP <sup>(1)</sup> MAX | UNIT |
|-------------------|-----------------------------------------------------------------------|----------------------------|------|
| D <sub>G</sub>    | $R_L = 150 \ \Omega$ , f = 3.58 MHz, see Figure 10                    | 0.37                       | %    |
| D <sub>P</sub>    | $R_L = 150 \ \Omega$ , f = 3.58 MHz, see Figure 10                    | 0.0330                     | Deg  |
| B <sub>W</sub>    | $R_L = 150 \Omega$ , see Figure 11                                    | 380                        | MHz  |
| X <sub>TALK</sub> | $R_{IN}$ = 10 $\Omega,~R_L$ = 150 $\Omega,~f$ = 10 MHz, see Figure 11 | -83                        | dB   |
| O <sub>IRR</sub>  | $R_L = 150 \Omega$ , f = 10 MHz, see Figure 11                        | -44                        | dB   |

(1) All typical values are at  $V_{CC} = 5V$  (unless otherwise noted). TA = 25°C.

### **TS5V522C** SCDS317 – MARCH 2011

TEXAS INSTRUMENTS

www.ti.com



#### over recommended operating free-air temperature range, VCC = 5 V ±10%(unless otherwise noted)



TS5V522C

SCDS317 - MARCH 2011





Figure 8. Transient Input Voltage (V<sup>I</sup>) and Output Voltage (V<sub>OUTU</sub>) Waveforms (Switch OFF)





| TEST | V <sub>CC</sub> | RL   | CL    | v <sub>s1</sub> | V <sub>S2</sub> |
|------|-----------------|------|-------|-----------------|-----------------|
| ton  | 5 V ± 0.5 V     | 75 Ω | 20 pF | GND             | 3 V             |
|      | 5 V ± 0.5 V     | 75 Ω | 20 pF | 3 V             | GND             |
| tOFF | 5 V ± 0.5 V     | 75 Ω | 20 pF | GND             | 3 V             |
|      | 5 V ± 0.5 V     | 75 Ω | 20 pF | 3 V             | GND             |









For additional information, refer to the TI application report, *Measuring Differential Gain and Phase*, literature number SLOA040.

#### Figure 10. Test Circuit for Differential Gain/Phase Measurement

The differential gain and phase is measured at the output of the ON channel. For example, when  $V_{IN} = 0$ ,  $V_{EN} = 0$ , and  $D_A$  is the input, the output is measured at  $S_{1A}$ .

#### HP8753ES Setup

Average = 20 RBW = 300 Hz Smoothing = 2%  $V_{BIAS} = 0 \text{ to } 1 \text{ V}$ ST = 1.381 s. P1 = -7 dBM CW frequency = 3.58 MHz





Figure 11. Test Circuit for Frequency Response, Crosstalk, and OFF-Isolation

The frequency response is measured at the output of the ON channel. For example, when  $V_{IN} = 0$ ,  $V_{EN} = 0$ , and  $D_A$  is the input, the output is measured at  $S_{1A}$ . All unused analog I/O ports are held at  $V_{CC}$  or GND.

The crosstalk is measured at the output of the non-adjacent ON channel. For example, when  $V_{IN} = 0$ ,  $V_{EN} = 0$ , and  $D_A$  is the input, the output is measured at  $S_{1B}$ . All unused analog I/O ports are held at  $V_{CC}$  or GND.

The off-isolation is measured at the output of the OFF channel. For example, when  $V_{IN} = 0$ ,  $V_{EN} = V_{CC}$ , and  $D_A$  is the input, the output is measured at  $S_{1A}$ . All unused analog I/O ports are held at  $V_{CC}$  or GND.

#### HP8753ES Setup

Average = 4 RBW = 3 kHz Smoothing = 0%  $V_{BIAS} = 0.35 V$ ST = 2 s P1 = 0 dBM



11-Apr-2013

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                 |              | (4)               |         |
| TS5V522CDBQR     | ACTIVE | SSOP         | DBQ     | 24   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | TS5V522C          | Samples |
| TS5V522CPWR      | ACTIVE | TSSOP        | PW      | 24   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | TE522C            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *A | Il dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----|---------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|    | Device                    | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|    | TS5V522CDBQR              | SSOP            | DBQ                | 24 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
|    | TS5V522CPWR               | TSSOP           | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

22-Jan-2015



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TS5V522CDBQR | SSOP         | DBQ             | 24   | 2500 | 367.0       | 367.0      | 38.0        |
| TS5V522CPWR  | TSSOP        | PW              | 24   | 2000 | 367.0       | 367.0      | 38.0        |

DBQ (R-PDSO-G24)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.

D. Falls within JEDEC MO-137 variation AE.



# **PW0024A**



## **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0024A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0024A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated