SLCS003D - JUNE 1987 - REVISED SEPTEMBER 2003

- Low Power Drain . . . 900 μW Typical With 5-V Supply
- Operates From ±15 V or From a Single Supply as Low as 3 V
- Output Drive Capability of 25 mA
- Emitter Output Can Swing Below Negative Supply
- Response Time . . . 1.2 µs Typ
- Low Input Currents: Offset Current ... 2 nA Typ Bias Current ... 15 nA Typ
- Wide Common-Mode Input Range: -14.5 V to 13.5 V Using ±15-V Supply
- Offset Balancing and Strobe Capability
- Same Pinout as LM211, LM311
- Designed To Be Interchangeable With Industry-Standard LP311

#### description/ordering information

The LP211 and LP311 devices are low-power versions of the industry-standard LM211 and LM311 devices. They take advantage of stable, high-value, ion-implanted resistors to perform the same function as the LM311 series, with a 30:1 reduction in power consumption, but only a 6:1 slowdown in response time. They are well suited for battery-powered applications and all other applications where fast response times are not needed. They operate over a wide range of supply voltages, from  $\pm 18$  V down to a single 3-V supply with less than 300- $\mu$ A current drain, but are still capable of driving a 25-mA load. The LP211 and LP311 are quite easy to apply free of oscillation if ordinary precautions are taken to minimize stray coupling from the output to either input or to the trim pins. In addition, offset balancing is available to minimize input offset voltage. Strobe capability also is provided to turn off the output (regardless of the inputs) by pulling the strobe pin low.

The LP211 is characterized for operation from –25°C to 85°C. The LP311 is characterized for operation from 0°C to 70°C.

| T <sub>A</sub> | V <sub>IO</sub> max<br>AT 25°C | PAC      | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |        |
|----------------|--------------------------------|----------|--------------------------|---------------------|--------|
| −0°C to 70°C   |                                | PDIP (P) | Tube of 50               | LP311P              | LP311P |
|                | 7.5 mV                         | SOIC (D) | Tube of 75               | LP311D              | 1 0011 |
|                |                                |          | Reel of 2500             | LP311DR             | LP311  |
|                |                                | SOP (PS) | Reel of 2000             | LP311PSR            | L311   |
| –25°C to 85°C  | 7.5 m)/                        |          | Tube of 75               | LP211D              | 1 0011 |
|                | 7.5 mV                         | SOIC (D) | Reel of 2500             | LP211DR             | LP211  |

#### ORDERING INFORMATION

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



| LP211 D PACKAGE<br>LP311 D, P, OR PS PACKAGE<br>(TOP VIEW) |   |   |                    |  |  |  |  |  |  |
|------------------------------------------------------------|---|---|--------------------|--|--|--|--|--|--|
| EMIT OUT [                                                 | 1 | 8 | ] V <sub>CC+</sub> |  |  |  |  |  |  |
| IN+ [                                                      | 2 | 7 | ] COL OUT          |  |  |  |  |  |  |
| IN- [                                                      | 3 | 6 | ] BAL/STRB         |  |  |  |  |  |  |
| V <sub>CC-</sub> [                                         | 4 | 5 | ] BALANCE          |  |  |  |  |  |  |

SLCS003D – JUNE 1987 – REVISED SEPTEMBER 2003

#### functional block diagram



#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage (see Note 1): V <sub>CC+</sub>                   |            |                  |
|-----------------------------------------------------------------|------------|------------------|
|                                                                 |            |                  |
| Differential input voltage, VID (see Note 2)                    |            | ±30 V            |
| Input voltage, V <sub>I</sub> (either input, see Notes 1 and 3) |            | ±15 V            |
| Voltage from emitter output to V <sub>CC</sub>                  |            | 30 V             |
| Voltage from collector output to V <sub>CC</sub>                |            | 40 V             |
| Voltage from collector output to emitter output                 |            | 40 V             |
| Duration of output short circuit (see Note 4)                   |            | 40 V             |
| Package thermal impedance, $\theta_{JA}$ (see Notes 5 and 6):   | D package  | 97°C/W           |
|                                                                 | P package  | 85°C/W           |
|                                                                 | PS package | 95°C/W           |
| Operating virtual junction temperature, T <sub>J</sub>          |            | 150°C            |
| Storage temperature range, T <sub>stg</sub>                     |            | . −65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the recommended operating conditions section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, unless otherwise noted, are with respect to the midpoint between V<sub>CC+</sub> and V<sub>CC-</sub>.

- 2. Differential input voltages are at IN+ with respect to IN-.
- 3. The magnitude of the input voltage must never exceed the magnitude of the supply voltage of ±15 V, whichever is less.
- 4. The output may be shorted to ground or to either power supply.
- 5. Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.
- 6. The package thermal impedance is calculated in accordance with JESD 51-7.

#### recommended operating conditions

|                                  |                | MIN                    | МАХ                    | UNIT |
|----------------------------------|----------------|------------------------|------------------------|------|
| $( V_{CC\pm}  \le 15 \text{ V})$ | Input voltage  | V <sub>CC-</sub> + 0.5 | V <sub>CC+</sub> – 1.5 | V    |
| $V_{CC+} - V_{CC-}$              | Supply voltage | 3.5                    | 30                     | V    |



SLCS003D - JUNE 1987 - REVISED SEPTEMBER 2003

| PARAMETER                                |                                                 | TEST CO                                               | DITIONS                                      | T <sub>A</sub> | MIN | TYP <sup>†</sup> | MAX   | UNIT |
|------------------------------------------|-------------------------------------------------|-------------------------------------------------------|----------------------------------------------|----------------|-----|------------------|-------|------|
| .,                                       |                                                 | <b>D0</b> 400 kg                                      | 0 11                                         | 25°C           |     | 2                | 7.5   |      |
| VID                                      | Input offset voltage                            | RS < 100 kΩ,                                          | See Note 7                                   | Full range     |     |                  | 10    | mV   |
|                                          |                                                 | V <sub>ID</sub> < -10 mV,<br>See Note 8               | l <sub>OL</sub> = 25 mA,                     | 25°C           |     | 0.4              | 1.5   |      |
| V <sub>OL</sub> Low-level output voltage | Low-level output voltage                        | $V_{CC} = 4.5 V,$<br>$V_{ID} < -10 mV,$<br>See Note 8 | $V_{CC-} = 0,$<br>$I_{OL} = 1.6 \text{ mA},$ | Full range     |     | 0.1              | 0.4   | V    |
|                                          | land affect and an end                          | On a Nata 7                                           |                                              | 25°C           |     | 2                | 25    |      |
| I <sub>IO</sub> I                        | Input offset current                            | See Note 7                                            |                                              | Full range     |     |                  | 35    | nA   |
|                                          |                                                 |                                                       |                                              | 25°C           |     | 15               | 100   |      |
| I <sub>IB</sub>                          | Input bias current                              |                                                       |                                              | Full range     |     |                  | 150   | nA   |
|                                          | Low-level strobe current                        | V <sub>(strobe)</sub> = 0.3 V,<br>See Note 9          | V <sub>ID</sub> < -10 mV,                    | 25°C           |     | 100              | 300   | μA   |
| I <sub>O(off)</sub>                      | Output off-state current                        | V <sub>ID</sub> > 10 mV,                              | V <sub>CE</sub> = 35 V                       | 25°C           |     | 0.2              | 100   | nA   |
| A <sub>VD</sub>                          | Large-signal differential-voltage amplification | $R_L = 5 k\Omega$                                     |                                              | 25°C           | 40  | 100              |       | V/mV |
| I <sub>CC+</sub>                         | Supply current from V <sub>CC+</sub>            | $V_{ID} = -50 \text{ mV},$                            | R <sub>L</sub> = ∞                           | Full range     |     | 150              | 300   | μA   |
| I <sub>CC-</sub>                         | Supply current from V <sub>CC</sub>             | V <sub>ID</sub> = 50 mV,                              | R <sub>L</sub> = ∞                           | Full range     |     | - 80             | - 180 | μA   |

### electrical characteristics at specified free-air temperature, $V_{CC\pm} = \pm 15$ V (unless otherwise noted)

<sup>†</sup> All typical values are at  $V_{CC\pm} = \pm 15$  V,  $T_A = 25^{\circ}C$ .

NOTES: 7. The offset voltages and offset currents given are the maximum values required to drive the output within 1 V of either supply with a 1-mA load. Thus, these parameters define an error band and take into account the worst-case effects of voltage gain and input impedance.

8. Voltages are with respect to EMIT OUT and  $V_{\text{CC}-}$  tied together.

9. The strobe should not be shorted to ground; it should be current driven at 100  $\mu$ A to 300  $\mu$ A.

### switching characteristics, V<sub>CC $\pm$ </sub> = $\pm$ 5 V, T<sub>A</sub> = 25°C (unless otherwise noted)

| PARAMETER     | TEST CONDITIONS | TYP | UNIT |
|---------------|-----------------|-----|------|
| Response time | See Note 10     | 1.2 | μs   |

NOTE 10: The response time is specified for a 100-mV input step with 5-mV overdrive.



SLCS003D - JUNE 1987 - REVISED SEPTEMBER 2003

### **TYPICAL APPLICATION CIRCUIT**



NOTE: If offset balancing is not used, the BALANCE and BAL/STRB pins should be shorted together.

Figure 1. Offset Balancing



NOTE: Do not connect strobe pin directly to ground, because the output is turned off whenever current is pulled from the strobe pin.







6-Feb-2020

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | -       | Pins | -    |                            | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LP211D           | ACTIVE | SOIC         | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -25 to 85    | LP211          | Samples |
| LP211DR          | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -25 to 85    | LP211          | Samples |
| LP211DRE4        | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -25 to 85    | LP211          | Samples |
| LP211DRG4        | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -25 to 85    | LP211          | Samples |
| LP311D           | ACTIVE | SOIC         | D       | 8    | 75   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | LP311          | Samples |
| LP311DR          | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | LP311          | Samples |
| LP311DRG4        | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | 0 to 70      | LP311          | Samples |
| LP311P           | ACTIVE | PDIP         | Р       | 8    | 50   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | N / A for Pkg Type | 0 to 70      | LP311P         | Samples |
| LP311PE4         | ACTIVE | PDIP         | Р       | 8    | 50   | Green (RoHS<br>& no Sb/Br) | NIPDAU           | N / A for Pkg Type | 0 to 70      | LP311P         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



www.ti.com

6-Feb-2020

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All | dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|------|------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|      | Device                 | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|      | LP211DR                | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
|      | LP311DR                | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

25-Sep-2019



\*All dimensions are nominal

| Device  | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------|--------------|-----------------|------|------|-------------|------------|-------------|
| LP211DR | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| LP311DR | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |

# D0008A



# **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



P(R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated