# THAT 5171

## **FEATURES**

- Ideal mate for THAT1580 preamplifier
- Wide gain range:
  - -+13.6 to +68.6dB in 1dB steps, and -+5.6dB
- Wide supply range:  $\pm 5V$  to  $\pm 17V$
- Wide output swing: +27dBu ( $\pm 17$ V sup.)
- Wide input swing: +22dBu ( $\pm 17$ V sup.)
- Low THD+N: 0.0003% @ 22dB gain
- Integrated differential servo minimizes output offset
- Zero-crossing detector minimizes switching noise
- Flexible, addressable SPI interface
- Four general-purpose digital outputs
- Small 7mm x 7mm QFN32 package

## **APPLICATIONS**

- Digitally controlled microphone preamplifiers
- Digitally-controlled instrumentation amplifiers
- Digitally-controlled differential amplifiers
- Audio mixing consoles
- · PC audio breakout boxes
- Audio distribution systems
- · Digital audio snakes
- · Portable audio recorders

# **Description**

The THAT5171 is a digital gain controller for lownoise, analog, differential, current-feedback audio preamplifiers such as the THAT 1580. When used in conjunction with an appropriate analog gain block, the 5171 can set gain to 5.6dB, or any gain from 13.6dB to 68.6dB in 1dB steps, while preserving low noise and distortion. It operates from  $\pm 5V$  to  $\pm 17V$  supplies, supporting input signal levels as high as  $\pm 20$  dBu (at 5.6dB gain, and  $\pm 17V$  supplies) in combination with the 1580 (without an external input pad). The 5171 includes a differential servo and zero-crossing detector to minimize dc offsets and glitches (zipper noise) during gain adjustments.

The 5171 is controlled via an addressable serial-peripheral interface (SPI) port. Four General Purpose Outputs (GPOs) can be controlled

via this interface. The GPOs may be connected to input pads, analog switches, mute circuits, LEDs, etc. The SPI bus supports read-back so that host software can verify proper operation.

The 5171 was designed to mate perfectly with the THAT 1580 Differential Audio Preamplifier IC. Together, these two ICs provide a best-of-class solution for digitally-controllable audio preamplifier applications. However, for designers who prefer a more customized solution, the 5171 may also be used to control a discrete preamplifier.

Fabricated in a high-voltage CMOS process, the 5171 integrates an astonishing amount of circuitry within a very small package. It comes in a small (7x7 mm) 32-pin QFN package, making it suitable for small portable devices.



Figure 1. THAT 5171 Block Diagram

| Pin<br>Number  | Pin Name | Pin Description                                                                                 |  |  |  |
|----------------|----------|-------------------------------------------------------------------------------------------------|--|--|--|
| 1              | NC       | No Connect                                                                                      |  |  |  |
| 2              | NC       | No Connect                                                                                      |  |  |  |
| 3              | RG1      | Attenuator Network Output 1 [Connects to preamplifier feedback 1 (RG1)]                         |  |  |  |
| 4              | IN1      | Attenuator Network Input 1 [Connects to preamplifier Output 1]                                  |  |  |  |
| 5              | IN2      | Attenuator Network Input 2 [Connects to preamplifier Output 2]                                  |  |  |  |
| 6              | RG2      | Attenuator Network Output 2 [Connects to preamplifier feedback Input 2 (RG2)]                   |  |  |  |
| 7              | NC       | No Connect                                                                                      |  |  |  |
| 8              | NC       | No Connect                                                                                      |  |  |  |
| 9              | VCC      | Positive Analog Supply Voltage                                                                  |  |  |  |
| 10             | AGND     | Analog Ground Reference                                                                         |  |  |  |
| 11             | VEE      | Negative Analog Supply Voltage                                                                  |  |  |  |
| 12             | DGND     | Logic Ground Reference                                                                          |  |  |  |
| 13             | VDD      | Logic Positive Supply Voltage                                                                   |  |  |  |
| 14             | TRC      | R/C Timeout or External Clock Input                                                             |  |  |  |
| 15             | RST'     | Reset Input (Active Low)                                                                        |  |  |  |
| 16             | CS'      | Chip Select Input (Active Low)                                                                  |  |  |  |
| 17             | SCLK     | Serial Clock Input                                                                              |  |  |  |
| 18             | DIN      | Serial Data Input                                                                               |  |  |  |
| 19             | DOUT     | Serial Data Output                                                                              |  |  |  |
| 20             | DGND     | Logic Ground Reference                                                                          |  |  |  |
| 21             | VDD      | Logic Positive Power Supply                                                                     |  |  |  |
| 22             | BSY      | Busy Output (Active High)                                                                       |  |  |  |
| 23             | GPO0     | During Reset: SPI address bit 0 input; During run time: General Purpose Output 0                |  |  |  |
| 24             | GPO1     | During Reset: SPI address bit 1 input; During run time: General Purpose Output 1                |  |  |  |
| 25             | GPO2     | During Reset: SPI address bit 2 input; During run time: General Purpose Output 2                |  |  |  |
| 26             | GPO3     | General Purpose Output 3                                                                        |  |  |  |
| 27             | NC       | No Connect                                                                                      |  |  |  |
| 28             | AGND     | Analog Ground Reference                                                                         |  |  |  |
| 29             | SCAP1    | DC Servo Capacitor Input 1                                                                      |  |  |  |
| 30             | SCAP2    | DC Servo Capacitor Input 2                                                                      |  |  |  |
| 31             | SOUT1    | DC Servo Output 1                                                                               |  |  |  |
| 32             | SOUT2    | DC Servo Output 2                                                                               |  |  |  |
| Thermal<br>Pad | PAD      | Connected internally to Vee. Solder to PCB (optionally connect to Vee) for optimal performance. |  |  |  |

Table 1. Pin Assignments

# SPECIFICATIONS<sup>1</sup>

| Absolute Maximum Ratings <sup>2,3</sup>                                         |          |                                                          |                          |  |  |  |
|---------------------------------------------------------------------------------|----------|----------------------------------------------------------|--------------------------|--|--|--|
| Total Analog Supply Voltage (V <sub>CC</sub> -V <sub>EE</sub> )                 | 36 V     | Minimum Analog Voltage at IN1, IN2 (V <sub>iAMin</sub> ) | $V_{EE}$                 |  |  |  |
| Positive Analog Supply Voltage (V <sub>CC</sub> -A <sub>GND</sub> )             | 18 V     | Maximum Digital Input Voltage (V <sub>IDMax</sub> )      | $V_{DD}$ + 0.3 $V$       |  |  |  |
| Negative Analog Supply Voltage (V <sub>EE</sub> -A <sub>GND</sub> )             | -18 V    | Minimum Digital Input Voltage (VIDMin)                   | $D_{\text{GND}}$ - 0.3 V |  |  |  |
| Digital Supply Voltage (V <sub>DD</sub> -D <sub>GND</sub> )                     | 4.5 V    | Storage Temperature Range (T <sub>STG</sub> )            | -40 to +125 °C           |  |  |  |
| Analog and Digital Ground Difference ( $D_{\text{GND}}\text{-}A_{\text{GND}}$ ) | ±0.3 V   | Operating Temperature Range (T <sub>OP</sub> )           | -40 to +85 °C            |  |  |  |
| Maximum Analog Voltage at IN1, IN2 (V <sub>iAMax</sub> )                        | $V_{CC}$ | Junction Temperature (T <sub>JMAX</sub> )                | +125 °C                  |  |  |  |
| Maximum Current Through V <sub>DD</sub> , D <sub>GND</sub>                      | 100 mA   |                                                          |                          |  |  |  |
|                                                                                 |          |                                                          |                          |  |  |  |

| Electrical Characteristics <sup>2,4</sup>                                                                                                            |                                    |                                                                                    |                      |           |                      |       |
|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------------------------------------------------------------|----------------------|-----------|----------------------|-------|
| Parameter                                                                                                                                            | Symbol                             | Conditions                                                                         | Min.                 | Тур.      | Max.                 | Units |
| Power Supply                                                                                                                                         |                                    |                                                                                    |                      |           |                      |       |
| Analog Supply Voltage                                                                                                                                | V <sub>CC</sub> ; -V <sub>EE</sub> | Referenced to A <sub>GND</sub>                                                     | 4.75                 | _         | 17                   | V     |
| Digital Supply Voltage                                                                                                                               | $V_{DD}$                           | Referenced to D <sub>GND</sub>                                                     | 3.0                  | _         | 3.6                  | V     |
| Analog Supply Current                                                                                                                                | I <sub>CC</sub> ; -I <sub>EE</sub> | No Signal                                                                          | _                    | 8.3       | 11                   | mA    |
| Digital Supply Current                                                                                                                               | I <sub>DD</sub>                    | No Signal                                                                          | _                    | 2         | 11                   | μΑ    |
| Resistor Ladder Characteristic                                                                                                                       | s (DC)                             |                                                                                    |                      |           |                      |       |
| Gain Range<br>[-20log (V <sub>IN1</sub> -V <sub>IN2</sub> )/(V <sub>RG1</sub> -V <sub>RG2</sub> )]                                                   |                                    | $V_{CC} - 1.6 > V_{IN1} > V_{EE} + 1.6$<br>$V_{CC} - 1.6 > V_{IN2} > V_{EE} + 1.6$ | 5.6                  | _         | 68.6                 | dB    |
| Gain Step Size                                                                                                                                       |                                    | 13.6dB ≤ Gain ≤ 68.6dB                                                             | _                    | 1         | _                    | dB    |
| Gain Error                                                                                                                                           |                                    | All gain settings                                                                  | -0.5                 | ±0.15     | 0.5                  | dB    |
| R <sub>G</sub> Range (Resistance from IN <sub>1</sub> t                                                                                              | o IN <sub>2</sub> )                | All gain settings                                                                  | 4.5                  | 5.6~1.41k | 1.69k                | Ω     |
| R <sub>A</sub> , R <sub>B</sub> Range (Resistance from IN <sub>1</sub> to Rg <sub>1</sub> )<br>(Resistance from IN <sub>2</sub> to Rg <sub>2</sub> ) |                                    | All gain.settings                                                                  | 2.1                  | 2.65~7.5  | 9                    | kΩ    |
| Servo Amp Characteristics (DC                                                                                                                        | C)                                 |                                                                                    |                      |           |                      |       |
| Input Offset Voltage                                                                                                                                 | $V_{\text{OS}}$                    | Includes bias current effects                                                      | -1.6                 | _         | +1.6                 | mV    |
| Power Supply Rejection Ratio                                                                                                                         | PSRR                               | $V_{CC} = -V_{EE}$ ; ±5V to ±15V                                                   | 100                  | 115       | _                    | dB    |
| Maximum Output Voltage                                                                                                                               | V <sub>OMax</sub>                  |                                                                                    | V <sub>CC</sub> -4.5 | _         | _                    | V     |
| Minimum Output Voltage V <sub>OMin</sub>                                                                                                             |                                    |                                                                                    | _                    | _         | V <sub>EE</sub> +4.5 | V     |
| Maximum Output Current I <sub>OMax</sub>                                                                                                             |                                    |                                                                                    | 0.70                 | 1.0       | _                    | mA    |

<sup>&</sup>lt;sup>1</sup> All specifications subject to change without notice.

 $<sup>^2</sup>$  Unless otherwise noted, T\_A = 25°C, V\_CC = +15V, V\_EE = -15V, V\_DD = +3.3V.

<sup>&</sup>lt;sup>3</sup> Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only; the functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

 $<sup>^{4}</sup>$  0 dBu = 0.775 Vrms

| Parameter                                                                                                             | Symbol                                                   | Conditions                       | Min.               | Тур.                  | Max.                  | Units |
|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------|--------------------|-----------------------|-----------------------|-------|
| Zero-Crossing Detector Charac                                                                                         | cteristics (DC)                                          |                                  |                    |                       |                       |       |
| Zero-Crossing Detector Thresho                                                                                        | ld                                                       |                                  | _                  | ±5                    | _                     | mV    |
| ZCD Timeout                                                                                                           | t <sub>ZTO</sub>                                         | $R_T = 22M\Omega$ , $C_T = 1$ nF | _                  | 22                    | _                     | ms    |
| ZCD Timing Capacitor                                                                                                  | Ст                                                       |                                  |                    | 1                     | 2                     | nF    |
| ZCD Timing Resistor                                                                                                   | R <sub>T</sub>                                           |                                  | 1k                 | 22M                   | 100M                  | Ω     |
| AC Characteristics                                                                                                    |                                                          |                                  |                    |                       |                       |       |
| THD+N (Differential signal applie IN <sub>1</sub> , IN <sub>2</sub> , measured at RG <sub>1</sub> , RG <sub>2</sub> ) | ed to $f = 1 \text{ kHz}$ , $G V_{IN1} - V_{IN2} < = +2$ | ain = 21.6 dB,<br>2 dBu          | _                  | 0.0003                | _                     | %     |
| Maximum Signal Voltage at IN <sub>1</sub> ,                                                                           | IN <sub>2</sub>                                          |                                  | _                  | V <sub>CC</sub> - 2.5 | _                     | V     |
| Minimum Signal Voltage at IN <sub>1</sub> , I                                                                         | N <sub>2</sub>                                           |                                  | _                  | V <sub>EE</sub> + 2.5 | _                     | V     |
| Maximum Signal Voltage at RG <sub>1</sub>                                                                             | , RG <sub>2</sub>                                        |                                  | _                  | V <sub>CC</sub> - 2.5 | _                     | V     |
| Minimum Signal Voltage at RG <sub>1</sub> ,                                                                           | RG <sub>2</sub>                                          |                                  | _                  | V <sub>EE</sub> + 1.5 | _                     | V     |
| Digital I/O Characteristics                                                                                           |                                                          |                                  |                    |                       |                       |       |
| High-Level Input Voltage                                                                                              | V <sub>IH</sub>                                          |                                  | .7*V <sub>DD</sub> | _                     | V <sub>DD</sub> + 0.3 | V     |
| Low-Level Input Voltage                                                                                               | V <sub>IL</sub>                                          |                                  | -0.3               | _                     | 0.3*V <sub>DD</sub>   | V     |
| High-Level Output Voltage                                                                                             | V <sub>OH</sub>                                          | I <sub>O</sub> = 4 mA            | .8*V <sub>DD</sub> | _                     | _                     | V     |
| Low-Level Output Voltage                                                                                              | $V_{OL}$                                                 | $I_O = -4 \text{ mA}$            | _                  | _                     | 0.4                   | V     |
| High-Level Output Current                                                                                             | I <sub>он</sub>                                          |                                  | _                  | 4                     | 25                    | mA    |
| Low-Level Output Current                                                                                              | I <sub>OL</sub>                                          |                                  | _                  | -4                    | -25                   | mA    |
| Input Leakage Current                                                                                                 | I <sub>IN</sub>                                          |                                  | _                  | 2                     | 10                    | μΑ    |
| Serial Clock (SCLK) Character                                                                                         | istics                                                   |                                  |                    |                       |                       |       |
| Frequency                                                                                                             | f <sub>SCLK</sub>                                        |                                  | 0                  | _                     | 10                    | MHz   |
| Pulse Width Low                                                                                                       | t <sub>PL</sub>                                          |                                  | 40                 | _                     | _                     | ns    |
| Pulse Width High                                                                                                      | t <sub>PH</sub>                                          |                                  | 40                 | _                     | _                     | ns    |
| Input Timing                                                                                                          |                                                          |                                  |                    |                       |                       |       |
| DIN Setup; Hold Time                                                                                                  | $t_{\text{SDS}},t_{\text{SDH}}$                          |                                  | 15                 | _                     | _                     | ns    |
| CS Falling to SCLK Rising;<br>SCLK Falling to CS Inactive                                                             | $t_{\text{CSCR}}$ $t_{\text{CFCS}}$                      |                                  | 50                 | _                     | _                     | ns    |
| CS Inactive to SCLK Rising                                                                                            | t <sub>CICR</sub>                                        |                                  | 100                | _                     | _                     | ns    |
| RST Hold Time                                                                                                         | t <sub>RST</sub>                                         |                                  | 50                 | _                     | _                     | ns    |
| TRC Hold Time                                                                                                         | t <sub>TRC</sub>                                         |                                  | 50                 | _                     |                       | ns    |
| Output Timing                                                                                                         |                                                          |                                  |                    |                       |                       |       |
| SCLK Rising to D <sub>OUT</sub> Active                                                                                | t <sub>CRDA</sub>                                        |                                  | 5                  | _                     | 10                    | ns    |
| SCLK Falling to D <sub>OUT</sub> Data Valid                                                                           | $t_{CFDO}$                                               |                                  | _                  | _                     | 15                    | ns    |
| CS Inactive to D <sub>OUT</sub> High Impeda                                                                           | ince t <sub>CSZ</sub>                                    |                                  | 5                  | _                     | 20                    | ns    |

## Theory of Operation

The THAT 5171 is a gain controller in the form of a digitally controlled differential attenuator; it is not an amplifier. It contains a set of precision resistors, switched by a set of CMOS FET switches, configured to create a variable, switched, differential attenuation network. The network's impedances are ideal for controlling gain in low-voltage-noise, current-feedback instrumentation amplifiers, and are optimized for low source impedance applications. For example, when coupled with a low-noise gain stage like the THAT 1580, it maintains 1.5 nV/Hz noise floor at 68.6dB gain in the complete circuit.

## Using the 5171

The attenuator is intended primarily for use in the feedback loop of differential current-feedback gain stages, such as the THAT 1580. Designed specifically for use in high-performance microphone preamplifiers, THAT's engineers paid careful attention to precision, stability, and control over the resistors and their switches, in order to maintain excellent audio performance over a wide range of gains and signal levels.



Figure 2. Analog portion of 5171 connected to a 158x.

Figure 2 shows the analog portion of the 5171 connected to a 1580. Resistors  $R_{\rm A},\,R_{\rm B},\,$  and  $R_{\rm G}$  form a differential attenuator ("U-pad"). The 1580's differential output is applied to  $R_{\rm A}$  and  $R_{\rm B}.$  The output of the attenuator, appearing across  $R_{\rm G},$  is connected to the inverting differential input of the dual current-feedback amplifiers in the 1580 (the  $R_{\rm G1}$  and  $R_{\rm G2}$  pins). The voltage divider ratio thus controls the differential gain of the circuit.

The 5171 changes the attenuator settings based on the gain command provided via the SPI control interface. At minimum gain,  $R_{\rm G}$  is  ${\sim}7.93 k\Omega,$  while  $R_{\rm A}{=}R_{\rm B}{=}{\sim}3.56 k\Omega,$  which sets the circuit gain to +5.6dB. To achieve other gains, all three resistors are varied by CMOS switches in order to produce 1dB gain steps from +13.6 to +68.5dB. At all gains, the

impedance levels are chosen to minimize noise and distortion within the circuit as a whole.

Table 2 lists the typical internal attenuator resistor values for each gain setting.

| Gain    | Rg     | Ra, Rb | "Gain"   |
|---------|--------|--------|----------|
| Setting | (ohms) | (ohms) | Register |
| 5.6     | 7.9k   | 3.6k   | 0        |
| 13.6    | 1.4k   | 2.7k   | 8        |
| 14.6    | 1.4k   | 3.1k   | 9        |
| 15.6    | 1.4k   | 3.5k   | 10       |
| 16.6    | 1.4k   | 4.0k   | 11       |
| 17.6    | 1.4k   | 4.6k   | 12       |
| 18.6    | 1.4k   | 5.3k   | 13       |
| 19.6    | 1.4k   | 6.0k   | 14       |
| 20.6    | 1.4k   | 6.8k   | 15       |
| 21.6    | 560    | 3.1k   | 16       |
| 22.6    | 560    | 3.5k   | 17       |
| 23.6    | 560    | 3.9k   | 18       |
| 24.6    | 560    | 4.5k   | 19       |
| 25.6    | 560    | 5.0k   | 20       |
| 26.6    | 560    | 5.7k   | 21       |
| 27.6    | 560    | 6.4k   | 22       |
| 28.6    | 560    | 7.2k   | 23       |
| 29.6    | 220    | 3.2k   | 24       |
| 30.6    | 220    | 3.7k   | 25       |
| 31.6    | 220    | 4.1k   | 26       |
| 32.6    | 220    | 4.6k   | 27       |
| 33.6    | 220    | 5.2k   | 28       |
| 34.6    | 220    | 5.9k   | 29       |
| 35.6    | 220    | 6.6k   | 30       |
| 36.6    | 220    | 7.4k   | 31       |
| 37.6    | 89     | 3.3k   | 32       |
| 38.6    | 89     | 3.7k   | 33       |
| 39.6    | 89     | 4.2k   | 34       |
| 40.6    | 89     | 4.7k   | 35       |
| 41.6    | 89     | 5.3k   | 36       |
| 42.6    | 89     | 5.9k   | 37       |
| 43.6    | 89     | 6.7k   | 38       |
| 44.6    | 89     | 7.5k   | 39       |
| 45.6    | 35     | 3.3k   | 40       |
| 46.6    | 35     | 3.8k   | 41       |
| 47.6    | 35     | 4.2k   | 42       |
| 48.6    | 35     | 4.7k   | 43       |
| 49.6    | 35     | 5.3k   | 44       |
| 50.6    | 35     | 6.0k   | 45       |
| 51.6    | 35     | 6.7k   | 46       |
| 52.6    | 35     | 7.5k   | 47       |
| 53.6    | 14     | 3.4k   | 48       |
| 54.6    | 14     | 3.8k   | 49       |
| 55.6    | 14     | 4.2k   | 50       |
| 56.6    | 14     | 4.7k   | 51       |
| 57.6    | 14     | 5.3k   | 52       |
| 58.6    | 14     | 6.0k   | 53       |
| 59.6    | 14     | 6.7k   | 54       |
| 60.6    | 14     | 7.5k   | 55       |
| 61.6    | 5.6    | 3.4k   | 56       |
| 62.6    | 5.6    | 3.8k   | 57       |
| 63.6    | 5.6    | 4.2k   | 58       |
| 64.6    | 5.6    | 4.7k   | 59       |
| 65.6    | 5.6    | 5.3k   | 60       |
| 66.6    | 5.6    | 6.0k   | 61       |
| 67.6    | 5.6    | 6.7k   | 62       |
| 68.6    | 5.6    | 7.5k   | 63       |

Table 2. Internal attenuator resistor values.

#### **Maximizing Dynamic Range**

The gain (actually attenuation) settings in the 5171 were chosen after careful consideration of the dynamic range available from the 1580 and similar designs. In particular, the unusual choice of 5.6dB was based on the available output headroom plus our objective to preserve as much dynamic range as possible. This led us to eschew the "round number" of 6.0dB; while the round number would make for simpler calculations, it would have compromised dynamic range by  $\sim 0.5dB$ .

We anticipate that in almost all cases, the 5171/1580 combination will be followed by one of two things. First would be an attenuator network which drops the +26.6 dBu max (differential) output level (assuming  $\pm 15V$  rails) to one compatible with the input of an A/D converter. Alternatively, there might be an attenuating differential amplifier which converts the circuit's differential output to single-ended. In either case, nice "round" numbers for the system gain are easily achieved by changing the analog attenuation in these networks. See DN140 "Input and Output Circuits for THAT Preamplifier ICs" for circuits and ideas

#### Accommodating High Signal Levels

One key objective of the 5171 design was to accommodate full professional-audio signal levels. Accordingly, it is fabricated in a high-voltage CMOS process which allows operation from up to  $\pm 17V$  analog power supplies. Along with proprietary (and patent-pending) drive circuitry to the switching FETs, this permits low-distortion operation at signal levels up to over  $\pm 22$ dBu in, and nearly  $\pm 27$ dBu out. See also DN140 for more discussion and ideas.

## **Switching Noise**

The 5171 includes several features which minimize switching noise during gain changes. Special (patent pending) circuitry slows down the FET gate drive to minimize charge injection. This helps suppress clicks when changing gain. As well, the FET switches are implemented in a balanced fashion so as to maintain equal perturbation to the positive and negative sides of the balanced signal path.

A built-in zero-crossing detector can be used to restrict gain changes to times when the analog signal is very close to zero. The detector monitors the differential signal present between the  $IN_1$  and  $IN_2$  pins of the 5171. When enabled, it permits gain changes to take place only when the signal is within  $\pm 5 \mathrm{mV}.$  A timeout (set by external components  $R_{\mathrm{T}}$  and  $C_{\mathrm{T}}$  in figures  $3{\sim}6)$  ensures that a gain change will always occur at the expiration of the timeout, in case the signal has not gotten within the voltage window by that time.

The period of a 20Hz waveform is 50ms and thus zero-crossings will occur every 25ms. Accordingly, THAT recommends that the timeout be set to less than or equal to 25ms in order to ensure that gain changes will be made at zero-crossings unless there is some unusual low-frequency signal present. 22mS is the time constant shown in the application schematics. Of

course, for special applications, the designer may choose to disable the zero-crossing detection and force immediate gain changes without regard to the signal condition.

With the zero-crossing feature enabled, gain changes are very quiet – barely audible when performed in the absence of program, and all but inaudible with program material present.

#### Servo and DC Offsets

The 5171 also includes an integrated differential servo amplifier which minimizes dc offset at the output. Practically, it is impossible to ensure that the input offset voltage of the analog gain stage is low enough to maintain low output dc offset at high gains. (For <10mV output offset, the input offset at  $\sim\!60\text{dB}$  gain would have to be under  $10\mu\text{V}!$ ) On the other hand, it is not too difficult to make amplifiers with under 1.5mV input offset. By using such an amplifier in feedback around the analog gain stage, it is possible to generate a correction voltage that maintains low output offset from the circuit as a whole.

The integrated differential servo amplifier has under 1.5mV input offset voltage. It requires two large non-polar capacitors in feedback around each half of the amp to form an integrator. The integrator's input is connected to the gain stage's output, and the integrator's output is applied to the gain stage's input. As the loop settles, the gain stage's output will be driven to the input offset voltage of the servo. The loop time constant must be set long enough so as not to interfere with low audio-frequency signals.

The combination of the input coupling capacitors ( $C_4$  and  $C_5$  in Figures 3~6), the bias resistors for the 1580 ( $R_1$  and  $R_2$  – which form a load for  $C_4$  and  $C_5$ ), and the servo, form a 2nd order highpass filter whose characteristics change with the gain setting. The Q of this filter is highest at the highest gain setting. (At low gains, the behavior is governed almost entirely by the input coupling network and bias resistors, since the poles split and the one related to the servo moves very low.) Assuming 1.2k $\Omega$  for  $R_1$  and  $R_2$ , and 1.2M $\Omega$  for  $R_7$  and  $R_8$ , we can set the highest Q to be about .87 (for approximately Butterworth response) if we choose  $C_{12}$  and  $C_{13}$  to be 1/5 the values of  $C_4$  and  $C_5$ .

We recommend a 1000:1 ratio between servo feed resistors ( $R_7$  and  $R_8$ ) to the analog gain stage bias resistors ( $R_1$  and  $R_2$ ) to minimize any noise contribution from the servo amp. Reducing  $R_7$  and  $R_8$  will lower the Q, while increasing them will raise the Q, proportional to the square-root of resistance.

Mathematically, we can express the cutoff frequency,  $f_0$ , and the Q as:

$$f_{o} = rac{1}{2\pi\sqrt{rac{1}{G}\;R_{7}\;20k\Omega\;C_{4}\;C_{13}}}$$
 , and

$$Q=rac{1}{2\pi f_0rac{1}{G}20k\Omega\;C_{13}K}$$
 , where G is the preamp

gain,  $K=1+(R_7/R_1)$ ,  $R_1=R_2$ ,  $R_7=R_8$ ,  $C_4=C_5$ ,  $C_{12}=C_{13}$ , and the source impedance is less than  $1k\Omega$ .

While the servo is effective at minimizing dc offset at the outputs, it does require time to react. When gain is changed, particularly if a sudden large increase in gain is initiated (e.g., 5.6dB to 68.6dB), the servo output will not change instantaneously with the gain change. Immediately after the gain increase, the servo will be supplying a dc offset appropriate for the lower gain, and the dc at the output will thus change, on a transient basis, to a higher level. As the servo acquires the new required value, the dc offset will be driven down to under 1.5mV.

To minimize the sonic impact of the dc offset change, THAT recommends that gain be increased slowly by sending many commands to the 5171 that increase gain a few dB at a time, over a second or more of total time. This replaces the one big change in dc offset with a series of much smaller ones, allowing the servo some time to settle (at least partially) in between each step. Note that the problem is much less audible during stepwise decreases in gain, since the servo's output is not amplified as much at the new (lower) gain as it was at the previous one.

#### **Control Interface**

The 5171 includes an addressable serial-peripheral interface (SPI) port to accept external gain commands. The SPI inputs accept 3.3V logic levels. The 5171 address is established during reset by resistors or other appropriate loads connected to the first three general-purpose outputs (GPOs 0 through 2). During reset, these serve as inputs only for programming the device's three-bit address. Addresses from 0 through 7 (binary) are accepted.

The GPO3 is reserved as an input for future applications. To ensure compatibility with future revisions of the 5171, ensure that GPO3 is tied to a logic level of 0 during reset.

The SPI interface may be clocked at speeds of up to  $10\mathrm{MHz}$ .

As just mentioned, the 5171 offers four general purpose outputs (the fourth one is not used for chip addressing). These provide 3.3V logic signals to drive whatever a designer may require.

#### **ESD Protection and Turn-on Time**

The 5171 employs a power-rail clamp on the 3.3V logic power supply to protect against ESD. This system is very effective at protecting the part, but can cause some unexpected effects during power-supply turn on.

The ESD clamp is activated during power-up, and the 5171 will not respond, and its input pins will be held low, for a period of time that depends on the available power supply current and the temperature of the part. Figure 3 shows the relationship between the available supply current and the turn-on time for various temperatures.

Note that during power-up the 5171 will draw high current (up to 150mA) from the  $V_{DD}$ , 3.3V supply. This will not damage the part. During the power-up period, the part's digital input pins will also draw high currents from whatever is driving them. THAT recommends that this current be limited to under 20mA. As well, this can

interfere with other devices connected on the same bus, so we suggest adding at least  $100\Omega$  isolation resistors in series with each of the DIN, SCLK and  $\overline{\text{CS}}$  lines to isolate them. Placing these isolation resistors close to the source will also serve to slow down the rise time of these signals, minimizing any tendency for them to crosstalk into nearby analog circuitry.

For more details on the ESD protection system, see Appendix 1.



Figure 3. 5171 nominal turn-on time versus available supply current and temperature

## **Applications**

While the 5171 is perfectly suitable for application to discrete current-feedback differential preamplifiers, the applications discussed herein are exclusively based on use with the companion THAT1580 IC. This part provides the essential lownoise, current-feedback, differential analog gain stage whose gain the 5171 can control.

The circuit of Figure 4 shows the most basic application of the 5171 and 1580 to form a complete low-noise microphone preamplifier.

## Gain Ranges in Basic Configurations

The circuit of Figure 4 offers differential gain that varies from 5.6 to 68.6dB. There is one large ~8dB step from 5.6dB to 13.6dB. Above 13.6dB, gain may be controlled in 1dB steps to +68.6dB. For singleended analog outputs, the circuit of Figure 4 can be followed by a differential-to-single-ended converter, as shown in Figure 5. Here, the differential amplifier is configured for -5.6dB gain in order to minimize noise and maximize headroom at the output of the circuit. Including the 5.6dB attenuation in the differential amplifier, the system gain can be set to 0dB, or any gain from +8dB to +63dB in 1dB steps.

At minimum system gain (0dB) and with  $\pm 15V$ supply rails, the maximum (differential) input signal level is +21dBu, and the maximum (differential) output signal level (at the OUT1 and OUT2 pins of the 1580) is +26.6dBu. At maximum system gain

(+63dB), the maximum input signal level is -42dBu, and the maximum output signal level remains +26.6dBu. All these figures increase by a little over 1dB if the circuit is run from  $\pm 17V$  supplies.

With the circuit of Figure 5, the maximum input signal levels remain the same, but the (now singleended) output levels drop by 5.6dB due to the loss of the differential amplifier. When converting to singleended signals, take care to select a low-noise opamp, and pay attention to the noise generated by the impedances. The component values shown in Figure 5 will largely preserve the dynamic range of the 1580 and 5171 combination, though they do compromise noise by 1dB at the lowest gain settings.

For many applications, the output of the microphone preamplifier must drive an analog-todigital converter. Most high-performance A/D converters have differential inputs, and cannot accept differential signals greater than ~+8dBu. For such applications, the output of the mic preamp must be attenuated to prevent overload of the A/D converter. The circuit of Figure 6 shows one typical circuit, using a simple resistive attenuator ( $R_9$  through  $R_{11}$ ). The impedance levels of the attenuator are chosen to minimize their self-generated voltage noise, and to stay within the load limits of the 1580 which drives them. Figure 6 assumes that the maximum differential input to the A/D converter is +8dBu. For higher (or lower)



Figure 4. 5171/ 158x basic application circuit.



Figure 5. 5171/158x typical application with single-ended output.

maximum input levels, or for different supply voltages to the 1580 and 5171, scale the attenuator accordingly, keeping its total impedance ( $R_9+R_{10}+R_{11}$ ) the same. In this circuit, the noise at the A/D converter input (across  $R_{11}$ ) is -120.5dBu (in a 20kHz bandwidth). This compromises the theoretical noise floor of the 1580/5171 (at minimum gain) by about 0.65dB. However, the non-zero impedance drive to the

converter may increase distortion with high-performance converters. The impact of this impedance depends on the ADC.

Note that one drawback of the circuit shown in Figure 6 is that it offers no common-mode rejection. The 1580 has unity common-mode gain regardless of its differential gain, as does the passive attenuator



Figure 6. 5171/ 158x low-cost application for output to an A/D converter.

shown in Figure 6. This circuit 5 relies entirely upon the A/D converter's common-mode rejection.

For better distortion performance with high-quality A/D converters, and to improve common-mode rejection, consider circuits like the one in Figure 7. The active (buffered) attenuator provides differential drive to the ADC, which improves performance. Note, however, that noise in the 2114 opamps shown will compromise the performance of the 5171/1580 combination by  $\sim$ 3dB at minimum gains, so choose the active devices for low noise as well as good audio performance.

# RFI Protection (and Common-Mode Rejection)

The circuits of Fig 4 through 7 include RFI protection in two sections. Small capacitors ( $C_1$  and  $C_2$ ) are used from the positive and negative signal inputs to chassis ground, along with a larger capacitor ( $C_3$ ) across the two inputs. These components should be located as close as possible to the input signal connector, and are intended to prevent RF from entering the chassis of the device.

A second RF protection network is located close to the 1580, and is intended to prevent any RF picked up inside the unit from reaching the 1580's input, where it might be rectified and cause audio-band interference. This network consists of a pair of larger capacitors ( $C_6$  and  $C_7$ ) to ground and one more capacitor ( $C_8$ ) across the two input lines. If RF is prevented from entering the unit, and none is

generated inside the unit, then these capacitors may be omitted or reduced in value.

The design of these networks was arrived at after some consideration for common-mode rejection. Unbalanced capacitance from either input line (IN+ or IN-) to ground can unbalance common-mode signals, converting them to differential signals, which will be amplified along with the desired (differential) signal. The 1580 differential amplifier in the above circuits offers gain only to differential signals: common-mode signal gain is always 0dB. Therefore, its common-mode rejection is equal to the differential gain.

So long as common-mode signals are not converted to differential ones, this common-mode rejection will prevail. Because they are relatively small, differences in the values of  $C_1$  and  $C_2$  are less likely to cause imbalance than the larger capacitors at  $C_6$  and  $C_7$ . For this reason, we recommend that capacitors  $C_6$  and  $C_7$  should be at least 5% types, in order to ensure matching between their values. Note that  $C_3$  and  $C_8$  affect only differential signals, and thus do not affect common-mode rejection.

## **Power Supply Decoupling**

Power supply decoupling is required for stability of the 1580, the servo in the 5171, and to minimize digital switching noise from propagating on the power supplies. The  $V_{\text{CC}}$  and  $V_{\text{EE}}$  pins should be connected to the same analog supply which powers the analog gain stage, while the  $V_{\text{DD}}$  pins (13 and 21) may be powered in common with other logic circuitry (microprocessors, etc.) in the unit.



Figure 7. 5171/ 158x high-performance application for output to an A/D converter.

THAT recommends one decoupling capacitor ( $C_{16}$ ) for the digital power supply, placed close to pins 20 ( $D_{GND}$ ) and 21 ( $V_{DD}$ ), as these pins connect to the digital output driver bus. Pins 12 ( $D_{GND}$ ) and Pin 13 ( $V_{DD}$ ) should be connected to pins 20 and 21, respectively, through short, low-inductance paths.

 $A_{\text{GND}}$  and  $D_{\text{GND}}$  should be connected together directly under the 5171. Note that the part includes back-to-back diodes limiting the maximum voltage difference between these nodes. If even on a transient basis (e.g., supply spikes) a voltage difference of over 0.5V exists between  $A_{\text{GND}}$  and  $D_{\text{GND}}$ , large currents will flow which may damage the part.

As described above (in the Theory section), the integrated differential servo is required for proper operation of the system as shown in the application schematics. By using the servo amplifier in feedback, output offset can be controlled over a wide range of gains.

In order to optimize settling behavior, THAT recommends that  $C_{12}$  and  $C_{13}$  be approximately one-half the size of  $C_4$  and  $C_5$ . As well, to avoid the servo from contributing noise to the preamplifier, we recommend that the servo's output be divided down by approximately 1000:1 by the combination of  $R_7/R_1$  and  $R_8/R_2$ .

## **Zero Crossing Detector**

The integrated zero-crossing detector may be enabled or disabled. (See the digital control section below for details.) When enabled, it prevents gain changes from occurring until the differential output signal waveform is within  $\pm 5 \mathrm{mV}$  of zero. It is possible that in unusual cases where significant low-frequency material is present, the zero-crossing detector may unacceptably delay a gain change from taking place. A timeout, set by  $R_T$  and  $C_T$ , is provided to force a gain change to occur within  $R_T C_T \mathrm{mS}$  of the time it is requested, even if zero crossing is enabled.

## **Digital Control**

### Reset (RST pin)

Asserting the RST pin low forces all internal registers to their default state (see register definitions in SPI Port section for default values after reset). This

pin is typically connected to system reset or to a port on the host microcontroller.

During reset, the 5171 reads the 3-bit SPI address via the GPO[2:0] pins. These pins are typically connected to pull-up and pull-down resistors to establish the chip address, and serve as general purpose outputs during runtime. THAT Corporation intends to offer features in future versions of the 5171 that will be configured via a pull up resistor on GPO3. Thus, GPO3 should be pulled low by a resistor of  $100k\Omega$  or less on early designs before these new features become available.

#### Busy (BSY pin)

The BSY pin is asserted high when the current gain setting is not equal to the value in the GAIN register, i.e. when a gain update is pending a zero-crossing. This pin may be monitored by the host microcontroller (e.g. connected to an external interrupt pin) in order to hold off a new gain command until the previous gain command has been executed.

Note that in ZERO-CROSSING mode, the BSY pin goes low when a pending gain change has been made. If finer gain steps are implemented in subsequent processing (typically via DSP) this signal can be used to assist in synchronizing subsequent gain changes with those implemented by the 5171. Note, of course, that latency in A/D conversion must be considered when attempting to synchronize digital with analog gain updates.

#### Gain Update Modes (and TRC pin)

The 5171 supports two gain update modes, selected by the MODE bits in the Control/Status Register (Table 13), as follows.

- 1) **IMMEDIATE Mode:** Gain updates are made immediately following a rising edge on the /CS pin.
- 2) **ZERO-CROSSING Mode:** Updates are made on the next output signal zero-crossing after a rising edge on the /CS pin. An RC time constant connected to the TRC pin ( $R_T/C_T$  in Figures  $4\sim7$ ) establishes a time-out period in case a zero-crossing does not occur within a desired time window. The zero-crossing time-out function operates as follows:

| Signal | Pin | I/O             | Function                                                                                                                                                                                                                                                   |
|--------|-----|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CS     | 16  | Input           | Device chip select input, active low. An SPI transfer begins with a high-to-low CS transition and ends with a low-to-high CS transition. When CS is high, SCLK transitions are ignored. Zero-crossing timeout capacitor CT is discharged when CS goes low. |
| SCLK   | 17  | Input           | SPI serial clock input. An SPI master supplies this clock with frequencies up to 10MHz. Data is clocked into the DIN pin on the rising edge of SCLK. Data is clocked out of DOUT pin on the falling edge of SCLK.                                          |
| DIN    | 18  | Input           | SPI serial data input (Master-Out, Slave-In). DIN is MSB first.                                                                                                                                                                                            |
| DOUT   | 19  | Output/Tristate | SPI serial data output (Master-In, Slave-Out). DOUT is a tristate output. DOUT is tristated when CS is high. DOUT is MSB first.                                                                                                                            |

Table 3. SPI signals.

A) C<sub>T</sub> is discharged when /CS goes low (the beginning of an SPI command sequence), and is allowed to start charging when /CS goes high (the end of an SPI command sequence). Note that, for the case of multiple devices with a common chip select line, the fact that C<sub>T</sub> is discharged when /CS goes low means that if one 5171 is waiting for either a zero-crossing or a timeout to occur when a gain update is sent to a second 5171, the timeout of the first device is cancelled. The gain of that device will then only be updated after a zerocrossing is detected or another gain update is addressed to that device. To avoid this, commands to multiple devices with the same chip select line should be spaced in time by an interval that exceeds the timeout period set by  $R_{\scriptscriptstyle T}$  and  $C_{\scriptscriptstyle T}$ (typically 22 msec). Alternatively, the BSY pins on the 5171s can be monitored. The BSY pin will go low as soon as a pending gain update is completed, indicating that it is safe to update the gain on another  $\tilde{\text{device}}$ .<sup>5</sup>

B) Gain is updated on the next zero-crossing or when the voltage on the TRC pin charges to  $0.7*V_{\text{DD}}$  -- whichever event occurs first.

The recommended time constant for  $R_{\text{T}}C_{\text{T}}$  is  ${\sim}22mS$  (e.g.  $C_{\text{T}}=1nF$  and  $R_{\text{T}}{=}22M\Omega$  ).

The choice between IMMEDIATE vs ZERO-CROSSING mode depends on the application. Immediate mode has the advantage of providing immediate gain updates with deterministic latency and the ability to synchronize updates between the mic preamp and subsequent signal processing (e.g. digital interpolation of finer steps in gain), whereas ZERO-CROSSING mode has the advantage of minimizing glitches and zipper noise.

## Serial Peripheral Interface (SPI) Port

### SPI Signals

The 5171 is a Slave device on the SPI bus (the microcontroller host is the Master). The SPI signals are listed in Table 3. Figure 8 and Table 4 show the SPI timing parameters.

The SPI protocol consists of 16-bit read and write commands (Figure 9). In a write operation, data is



Figure 8. SPI Timing.

5. Thanks to Simon Jones of Focusrite for pointing out the importance of this issue.

clocked into the DIN pin, MSB first, on the rising edge of SCLK.

In a read operation, address bits are clocked into the DIN pin, MSB first, on the rising edge of SCLK, and an 8-bit data word is clocked out of the DOUT pin, MSB first, on the falling edge of SCLK.

#### SPI Command Format

SPI read and write commands are comprised of four bitfields, shown in Table 5. The 3-bit device address, A[2:0], specifies which chip on the SPI bus

| Param. | Description                         | Min | Max |
|--------|-------------------------------------|-----|-----|
| t1     | SCLK cycle time                     | 100 | -   |
| t2     | SCLK low time                       | 40  | -   |
| t3     | SCLK high time                      | 40  | -   |
| t4     | CS setup to SCK rising              | 50  | -   |
| t5     | DIN setup time                      | 15  | -   |
| t6     | DIN hold time                       | 15  | -   |
| t7     | SCLK rising to DOUT out of tristate | 5   | 10  |
| t8     | SCLK falling to DOUT valid          | -   | 15  |
| t9     | SCLK falling to CS inactive         | 50  | -   |
| t10    | CS inactive to DOUT tristate        | 5   | 20  |
| t11    | CS inactive to SCLK rising          | 100 | -   |

Table 4. SPI timing parameters (ns).



Figure 9. SPI command word formats (read and write). (See Table 5 for definitions of bitfields.)

| Field  | Function                                                                                                  |
|--------|-----------------------------------------------------------------------------------------------------------|
| A[2:0] | <b>Device address</b> During reset the GPIO[2:0] pins are read as inputs to establish the device address. |
| R/W    | Read/write control<br>R/W = 0 for read<br>R/W = 1 for write                                               |
| R[2:0] | Register Address Specifies which register within the 5171 will be read or written by the command.         |
| D[7:0] | <b>Data</b> For R/W=1 this is the data to be written For R/W=0 the data is ignored                        |

Table 5. SPI command format. (See Figure 9 for timing of the bits within these fields.)

is being targeted. The R/W bit specifies whether this command is a read (0) or write (1) operation. The 3-bit register address, R[2:0], specifies which register within the 5171 will be read or written. The data field, D[7:0], carries data for the command.

#### SPI Registers

SPI Read and Write commands access registers within the 5171. The registers and their addresses are listed in Table 6.

| Register Address: R[2:0] | Function       |
|--------------------------|----------------|
| 000                      | CHIP ID        |
| 001                      | GAIN           |
| 010                      | GPO            |
| 011                      | CONTROL/STATUS |
| 100 ~ 111                | Reserved       |

Table 6. SPI Registers.

## Chip ID Register (R[2:0] = 000)

The read-only Chip ID register identifies the chip version and revision. It consists of a 6-bit Chip code and a 2-bit Revision code, shown in Tables 7-9. The first version of the 5171 returns hex 0x84 (CHIPID = binary 100001; REV 00).

| Bit #   | 7   | 6   | 5   | 4   | 3   | 2   | 1    | 0    |
|---------|-----|-----|-----|-----|-----|-----|------|------|
| Meaning | CH5 | CH4 | CH3 | CH2 | CH1 | CH0 | REV1 | REV0 |
| Туре    | RO   | RO   |

Table 7. Chip ID Register.

| CH[5:0] | Chip Field                               |  |  |  |
|---------|------------------------------------------|--|--|--|
| 100001  | THAT5171 Digital Preamplifier Controller |  |  |  |

Table 8. Chip ID.

| REV[1:0] | Chip Revision |
|----------|---------------|
| 00       | Revision 0    |
| 01       | Revision 1    |
| 10       | Revision 2    |
| 11       | Revision 3    |

Table 9. Chip Revision.

| Gain [5:0] | Gain Register<br>Value (decimal) | Actual Gain (dB) |
|------------|----------------------------------|------------------|
| 000000     | 0                                | 5.6              |
| 000001     | illegal                          | unchanged        |
| 000010     | illegal                          | unchanged        |
| 000011     | illegal                          | unchanged        |
| 000100     | illegal                          | unchanged        |
| 000101     | illegal                          | unchanged        |
| 000110     | illegal                          | unchanged        |
| 000111     | illegal                          | unchanged        |
| 001000     | 8                                | 13.6             |
| 001001     | 9                                | 14.6             |
|            | •••                              | •••              |
| 111110     | 62                               | 67.6             |
| 111111     | 63                               | 68.6             |
| RESET      | 0                                | 5.6              |

Table 10. Gain Register.

#### Gain Register (R[2:0] = 001)

Gain of the 5171 is represented by the 6-bit GAIN register. The value of the GAIN register may be 0, or any value in the range 8 to 63 (decimal) as shown in

Table 10. Note that read-only (RO) bits must be written as zeros. The actual gain setting is 5.6dB higher than the value in the GAIN register.

Values 1 to 7 are not allowed. If an illegal value is written to the GAIN register, the current gain setting will not be changed and the ERR bit in the CONTROL/STATUS register will be set until a valid value is written.

#### GPO Register (R[2:0] = 010)

The GPO register (Table 11) controls the state of the general purpose output pins. A logic 0 in any of the GPO[3:0] bits sets that port low. A logic 1 sets a port high. During reset, the GPO pins are configured as inputs and the device address is read on GPO[2:0]. THAT Corporation intends to offer features in future versions of the 5171 that will be configured via a pull up/down resistor on GPO3. To ensure compatibility with new versions of the chip, GPO3 should be pulled low with a 1-10k $\Omega$  resistor on designs before these new features become available. After reset, the GPO pins are configured as outputs and are available for general use. Note that reading the GPO register returns the GPO[3:0] register bits, not the logic levels of the GPO pins during reset.

| Bit #   | 7  | 6  | 5  | 4  | 3        | 2        | 1        | 0        |
|---------|----|----|----|----|----------|----------|----------|----------|
| Meaning | Х  | Х  | Х  | Х  | GPO<br>3 | GPO<br>2 | GPO<br>1 | GPO<br>0 |
| Туре    | RO | RO | RO | RO | RW       | RW       | RW       | RW       |
| Reset   | 0  | 0  | 0  | 0  | 0        | 0        | 0        | 0        |

Table 11. GPO Register.

## Control/Status Register (R[2:0] = 011)

The CONTROL/STATUS register controls the mode of the chip and returns current chip status. During a write to this register, the read-only bits must be written as zeros. The register fields are defined in Table 12, and the bitfields are described in Table 13.

| Bit #   | 7   | 6    | 5   | 4    | 3    | 2    | 1         | 0         |
|---------|-----|------|-----|------|------|------|-----------|-----------|
| Meaning | BSY | Rsvd | ERR | Rsvd | Rsvd | Rsvd | Mode<br>1 | Mode<br>0 |
| Type    | RO  | RO   | RO  | RO   | RO   | RW   | RW        | RW        |
| Reset   | 0   | 0    | 0   | 0    | 0    | 0    | 0         | 0         |

Table 12. Control/Status Register.

| Bit(s)    | Description                                                                                                                                                            |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MODE[1:0] | Gain control mode 00 - Immediate gain updates 01 - Gain update on zero crossings 10 - Reserved 11 - Reserved                                                           |
| Reserved  | Unused                                                                                                                                                                 |
| Reserved  | Unused                                                                                                                                                                 |
| Reserved  | Unused                                                                                                                                                                 |
| ERR       | Gain Error 0 - No error 1 - Error If an illegal value is written to the GAIN register, it is ignored and the ERR bit is set until a valid gain value is written.       |
| Reserved  | Unused                                                                                                                                                                 |
| BSY       | Busy 0 - Not busy, the switched resistors have been updated by the value in the GAIN register 1 - Busy, a change to the switched resistors is pending a zero-crossing. |

Table 13. Control/Status Register Bits.

# Using the GPOs to Control Preamplifier Functions

While the General Purpose Outputs (GPOs) can be used to control any binary state functions, they are primarily intended to be used to control analog functions associated with a preamplifier. Figure 10 is a block diagram showing THAT 5171 GPO outputs controlling typical preamp functions such as an input pad (GPO0), mic/line switching (GPO1), signal polarity (GPO2), and phantom power (GPO3). There are many ways to control each of these functions, each with its own tradeoffs. See Design Note 140 ("Input and Output Circuits for THAT Preamplifier ICs") for basic circuit ideas on how to implement this control using relays.

#### Driving Relays from GPOs

Frequently, the switches which control analog functions will be relays. Relays will generally require a buffer to provide current to drive their coils without excessively loading the 5171.

Figure 11 provides examples of a discrete NPN buffer suitable to drive relays, and a discrete PNP buffer suitable to drive LEDs from the GPO outputs. (Of course, an NPN could be used to light an Led and a PNP to drive a relay, though the available voltage at the GPO pins may make it easier to drive a relay from an NPN driver.) Because the GPO pins are used as inputs for the device's SPI address during reset, the choice of buffer has an influence on the address which the 5171 will assume following reset.

# Setting the SPI Address Via Hardware Design

If a hard-wired SPI address is appropriate for the application, the address may be set by choosing the polarity of buffer. During reset, NPN drivers provide the corresponding GPO with a low logic level ("0"), while PNP drivers provide a high logic ("1") condition. The difference in logic levels stems from the base-emitter junction and associated bias resistors acting as a pull-up (PNP) or pull-down (NPN) on each pin in its address-setting mode (during reset).

After reset, the GPO outputs are initialized to logic 0. With PNP buffers the immediate post-reset condition is On. If this is an undesirable condition the 5171 should be immediately initialized to the proper state by setting the corresponding GPO output to a logic 1 level.

## Flexibility in SPI Address Setting with a Tri-State Buffer

Figure 12 shows a circuit using a 74LV125A tristate buffer. This offers greater flexibility by making the SPI address independent of the load connected to the ultimate GPO outputs, shown at  $GPO'O\sim GPO'3$ .

Besides making the SPI address independent of buffer polarity, the tri-state buffer increases the output drive compared to that available from the 5171. One additional benefit of the circuit shown is that during reset, the buffers prevent the address-setting resistors from turning on circuitry connected to the GPO' connections. During reset, the GPO output buffers, sections A-D, are tri-stated by their output enable /OE. This is accomplished by complementing the /RST line using inverter E.



Figure 10. GPO outputs control preamp functions.

The 5171 SPI address is set by pull-up or pull-down resistors R0A through R2B. In the example above the address is "101b" or "5d". The value of the pull-up resistors typically range from 4.7k to 47k.

## Add R4B to Ensure Future Compatibility

In future revisions of the 5171, THAT has plans to use GPO3 as an input to set alternate SPI operation modes. To ensure compatibility with future versions of the 5171, current designs should include R3B.

## Field Programming the SPI Address

If the SPI address must be field programmable, a combination of strong pull-up and weak pull-down may be used in conjunction with switches, links, or jumpers as shown in Figure 12 in the dotted box. In the above example the pull-up is  $4.7k\Omega,$  the pull-down is  $47k\Omega.$ 



Figure 11. Output drivers polarity sets 5171 address during reset.



Figure 12. 5171 device addressing with buffered GPO outputs.

## **SPI Bus Topologies**

The 5171 SPI port is very flexible, supporting single-device and multiple-device applications and read-back of internal registers. Figures 13 through 15 show several common configurations. Note that the 5171 always operates as the SLAVE device on an SPI bus.

The configuration of Figure 14 allows read and write operations to be communicated to individual devices by addressing them individually. In order to send commands to multiple devices in parallel, see the configuration in Figure 15. This configuration supports parallel write operations to multiple 5171s with the same chip address when their chip selects are asserted together. Note that in this configuration, read operations cannot be performed in parallel due to contention on DOUT.



Figure 13. Single 5171 connected to a host microcontroller.



Figure 14. Multiple 5171 ICs connected in parallel to a host microcontroller.



Figure 15. Multiple 5171 ICs connected in parallel to a host microcontroller, with independent chip selects.

## **PCB Layout Information**

The 5171 and 1580 are intended to lay out sideby-side, with pins 1 through 4 on the 1580 facing pins 1 through 7 on the 5171. See Figure 16 for a suggested layout.

Designers should take care to minimize capacitance on the Rg pins, and to ensure that power supply lines do not run close and/or parallel to either the input signal lines or the traces and pins connected to the Rg pins. For current feedback amplifiers such as the 1580, stray capacitance to ground or power planes results in higher gains at high frequencies. As a result, mismatches in the capacitance on these two nodes will degrade common-mode performance at high frequencies.

Additionally, power supply lines, which often carry non-linear (e.g., half-wave rectified) versions of the signal can magnetically and capacitively couple into the input and Rg lines. This can create distortion, particularly at high gains.

Therefore, THAT recommends avoiding ground plane under the Rg1 and Rg2 pins and associated traces. We also recommend a symmetrical PCB layout to match the capacitance on these nodes.

As is customary with QFN packages, we recommend that the metal "slug" on the bottom of the QFN package be soldered to provide physical attachment and improve thermal performance. The QFN's thermal resistance with the slug soldered to the PCB is not yet determined, but will be lower than the unsoldered resistance of 90° C/W. The slug may be left un-connected electrically, or connected to  $V_{\rm EE}$ .

When laying out the board, we recommend following advice offered by Henry W. Ott in his recent

book <u>Electromagnetic Compatibility Engineering</u>, published in August 2009 by Wiley (ISBN: 978-0-470-18930-6). In it, Mr. Ott recommends laying out the digital and analog ground scheme using ground planes as if they were separate planes, but do not actually separate them in the final design. As noted earlier, all bypass capacitors should be located very close to their respective power and ground pins. In particular, for the digital supplies,  $C_{16}$  should connect close to pins 20 and 21, with a short, low-inductance path running from pin 21 to pin 13, and another one from pin 12 to 20.

A useful reference for PCB layout is the demonstration circuit board for the 5171/1580 part pair, available from THAT. While the board itself is of course useful to designers, the layout and schematic are published in the data sheet which covers the board, and is available for downloading from THAT's web site.



Figure 16. Recommended THAT158x/THAT5171 PCB Layout (mounted on same-side of PCB).

# Package and Soldering Information

| Package Characteristics      |               |                                                    |                                 |             |  |
|------------------------------|---------------|----------------------------------------------------|---------------------------------|-------------|--|
| Parameter                    | Symbol        | Conditions                                         | Тур                             | Units       |  |
| Package Style                |               | See Fig. 17 for dimensions                         | 32 Pin QFN                      |             |  |
| Thermal Resistance           | $\theta_{JA}$ | QFN package, and thermal pad not soldered to board | 90                              | °C/W        |  |
| Environmental Regulation Com | pliance       | Complie                                            | s with January 27, 2003 RoHS re | equirements |  |
| Soldering Reflow Profile     |               |                                                    | JEDEC JESD22-A113-D (250 °      | PC)         |  |
| Moisture Sensitivity Level   | MSL           | Above-referenced JEDEC soldering profile           | 3                               |             |  |

The THAT 5171 is available in a 7mm x 7mm 32-pin QFN Package. The package dimensions are shown in Figure 17. Pinouts are given in Table 1.

The 5171 is lead free and RoHS compliant. Material Declaration Data Sheets on the parts are

available at our web site, www.thatcorp.com or upon request. For ordering information, see Table 14.

| Package    | Order Number |  |  |
|------------|--------------|--|--|
| 32 pin QFN | 5171N32-U    |  |  |

Table 14. Ordering information.



Figure 17. 7 x 7mm QFN32 Package Dimensions.

# **Revision History**

| Revision | ECO  | Date           | Changes                                                                                                                                                                                                                                                     | Page                       |
|----------|------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| 00       | _    | September 2009 | Preliminary release                                                                                                                                                                                                                                         |                            |
| 01       | 2341 | October 2009   | Corrected error in figure six, input inverted.                                                                                                                                                                                                              | 10                         |
| 02       | 2364 | January 2010   | Corrected error in Table 6 - SPI registers<br>Corrected error in Table 8 - Chip ID                                                                                                                                                                          | 12<br>13                   |
| 03       | 2442 | July 2010      | Revised Input Offset Voltage specification. Revised Max and Min Output Current specs. Added clarification to package slug soldering text. Corrected pin number in bypass cap layout text. Updated Thermal Resistance spec. Removed "Preliminary" watermark. | 3<br>17<br>17<br>18<br>All |
| 04       | 2476 | December 2010  | Minor typographical corrections.                                                                                                                                                                                                                            | _                          |
| 05       | 2659 | February 2012  | Revised Max Output Current specification                                                                                                                                                                                                                    | 3                          |
| 06       | 2766 | March 2013     | Expanded text in "Gain Update Modes" section 2-A.<br>Corrected typo in the PCB Layout section                                                                                                                                                               | 12<br>17                   |
| 07       | 2873 | May 2014       | Optimized capacitor values in application figures                                                                                                                                                                                                           | _                          |
| 08       | 2898 | August 2014    | Removed text reference to forthcoming design note                                                                                                                                                                                                           | 14                         |
| 09       | 2960 | March 2016     | Changed references of THAT1570 to THAT1580.<br>Add note to GPO outputs in application figures.                                                                                                                                                              | _                          |
| 10       | 3018 | October 2017   | Corrected references in PCB Layout Section text from "IN1" and "IN2" to "Rg1" and "Rg2".                                                                                                                                                                    | 17                         |
| 11       | 3046 | March 2019     | Added "ESD Protection and Turn-on Time" to Theory of Operation section and Appendix 1.                                                                                                                                                                      | 7, 20                      |

# Appendix 1

# ESD Protection and Turn-on Time (Additional Information)

A simplified schematic of the ESD protection scheme is shown in Figure 18. During an ESD event ESD stress currents are diverted through the ESD protection diodes DP and DN. Positive stress currents are steered to the DGND bus via a timer-controlled supply clamp, shown in simplified form in Figure 19. The clamp MOSFET MP turns on once its gate-to-source voltage exceeds  $\sim 1.5~\rm V$ . The clamp remains on for a time period controlled by the R-C timer shown in Figure 19, nominally a few microseconds, which is longer than an ESD event.

The clamp is also activated during the initial turn-on of the 3.3V power supply. The clamp turns off once C in Figure 19 charges to about 1.5V. Since clamp transistor MP is on at power up, the power supply may initially be held low, which will delay charging C. The part will not start up until C reaches  $\sim 1.5$ V.

If the power supply is capable of sourcing the initial surge current required to bring the supply voltage above 1.5V while the clamp is on, the turn on will be quite fast. However, if the supply is current limited, the turn-on time will be extended. Furthermore, because the R and C in Figure 19 are implemented with MOS devices, and because the threshold voltage of the clamp device MP varies with temperature, this turn-on behavior varies with temperature, as shown in Figure 3.

Also, as mentioned earlier, all the digital I/O pins are connected to the same ESD protection system. Until the clamp deactivates during power up, the SPI input pins will be drawn low, and the SPI interface will not respond to external commands. This behavior is not hazardous to the 5171, and there are no requirements for supply sequencing of the high-voltage analog supplies with respect to the 3.3V logic supply, as long as the V- pin (substrate) is never more positive than .3 V above the DGND pin.



Figure 18. 5171 ESD protection scheme



Figure 19. 5171 Supply Clamp Structure

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

THAT Corporation: 5171N32-UR 5171N32-UR