

Sample &

Buv



# LP38852-ADJ

SNVS482F - JANUARY 2007 - REVISED DECEMBER 2015

Support &

Community

20

LP38852-ADJ 1.5-A Fast-Response High-Accuracy Adjustable LDO Linear Regulator With Enable and Soft-Start

Technical

Documents

# 1 Features

- Input V<sub>IN</sub> Range 0.93 V to 5.5 V
- Adjustable V<sub>OUT</sub> Range 0.8 V to 1.8 V
- Wide  $V_{\text{BIAS}}$  Supply Operating Range 3 V to 5.5 V
- Dropout Voltage of 130 mV (Typical) at 1.5-A Load Current
- Precision Output Voltage Across All Line and Load Conditions:
  - ±1.5% V<sub>ADJ</sub> for T<sub>J</sub> = 25°C
  - $\pm 2\% V_{ADJ}$  for  $0^{\circ}C \le T_{J} \le \pm 125^{\circ}C$
  - $\pm 3\% V_{ADJ}$  for  $-40^{\circ}C \le T_{J} \le +125^{\circ}C$
- Overtemperature and Overcurrent Protection
- Stable with 10-µF Ceramic Capacitors
- Available in 7-pin TO-220, 7-Pin DDPAK/TO-263, and 8-Pin SO PowerPAD<sup>™</sup> Packages
- -40°C to +125°C Operating Junction Temperature Range

# 2 Applications

- ASIC Power Supplies In:
  - Desktops, Notebooks, and Graphics Cards, Servers
  - Gaming Set Top Boxes, Printers and Copiers
- Server Core and I/O Supplies
- DSP and FPGA Power Supplies
- SMPS Post-Regulator

# 3 Description

Tools &

Software

The LP38852-ADJ is a high-current, fast-response regulator which can maintain output voltage regulation with extremely low input-to-output voltage drop. Fabricated on a CMOS process, the device operates from two input voltages: V<sub>BIAS</sub> provides voltage to drive the gate of the N-MOS power transistor, while VIN is the input voltage which supplies power to the load. The use of an external bias rail allows the part to operate from ultralow VIN voltages. Unlike bipolar regulators, the CMOS architecture consumes extremely low quiescent current at any output load current. The use of an N-MOS power transistor results in wide bandwidth, yet minimum external capacitance is required to maintain loop stability.

The fast transient response of this device makes it suitable for use in powering DSP, microcontroller core voltages, and switch-mode power supply post-regulators.

*Dropout Voltage:* 130 mV (typical) at 1.5-A load current.

Low Ground Pin Current: 10 mA (typical) at 1.5-A load current.

Soft Start: Programmable soft-start time.

#### Device Information<sup>(1)</sup>

| PART<br>NUMBER | PACKAGE          | BODY SIZE (NOM)    |  |  |
|----------------|------------------|--------------------|--|--|
|                | DDPAK/TO-263 (7) | 10.10 mm × 8.89 mm |  |  |
| LP38852-ADJ    | TO-220 (7)       | 14.986 × 10.16 mm  |  |  |
|                | SO PowerPAD (8)  | 4.89 mm × 3.90 mm  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### **Typical Application Circuit**



NSTRUMENTS

www.ti.com

Page

XAS

# **Table of Contents**

| 1 | Feat | tures 1                            |
|---|------|------------------------------------|
| 2 | Арр  | lications1                         |
| 3 | Des  | cription1                          |
| 4 | Rev  | ision History 2                    |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications                        |
|   | 6.1  | Absolute Maximum Ratings 4         |
|   | 6.2  | ESD Ratings 4                      |
|   | 6.3  | Recommended Operating Conditions 4 |
|   | 6.4  | Thermal Information 5              |
|   | 6.5  | Electrical Characteristics 5       |
|   | 6.6  | Timing Requirements 6              |
|   | 6.7  | Typical Characteristics 7          |
| 7 | Deta | ailed Description 11               |
|   | 7.1  | Overview 11                        |
|   | 7.2  | Functional Block Diagram 11        |
|   |      |                                    |

|    | 7.3  | Feature Description                      | 11 |
|----|------|------------------------------------------|----|
|    | 7.4  | Device Functional Modes                  | 14 |
| 8  | App  | lication and Implementation              | 15 |
|    | 8.1  | Application Information                  | 15 |
|    | 8.2  | Typical Application                      | 15 |
| 9  | Pow  | er Supply Recommendations                | 19 |
| 10 | Lay  | out                                      | 19 |
|    | 10.1 | Layout Guidelines                        | 19 |
|    | 10.2 | Layout Examples                          | 20 |
| 11 | Dev  | ice and Documentation Support            | 21 |
|    | 11.1 | Documentation Support                    | 21 |
|    | 11.2 | Community Resources                      |    |
|    |      | Trademarks                               |    |
|    | 11.4 | Electrostatic Discharge Caution          | 21 |
|    | 11.5 | Glossary                                 | 21 |
| 12 |      | hanical, Packaging, and Orderable mation | 21 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision E (April 2013) to Revision F

| • | Added Device Information and Pin Configuration and Functions sections, ESD Ratings and Thermal Information tables, Feature Description, Device Functional Modes, Application and Implementation, Power Supply Recommendations, Layout, Device and Documentation Support, and Mechanical, Packaging, and Orderable Information sections. | 1  |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| • | Deleted Lead temperature from Abs Max table; it is in POA                                                                                                                                                                                                                                                                               | 4  |
| • | Updated thermal information                                                                                                                                                                                                                                                                                                             | 5  |
| • | Deleted out-of-date heatsinking subsections                                                                                                                                                                                                                                                                                             | 17 |
|   |                                                                                                                                                                                                                                                                                                                                         |    |

| Changes from Revision D (April 2013) to Revision E |                                                    |      |
|----------------------------------------------------|----------------------------------------------------|------|
| •                                                  | Changed layout of National Data Sheet to TI format | . 19 |



# 5 Pin Configuration and Functions





#### **Pin Functions**

DAP Connect to GND

5 SS

ADJ 1

OUT 2

3 Γ

BIAS

GND 4

| PIN  |              |        |             | TYPE | DECODIDITION                                                                                                                                                   |
|------|--------------|--------|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | DDPAK/TO-263 | TO-220 | SO PowerPAD | TYPE | DESCRIPTION                                                                                                                                                    |
| ADJ  | 5            | 5      | 1           | 0    | The feedback connection to set the output voltage                                                                                                              |
| BIAS | 7            | 7      | 3           | I    | The supply for the internal control and reference circuitry.                                                                                                   |
| EN   | 2            | 2      | 6           | I    | Device enable, High = On, Low = Off.                                                                                                                           |
| GND  | 4            | 4      | 4           | GND  | Ground                                                                                                                                                         |
| IN   | 3            | 3      | 7           | I    | The unregulated voltage input                                                                                                                                  |
| N/C  | -            | -      | 8           | _    | No internal connection                                                                                                                                         |
| OUT  | 6            | 6      | 2           | 0    | The regulated output voltage                                                                                                                                   |
| SS   | 1            | 1      | 5           | 0    | Soft-start capacitor connection. Used to control the rise time of $V_{\mbox{\scriptsize OUT}}$ at turnon.                                                      |
| ТАВ  | ТАВ          | TAB    | _           | _    | The KTW and NDZ TAB is a thermal and electrical connection that is physically attached to the backside of the die, and used as a thermal heat-sink connection. |
| DAP  | —            | _      | DAP         |      | The SO PowerPAD DAP is a thermal connection only that is physically attached to the backside of the die, and used as a thermal heat-sink connection.           |

# 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                                               | MI | N         | MAX       | UNIT |
|-----------------------------------------------|----|-----------|-----------|------|
| V <sub>IN</sub> supply voltage (survival)     | -0 | .3        | 6         | V    |
| V <sub>BIAS</sub> supply voltage (survival)   | -0 | .3        | 6         | V    |
| V <sub>SS</sub> soft-start voltage (survival) | -0 | .3        | 6         | V    |
| V <sub>OUT</sub> voltage (survival)           | -0 | .3        | 6         | V    |
| I <sub>OUT</sub> current (survival)           | lı | nternally | y Limited |      |
| Junction temperature                          | -4 | .0        | 150       | °C   |
| Power dissipation <sup>(3)</sup>              | I  | nternally | y Limited |      |
| Storage temperature, T <sub>stg</sub>         | -6 | 5         | 150       | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, contact the TI Sales Office/ Distributors for availability and specifications.

(3) Device power dissipation must be de-rated based on device power dissipation (P<sub>D</sub>), ambient temperature (T<sub>A</sub>), and package junction to ambient thermal resistance (R<sub>0JA</sub>). Additional heat-sinking may be required to ensure that the device junction temperature (T<sub>J</sub>) does not exceed the maximum operating rating. See the *Application and Implementation* section for details.

### 6.2 ESD Ratings

|                                |                  |                                                                 | VALUE | UNIT |
|--------------------------------|------------------|-----------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostat | ic discharge Hur | man-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                            |                                                               | MIN | NOM MAX                            | UNIT |
|------------------------------------------------------------|---------------------------------------------------------------|-----|------------------------------------|------|
| V <sub>IN</sub> supply voltage (survival)                  |                                                               |     | $(V_{OUT} + V_{DO})$ to $V_{BIAS}$ | V    |
|                                                            | $0.8 \text{ V} \leq \text{V}_{\text{OUT}} \leq 1.2 \text{ V}$ | 3   | 5.5                                | V    |
| V <sub>BIAS</sub> supply voltage (survival) <sup>(1)</sup> | 1.2 V < V <sub>OUT</sub> ≤ 1.8 V                              | 4.5 | 5.5                                | V    |
| V <sub>EN</sub> voltage                                    |                                                               | 0   | V <sub>BIAS</sub>                  | V    |
| I <sub>OUT</sub>                                           |                                                               | 0   | 3                                  | mA   |
| Junction temperature <sup>(2)</sup>                        |                                                               | -40 | 125                                | °C   |

(1)  $V_{\text{IN}}$  cannot exceed either  $V_{\text{BIAS}}$  or 4.5 V, whichever value is lower.

(2) Device power dissipation must be de-rated based on device power dissipation (P<sub>D</sub>), ambient temperature (T<sub>A</sub>), and package junction-toambient thermal resistance (R<sub>0JA</sub>). Additional heat sinking may be required to ensure that the device junction temperature (T<sub>J</sub>) does not exceed the maximum operating rating. See the *Application and Implementation* section for details.  $\Psi_{JB}$ 

 $\mathsf{R}_{\theta J\underline{\mathsf{C}}(bot)}$ 

#### Thermal Information 6.4

| 0.4 1                         |                                            |                    |              |                   |      |
|-------------------------------|--------------------------------------------|--------------------|--------------|-------------------|------|
|                               |                                            | LP38852-ADJ        |              |                   |      |
| THERMAL METRIC <sup>(1)</sup> |                                            | KTW (DDPAK/TO-263) | NDZ (TO-220) | DDA (SO PowerPAD) | UNIT |
|                               |                                            | 7 PINS             | 7 PINS       | 8 PINS            |      |
| R <sub>θJA</sub>              | Junction-to-ambient thermal resistance     | 34.3               | 34.0         | 48.4              | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance  | 37.6               | 36.4         | 54.6              | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance       | 25.3               | 25.0         | 29.1              | °C/W |
| Ψ <sub>JT</sub>               | Junction-to-top characterization parameter | 6.6                | 6.3          | 9.6               | °C/W |

23.6

n/a

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application (1) report, SPRA953.

24.0

n/a

### 6.5 Electrical Characteristics

Junction-to-board characterization parameter

Junction-to-case (bottom) thermal resistance

Unless otherwise specified:  $V_{OUT} = 0.8 \text{ V}, V_{IN} = V_{OUT(NOM)} + 1 \text{ V}, V_{BIAS} = 3 \text{ V}, V_{EN} = V_{BIAS}, I_{OUT} = 10 \text{ mA}, C_{IN} = C_{OUT} = 10 \mu\text{F}, V_{OUT} = 10$  $C_{BIAS} = 1 \ \mu F$ ,  $C_{SS} =$  open; typical (TYP) limits are for  $T_J = 25^{\circ}C$  only, and minimum (MIN) and maximum (MAX) limits apply over the junction temperature (T<sub>J</sub>) range of -40°C to +125°C. Minimum and maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at T<sub>J</sub> = 25°C, and are provided for reference purposes only.

|                                      | PARAMETER                                              | TEST CONDITIONS                                                                                                                                                                                                            | MIN   | TYP  | MAX   | UNIT |  |
|--------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|--|
| V <sub>ADJ</sub>                     |                                                        | $ \begin{array}{l} V_{OUT(NOM)} + 1 \ V \leq V_{IN} \leq V_{BIAS} \leq 4.5 \ V^{(1)} \\ 3 \ V \leq V_{BIAS} \leq 5.5 \ V, \ 10 \ mA \leq I_{OUT} \leq 1.5 \ A \\ T_J = 25^{\circ}C \end{array} $                           | 492.5 | 500. | 507.5 |      |  |
|                                      | V <sub>ADJ</sub> accuracy                              | $ \begin{array}{l} V_{OUT(NOM)} + 1 \ V \leq V_{IN} \leq V_{BIAS} \leq 4.5 \ V^{(1)} \\ 3 \ V \leq V_{BIAS} \leq 5.5 \ V, \ 10 \ mA \leq I_{OUT} \leq 1.5 \ A \end{array} $                                                | 485   |      | 515   | mV   |  |
|                                      |                                                        | $ \begin{split} & V_{OUT(NOM)} + 1 \ V \leq V_{IN} \leq V_{BIAS} \leq 4.5 \ V^{(1)} \\ & 3 \ V \leq V_{BIAS} \leq 5.5 \ V, \\ & 10 \ mA \leq I_{OUT} \leq 1.5 \ A, \\ & 0^\circ C \leq T_J \leq +125^\circ C \end{split} $ | 490   | 500. | 510   |      |  |
| V                                    | V rongo                                                | $3 \text{ V} \leq \text{V}_{\text{BIAS}} \leq 5.5 \text{ V}$                                                                                                                                                               | 0.8   |      | 1.2   | V    |  |
| V <sub>OUT</sub>                     | V <sub>OUT</sub> range                                 | $4.5 \text{ V} \leq \text{V}_{\text{BIAS}} \leq 5.5 \text{ V}$                                                                                                                                                             | 0.8   |      | 1.8   | 1.8  |  |
| $\Delta V_{OUT} / \Delta V_{IN}$     | Line regulation, V <sub>IN</sub> <sup>(2)</sup>        | $V_{OUT(NOM)}$ +1 V ≤ $V_{IN}$ ≤ $V_{BIAS}$                                                                                                                                                                                |       | 0.04 |       | %/V  |  |
| $\Delta V_{OUT} / \Delta V_{BIAS}$   | Line regulation, V <sub>BIAS</sub> <sup>(2)</sup>      | $3 \text{ V} \leq \text{V}_{\text{BIAS}} \leq 5.5 \text{ V}$                                                                                                                                                               |       | 0.1  |       | %/V  |  |
| ΔV <sub>OUT</sub> /ΔI <sub>OUT</sub> | Output voltage load regulation <sup>(3)</sup>          | 10 mA ≤ I <sub>OUT</sub> ≤ 1.5 A                                                                                                                                                                                           |       | 0.2  |       | %/A  |  |
| M                                    | Dropout voltage <sup>(4)</sup>                         | I <sub>OUT</sub> = 1.5 A, T <sub>J</sub> = 25°C                                                                                                                                                                            |       | 130  | 165   | mV   |  |
| V <sub>DO</sub>                      |                                                        | I <sub>OUT</sub> = 1.5 A                                                                                                                                                                                                   |       |      | 180   |      |  |
|                                      | Quiescent current drawn from<br>V <sub>IN</sub> supply | $V_{OUT} = 0.8 \text{ V}, V_{BIAS} = 3 \text{ V}$<br>10 mA $\leq I_{OUT} \leq 1.5 \text{ A}$<br>T <sub>J</sub> = 25°C                                                                                                      |       | 7    | 8.5   | mA   |  |
| I <sub>GND(IN)</sub>                 |                                                        | $V_{OUT} = 0.8 \text{ V}, V_{BIAS} = 3 \text{ V}$<br>10 mA $\leq I_{OUT} \leq 1.5 \text{ A}$                                                                                                                               |       |      | 9     |      |  |
|                                      |                                                        | $V_{EN} \le 0.5 \text{ V}, \text{ T}_{J} = 25^{\circ}\text{C}$                                                                                                                                                             |       | 1    | 100   |      |  |
|                                      |                                                        | V <sub>EN</sub> ≤ 0.5 V                                                                                                                                                                                                    |       |      | 300   | μA   |  |
|                                      |                                                        | 10 mA $\leq$ I <sub>OUT</sub> $\leq$ 1.5 A, T <sub>J</sub> = 25°C                                                                                                                                                          |       | 3    | 3.8   | m۸   |  |
|                                      | Quiescent current drawn from                           | 10 mA ≤ I <sub>OUT</sub> ≤ 1.5 A                                                                                                                                                                                           |       |      | 4.5   | mA   |  |
| I <sub>GND</sub> (BIAS)              | V <sub>BIAS</sub> supply                               | $V_{EN} \le 0.5 \text{ V}, \text{ T}_{J} = 25^{\circ}\text{C}$                                                                                                                                                             |       | 100  | 170   |      |  |
|                                      |                                                        | V <sub>EN</sub> ≤ 0.5 V                                                                                                                                                                                                    |       |      | 200   | μA   |  |

 $V_{\text{IN}}$  cannot exceed either  $V_{\text{BIAS}}$  or 4.5 V, whichever value is lower. (1)

Output voltage line regulation is defined as the change in output voltage from nominal value resulting from a change in input voltage. (2)

(3)Output voltage load regulation is defined as the change in output voltage from nominal value as the load current increases from no load to full load.

Dropout voltage is defined as the input to output voltage differential ( $V_{IN} - V_{OUT}$ ) where the input voltage is low enough to cause the (4)output voltage to drop 2% from the nominal value.

LP38852-ADJ

°C/W

°C/W

SNVS482F - JANUARY 2007 - REVISED DECEMBER 2015

29.0

4.3



#### LP38852-ADJ

SNVS482F-JANUARY 2007-REVISED DECEMBER 2015

www.ti.com

### **Electrical Characteristics (continued)**

Unless otherwise specified:  $V_{OUT} = 0.8 \text{ V}$ ,  $V_{IN} = V_{OUT(NOM)} + 1 \text{ V}$ ,  $V_{BIAS} = 3 \text{ V}$ ,  $V_{EN} = V_{BIAS}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $C_{IN} = C_{OUT} = 10 \mu\text{F}$ ,  $C_{BIAS} = 1 \mu\text{F}$ ,  $C_{SS}$  = open; typical (TYP) limits are for  $T_J = 25^{\circ}\text{C}$  only, and minimum (MIN) and maximum (MAX) limits apply over the junction temperature ( $T_J$ ) range of  $-40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ . Minimum and maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}\text{C}$ , and are provided for reference purposes only.

|                           | PARAMETER                                                                  | TEST CONDITIONS                                                                              | MIN | TYP  | MAX  | UNIT              |  |
|---------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----|------|------|-------------------|--|
| UVLO                      | Undervoltage lockout threshold                                             | $V_{BIAS}$ rising until device is functional $T_J=25^\circ\text{C}$                          | 2.2 | 2.45 | 2.7  | V                 |  |
|                           | -                                                                          | V <sub>BIAS</sub> rising until device is functional                                          | 2   |      | 2.9  |                   |  |
| UVLO <sub>(HYS)</sub>     | Undervoltage lockout hysteresis                                            | $V_{BIAS}$ falling from UVLO threshold until device is non-functional $T_J = 25^{\circ}C$    | 60  | 150  | 300  | mV                |  |
| ((110)                    | с <i>,</i>                                                                 | V <sub>BIAS</sub> falling from UVLO threshold until device is non-functional                 | 50  |      | 350  |                   |  |
| I <sub>SC</sub>           | Output short-circuit current                                               |                                                                                              |     | 4.5  |      | А                 |  |
| SOFT-START                |                                                                            |                                                                                              |     |      |      |                   |  |
| r <sub>SS</sub>           | Soft-start internal resistance                                             |                                                                                              | 11  | 13.5 | 16   | kΩ                |  |
| t <sub>SS</sub>           | Soft-start time<br>t <sub>SS</sub> = C <sub>SS</sub> × r <sub>SS</sub> × 5 | C <sub>SS</sub> = 10 nF                                                                      |     | 675  |      | μs                |  |
| ENABLE                    |                                                                            |                                                                                              |     |      |      |                   |  |
| I <sub>EN</sub>           | ENABLE pin current                                                         | $V_{EN} = V_{BIAS}$                                                                          |     | 0.01 |      | μΑ                |  |
|                           |                                                                            | $V_{EN} = 0 \text{ V}, \text{ V}_{BIAS} = 5.5 \text{ V}, \text{ T}_{J} = 25^{\circ}\text{C}$ | -19 | -30  | -40  |                   |  |
|                           |                                                                            | V <sub>EN</sub> = 0 V, V <sub>BIAS</sub> = 5.5 V                                             | -13 |      | -51  |                   |  |
| V <sub>EN(ON)</sub>       | Enable voltage threshold                                                   | $V_{EN}$ rising until output = ON, $T_J = 25^{\circ}C$                                       | 1   | 1.25 | 1.5  | V                 |  |
|                           |                                                                            | V <sub>EN</sub> rising until output = ON                                                     | 0.9 |      | 1.55 |                   |  |
| V <sub>EN(HYS)</sub>      | Enable voltage hysteresis                                                  | $V_{EN}$ falling from $V_{EN(ON)}$ until Output = OFF $T_J = 25^{\circ}C$                    | 50  | 100  | 150  | mV                |  |
| 2.1(0)                    | 0.1                                                                        | $V_{EN}$ falling from $V_{EN(ON)}$ until Output = OFF                                        | 30  |      | 200  |                   |  |
| AC PARAMET                | ERS                                                                        | · · · · · ·                                                                                  |     |      | ,    |                   |  |
|                           | Ripple rejection for V <sub>IN</sub> input                                 | $V_{\rm IN} = V_{\rm OUT(NOM)} + 1 \text{ V},$<br>f = 120 Hz                                 |     | 80   |      | dB                |  |
| PSRR (V <sub>IN</sub> )   | voltage                                                                    | $V_{IN} = V_{OUT(NOM)} + 1 V,$<br>f = 1  kHz                                                 |     | 65   |      | aв                |  |
|                           | Ripple rejection for V <sub>BIAS</sub>                                     | $V_{\text{BIAS}} = V_{\text{OUT(NOM)}} + 3 \text{ V},$<br>f = 120 Hz                         |     | 58   |      |                   |  |
| PSRR (V <sub>BIAS</sub> ) | voltage                                                                    | $V_{BIAS} = V_{OUT(NOM)} + 3 V,$<br>f = 1  kHz                                               |     | 58   |      | dB                |  |
|                           | Output noise density                                                       | f = 120 Hz                                                                                   |     | 1    |      | µV/√Hz            |  |
| e <sub>n</sub>            |                                                                            | BW = 10 Hz - 100 kHz                                                                         |     | 150  |      | μV <sub>RMS</sub> |  |
|                           | Output noise voltage                                                       | BW = 300 Hz - 300 kHz                                                                        |     | 90   |      |                   |  |
| THERMAL PA                | RAMETERS                                                                   |                                                                                              |     |      |      |                   |  |
| T <sub>SD</sub>           | Thermal shutdown junction temperature                                      |                                                                                              |     | 160  |      | °C                |  |
| T <sub>SD(HYS)</sub>      | Thermal shutdown hysteresis                                                |                                                                                              |     | 10   |      | °C                |  |

#### 6.6 Timing Requirements

|                  |                                                                              | MIN | NOM | MAX | UNIT |
|------------------|------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>OFF</sub> | Turnoff delay time, R <sub>LOAD</sub> x C <sub>OUT</sub> << t <sub>OFF</sub> |     | 20  |     | μs   |
| t <sub>ON</sub>  | Turnon delay time, R <sub>LOAD</sub> x C <sub>OUT</sub> << t <sub>ON</sub>   |     | 15  |     | μs   |



### 6.7 Typical Characteristics

Refer to the *Typical Application Circuit*. Unless otherwise specified:  $T_J = 25^{\circ}C$ ,  $R1 = 1.4 \text{ k}\Omega$ ,  $R2 = 1 \text{ k}\Omega$ ,  $C_{FF} = 0.01 \mu$ F,  $V_{IN} = V_{OUT(NOM)} + 1 \text{ V}$ ,  $V_{BIAS} = 3 \text{ V}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $C_{IN} = 10 \text{ }\mu$ F ceramic,  $C_{OUT} = 10 \text{ }\mu$ F ceramic,  $C_{BIAS} = 1 \text{ }\mu$ F Ceramic,  $C_{SS} = 0.01 \mu$ F, open solution of the term of term of terms of the term of term of terms of term of terms of term of terms of term of terms of term of term of terms of term of terms of term of terms of





#### LP38852-ADJ

SNVS482F - JANUARY 2007 - REVISED DECEMBER 2015

www.ti.com

### **Typical Characteristics (continued)**

Refer to the *Typical Application Circuit*. Unless otherwise specified:  $T_J = 25^{\circ}C$ ,  $R1 = 1.4 \text{ k}\Omega$ ,  $R2 = 1 \text{ k}\Omega$ ,  $C_{FF} = 0.01 \mu$ F,  $V_{IN} = V_{OUT(NOM)} + 1 \text{ V}$ ,  $V_{BIAS} = 3 \text{ V}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $C_{IN} = 10 \text{ }\mu$ F ceramic,  $C_{OUT} = 10 \text{ }\mu$ F ceramic,  $C_{BIAS} = 1 \text{ }\mu$ F Ceramic,  $C_{SS} = 1 \text{ }\mu$ 



8

Copyright © 2007–2015, Texas Instruments Incorporated



#### **Typical Characteristics (continued)**

Refer to the *Typical Application Circuit*. Unless otherwise specified:  $T_J = 25^{\circ}C$ ,  $R1 = 1.4 \text{ k}\Omega$ ,  $R2 = 1 \text{ k}\Omega$ ,  $C_{FF} = 0.01 \mu\text{F}$ ,  $V_{IN} = V_{OUT(NOM)} + 1 \text{ V}$ ,  $V_{BIAS} = 3 \text{ V}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $C_{IN} = 10 \text{ }\mu\text{F}$  ceramic,  $C_{OUT} = 10 \text{ }\mu\text{F}$  ceramic,  $C_{BIAS} = 1 \text{ }\mu\text{F}$  Ceramic,  $C_{SS} = 0 \text{ }\mu\text{F}$ .



Copyright © 2007–2015, Texas Instruments Incorporated

SNVS482F - JANUARY 2007 - REVISED DECEMBER 2015

www.ti.com

### **Typical Characteristics (continued)**

Refer to the *Typical Application Circuit*. Unless otherwise specified:  $T_J = 25^{\circ}C$ ,  $R1 = 1.4 \text{ k}\Omega$ ,  $R2 = 1 \text{ k}\Omega$ ,  $C_{FF} = 0.01 \mu$ F,  $V_{IN} = V_{OUT(NOM)} + 1 \text{ V}$ ,  $V_{BIAS} = 3 \text{ V}$ ,  $I_{OUT} = 10 \text{ mA}$ ,  $C_{IN} = 10 \text{ }\mu$ F ceramic,  $C_{OUT} = 10 \text{ }\mu$ F ceramic,  $C_{BIAS} = 1 \text{ }\mu$ F Ceramic,  $C_{SS} = 10 \text{ }\mu$ F ceramic,  $C_{BIAS} = 1 \text{ }\mu$ F Ceramic,  $C_{SS} = 10 \text{ }\mu$ F ceramic,  $C_{BIAS} = 10 \text{ }\mu$ F ceramic,  $C_{SS} = 10 \text{$ 





### 7 Detailed Description

### 7.1 Overview

The LP38852-ADJ is a high-current, low-dropout, fast-response linear regulator capable of sourcing 1.5-A load with only 130-mV dropout. This device operates from two input voltages:  $V_{BIAS}$  provides voltage to internal circuit, while  $V_{IN}$  is the input voltage supplying power to load. The use of an external bias rail allows the part to operate from ultra-low  $V_{IN}$  voltages. The fast transient response of this device makes it suitable for powering DSP, microcontroller cores, and post-regulators.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

#### 7.3.1 Undervoltage Lockout (UVLO)

The bias voltage is monitored by a circuit which prevents the device from functioning when the bias voltage is below the UVLO threshold of approximately 2.45 V.

As the bias voltage rises above the UVLO threshold the device control circuitry becomes active. There is approximately 150 mV of hysteresis built into the UVLO threshold to provide noise immunity.

When the bias voltage is between the UVLO threshold and the minimum operating rating value of 3 V the device is functional, but the operating parameters are not within the specified limits.

#### 7.3.2 Supply Sequencing

There is no requirement for the order that  $V_{IN}$  or  $V_{BIAS}$  are applied or removed.

One practical limitation is that the soft-start circuit starts charging soft-start timing capacitor ( $C_{SS}$ ) when both  $V_{BIAS}$  rises above the UVLO threshold and the EN pin is above the  $V_{EN(ON)}$  threshold. If the application of  $V_{IN}$  is delayed beyond this point the benefits of soft start is compromised.

In any case, the output voltage cannot be ensured until both  $V_{IN}$  and  $V_{BIAS}$  are within the range of specified operating values.

If used in a dual-supply system where the regulator output load is returned to a negative supply, the OUT pin must be diode clamped to ground. A Schottky diode is recommended for this diode clamp.

Copyright © 2007-2015, Texas Instruments Incorporated



#### Feature Description (continued)

#### 7.3.3 Reverse Voltage

A reverse voltage condition exists when the voltage at the OUT pin is higher than the voltage at the IN pin. Typically this happens when  $V_{IN}$  is abruptly taken low, and  $C_{OUT}$  continues to hold a sufficient charge such that the input to output voltage becomes reversed.

The NMOS pass element, by design, contains no body diode. This means that, as long as the gate of the pass element is not driven, there is no reverse current flow through the pass element during a reverse voltage event. The gate of the pass element is not driven when  $V_{BIAS}$  is below the UVLO threshold, or when the EN pin is held low.

When  $V_{BIAS}$  is above the UVLO threshold, and the EN pin is above the  $V_{EN(ON)}$  threshold, the control circuitry is active and attempts to regulate the output voltage. Because the input voltage is less than the output voltage the control circuit drives the gate of the pass element to the full  $V_{BIAS}$  potential when the output voltage begins to fall. In this condition, reverse current flows from the OUT pin to the IN pin , limited only by the  $R_{DS(ON)}$  of the pass element and the output-to-input voltage differential. Discharging an output capacitor up 1000 µF in this manner does not damage the device as the current rapidly decays. However, continuous reverse current must be avoided.

#### 7.3.4 Soft-Start

The LP38852-ADJ incorporates a soft-start function that reduces the start-up current surge into the output capacitor ( $C_{OUT}$ ) by allowing  $V_{OUT}$  to rise slowly to the final value. This is accomplished by controlling  $V_{REF}$  at the SS pin.  $C_{SS}$  is internally held to ground until both  $V_{BIAS}$  rises above the UVLO threshold and the EN pin is higher than the  $V_{EN(ON)}$  threshold.

 $V_{REF}$  rises at an RC rate defined by the internal resistance of the SS pin ( $r_{SS}$ ) and the external capacitor connected to the SS pin. This allows the output voltage to rise in a controlled manner until steady-state regulation is achieved. Typically, five time constants are recommended to assure that the output voltage is sufficiently close to the final steady-state value. During the soft-start time the output current can rise to the built-in current limit.

Soft-Start Time = 
$$C_{SS} \times r_{SS} \times 5$$

(1)

Because the  $V_{OUT}$  rise is exponential, not linear, the in-rush current peaks during the first time constant ( $\tau$ ), and  $V_{OUT}$  requires four additional time constants (4 $\tau$ ) to reach the final value (5 $\tau$ ).

After achieving normal operation, if either  $V_{BIAS}$  falls below the ULVO threshold, or the EN pin falls below the  $V_{EN(OFF)}$  threshold, the device output is disabled, and the  $C_{SS}$  discharge circuit becomes active. The  $C_{SS}$  discharge circuit remains active until  $V_{BIAS}$  falls to 500 mV (typical). When  $V_{BIAS}$  falls below 500 mV (typical), the  $C_{SS}$  discharge circuit ceases to function due to a lack of sufficient biasing to the control circuitry.

Because  $V_{REF}$  appears on the SS pin, any leakage through  $C_{SS}$  causes  $V_{REF}$  to fall, thus affecting  $V_{OUT}$ . A leakage of 50 nA (about 10 M $\Omega$ ) through  $C_{SS}$  causes  $V_{OUT}$  to be approximately 0.1% lower than nominal, while a leakage of 500 nA (about 1 M $\Omega$ ) causes  $V_{OUT}$  to be approximately 1% lower than nominal. Typical ceramic capacitors have a factor of 10x difference in leakage between 25°C and 85°C, so the maximum ambient temperature must be included in the capacitor selection process.

Typical C<sub>SS</sub> values are in the range of 1 nF to 100 nF, providing typical soft-start times in the range of 70  $\mu$ s to 7 ms (5). Values less than 1 nF may be used, but the soft-start effect is minimal. Values larger than 100 nF provide soft start but may not be fully discharged if V<sub>BIAS</sub> falls from the UVLVO threshold to less than 500 mV in less than 100  $\mu$ s.

Figure 22 shows the relationship between the  $C_{OUT}$  value and a typical  $C_{SS}$  value.



#### **Feature Description (continued)**



Figure 22. Typical C<sub>SS</sub> vs C<sub>OUT</sub> Values

The  $C_{SS}$  capacitor must be connected to a clean ground path back to the device ground pin. No components, other than  $C_{SS}$ , should be connected to the SS pin, as there could be adverse effects to  $V_{OUT}$ .

If the soft-start function is not needed the SS pin must be left open, although some minimal capacitance value is always recommended.

#### 7.3.5 Setting The Output Voltage

The output voltage is set using the external resistive divider R1 and R2. (Refer to the Figure 23.) The output voltage is given by Equation 2:

$$V_{OUT} = V_{ADJ} \times \left(1 + \left(\frac{R1}{R2}\right)\right)$$
(2)

The resistors used for R1 and R2 must be high quality, tight tolerance, and with matching temperature coefficients. It is important to remember that, although the value of  $V_{ADJ}$  is specified, the use of low quality resistors for R1 and R2 can easily produce a  $V_{OUT}$  value that is unacceptable.

It is recommended that the values selected for R1 and R2 are such that the parallel value is less than 10 k $\Omega$ . This is to prevent internal parasitic capacitances on the ADJ pin from interfering with the F<sub>Z</sub> pole set by R1 and C<sub>FF</sub>.

$$((R1 \times R2) / (R1 + R2)) \le 10 \text{ k}\Omega$$

Table 1 lists some suggested, best fit, standard  $\pm 1\%$  resistor values for R1 and R2, and a standard  $\pm 10\%$  capacitor values for C<sub>FF</sub>, for a range of V<sub>OUT</sub> values. Other values of R1, R2, and C<sub>FF</sub> are available that give similar results.

(3)

| V <sub>OUT</sub> | R1      | R2      | C <sub>FF</sub> | Fz       |
|------------------|---------|---------|-----------------|----------|
| 0.8 V            | 1.07 kΩ | 1.78 kΩ | 12 nF           | 12.4 kHz |
| 0.9 V            | 1.50 kΩ | 1.87 kΩ | 8.2 nF          | 12.9 kHz |
| 1 V              | 1.00 kΩ | 1.00 kΩ | 12 nF           | 13.3 kHz |
| 1.1 V            | 1.65 kΩ | 1.37 kΩ | 8.2 nF          | 11.8 kHz |
| 1.2 V            | 1.40 kΩ | 1.00 kΩ | 10 nF           | 11.4 kHz |
| 1.3 V            | 1.15 kΩ | 715 Ω   | 12 nF           | 11.5 kHz |
| 1.4 V            | 1.07 kΩ | 590 Ω   | 12 nF           | 12.4 kHz |
| 1.5 V            | 2.00 kΩ | 1.00 kΩ | 6.8 nF          | 11.7 kHz |
| 1.6 V            | 1.65 kΩ | 750 Ω   | 8.2 nF          | 11.8 kHz |
| 1.7 V            | 2.55 kΩ | 1.07 kΩ | 5.6 nF          | 11.1 kHz |
| 1.8 V            | 2.94 kΩ | 1.13 kΩ | 4.7 nF          | 11.5 kHz |

#### Table 1. Suggested Resistor Values

Please refer to the TI Application Note AN-1378 *Method for Calculating Output Voltage Tolerances in Adjustable Regulators* (SNVA112) for additional information on how resistor tolerances affect the calculated V<sub>OUT</sub> value.

#### 7.3.6 Enable (EN)

The EN pin provides a mechanism to enable, or disable, the regulator output stage. The EN pin has an internal pullup to  $V_{BIAS}$  through a 180-k $\Omega$  (typical) resistor. The EN pin can be left open or connected  $V_{BIAS}$  if the enable function is not needed.

#### 7.4 Device Functional Modes

#### 7.4.1 Input Voltage

The input voltage (V<sub>IN</sub>) is the high-current external voltage rail that is regulated down to a lower voltage, which is applied to the load. The input voltage must be at least  $V_{OUT} + V_{DO}$  and no higher than whatever value is used for  $V_{BIAS}$ .

For applications where  $V_{BIAS}$  is higher than 4.5 V,  $V_{IN}$  must be no greater than 4.5 V, otherwise output voltage accuracy may be affected.

#### 7.4.2 Bias Voltage

The bias voltage (V<sub>BIAS</sub>) is a low-current external voltage rail required to bias the control circuitry and provide gate drive for the N-FET pass transistor. When V<sub>OUT</sub> is set to 1.2 V, or less, V<sub>BIAS</sub> may be anywhere in the operating range of 3 V to 5.5 V. If V<sub>OUT</sub> is set higher than 1.2 V , V<sub>BIAS</sub> must be between 4.5 V and 5.5 V to ensure proper operation of the device.

#### 7.4.3 Enable (EN) Operation

If the EN pin is actively driven, pulling the EN pin above the  $V_{EN}$  threshold of 1.25 V (typical) turns on the regulator output; pulling the EN pin below the  $V_{EN}$  threshold turns off the regulator output. There is approximately 100 mV of hysteresis built into the enable threshold provide noise immunity.

If the enable function is not needed the EN pin must be left open, or connected directly to  $V_{BIAS}$ . If the EN pin is left open, stray capacitance on this pin must be minimized; otherwise, the output turnon is delayed while the stray capacitance is charged through the internal resistance ( $r_{EN}$ ).

www.ti.com



### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The typical applications of the LP38852-ADJ include DSP supply, microcontroller supplies, and post regulators.

### 8.2 Typical Application

Figure 23 shows the typical application circuit for LP38852-ADJ.



Figure 23. LP38852-ADJ Typical Application

#### 8.2.1 Design Requirements

For typical linear regulator applications, use the parameters listed in Table 2.

#### Table 2. Design Parameters

| DESIGN PARAMETER          | EXAMPLE VALUE  |
|---------------------------|----------------|
| Input voltage             | 3.3 V          |
| Adjustable output voltage | 0.8 V to 1.8 V |
| Output current            | 1.5 A          |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 External Capacitors

To assure regulator stability, input and output capacitors are required as shown in the Figure 23.

#### 8.2.2.1.1 Input Capacitor

The input capacitor must be at least 10 µF, but can be increased without limit. Its purpose is to provide a low source impedance for the regulator input. A ceramic capacitor, X5R or X7R, is recommended.

Tantalum capacitors may also be used at the input pin. There is no specific equivalent series resistance (ESR) limitation on the input capacitor (the lower, the better).

Aluminum electrolytic capacitors can be used, but are not recommended as their ESR increases very quickly at cold temperatures. They are not recommended for any application where the ambient temperature falls below 0°C.

Copyright © 2007–2015, Texas Instruments Incorporated

#### LP38852-ADJ

SNVS482F - JANUARY 2007 - REVISED DECEMBER 2015

#### 8.2.2.1.2 Output Capacitor

A minimum output capacitance of 10  $\mu$ F, ceramic, is required for stability. The amount of output capacitance can be increased without limit. The output capacitor must be located less than 1 cm from the output pin of the device and returned to the device ground pin with a clean analog ground.

Only high-quality ceramic types such as X5R or X7R are recommended, as the Z5U and Y5F types do not provide sufficient capacitance over temperature.

Tantalum capacitors also provide stable operation across the entire operating temperature range. However, the effects of ESR may provide variations in the output voltage during fast load transients. Using the minimum recommended 10- $\mu$ F ceramic capacitor at the output allows unlimited capacitance, tantalum or aluminum, to be added in parallel.

#### 8.2.2.1.3 Bias Capacitor

The capacitor on the bias pin must be at least 1  $\mu$ F and can be any good-quality capacitor (ceramic is recommended).

#### 8.2.2.1.4 Setting the Output Voltage

According to Table 1, R1 is set to 1.07 k $\Omega$ , and R2 is set to 1.78 k $\Omega$ .

#### 8.2.2.1.5 Feed Forward Capacitor, C<sub>FF</sub>

When using a ceramic capacitor for  $C_{OUT}$ , the typical ESR value is too small to provide any meaningful positive phase compensation,  $F_Z$ , to offset the internal negative phase shifts in the gain loop (see Figure 23).

$$F_{Z} = (1 / (2 \times \pi \times C_{OUT} \times ESR))$$

A capacitor placed across the gain resistor R1 provides additional phase margin to improve load transient response of the device. This capacitor,  $C_{FF}$ , in parallel with R1, forms a zero in the loop response given by the formula:

$$F_{Z} = (1 / (2 \times \pi \times C_{FF} \times R1))$$

For optimum load transient response select  $C_{FF}$  so the zero frequency,  $F_Z$ , falls between 10 kHz and 15 kHz.

 $(C_{FF} = (1 / (2 \times \pi \times R1 \times F_Z)))$ 

The phase lead provided by  $C_{FF}$  diminishes as the DC gain approaches unity, or  $V_{OUT}$  approaches  $V_{ADJ}$ . This is because  $C_{FF}$  also forms a pole with a frequency of:

 $F_{P} = (1 / (2 \times \pi \times C_{FF} \times (R1 || R2)))$ 

(7)

#### NOTE

It is important that at higher output voltages, where R1 is much larger than R2, the pole and zero are far apart in frequency. At lower output voltages the frequency of the pole and the zero move closer together. The phase lead provided from  $C_{FF}$  diminishes quickly as the output voltage is reduced and has no effect when  $V_{OUT} = V_{ADJ}$ . For this reason, relying on this compensation technique alone is adequate only for higher output voltages. For the LP38852-ADJ, the practical minimum  $V_{OUT}$  is 0.8 V when a ceramic capacitor is used for  $C_{OUT}$ .

STRUMENTS

#### (4) ient

(5)

(6)



#### LP38852-ADJ SNVS482F – JANUARY 2007–REVISED DECEMBER 2015



Figure 24. F<sub>ZERO</sub> and F<sub>POLE</sub> vs Gain

#### 8.2.2.2 Power Dissipation and Heat Sinking

Additional copper area for heat sinking may be required depending on the maximum device dissipation ( $P_D$ ) and the maximum anticipated ambient temperature ( $T_A$ ) for the device. Under all possible conditions, the junction temperature must be within the range specified under operating conditions.

The total power dissipation of the device is the sum of three different points of dissipation in the device.

The first part is the power that is dissipated in the NMOS pass element, and can be determined with Equation 8:

 $P_{D(PASS)} = (V_{IN} - V_{OUT}) \times I_{OUT}$ (8)

The second part is the power that is dissipated in the bias and control circuitry and can be determined with Equation 9:

 $\mathsf{P}_{\mathsf{D}(\mathsf{BIAS})} = \mathsf{V}_{\mathsf{BIAS}} \times \mathsf{I}_{\mathsf{GND}(\mathsf{BIAS})}$ 

where

 $I_{GND(BIAS)}$  is the portion of the operating ground current of the device that is related to  $V_{BIAS}$ . (9)

The third part is the power that is dissipated in portions of the output stage circuitry and can be determined with Equation 10:

 $\mathsf{P}_{\mathsf{D}(\mathsf{IN})} = \mathsf{V}_{\mathsf{IN}} \times \mathsf{I}_{\mathsf{GND}(\mathsf{IN})}$ 

where

•  $I_{GND(IN)}$  is the portion of the operating ground current of the device that is related to  $V_{IN}$ . (10)

| The total power dissipation is then:            |  |
|-------------------------------------------------|--|
| $P_{D} = P_{D(PASS)} + P_{D(BIAS)} + P_{D(IN)}$ |  |

The maximum allowable junction temperature rise ( $\Delta T_J$ ) depends on the maximum anticipated ambient temperature ( $T_A$ ) for the application, and the maximum allowable operating junction temperature ( $T_{J(MAX)}$ ).

$$\Delta T_{\rm J} = T_{\rm J(MAX)} - T_{\rm A(MAX)} \tag{12}$$

The maximum allowable value for junction-to-ambient thermal resistance,  $R_{\theta JA}$ , can be calculated using Equation 13:

$$R_{\theta JA} \leq \Delta T_J / P_D$$

(11)

(13)

SNVS482F - JANUARY 2007 - REVISED DECEMBER 2015



www.ti.com

#### 8.2.3 Application Curves



Copyright © 2007-2015, Texas Instruments Incorporated



### 9 Power Supply Recommendations

The LP38852-ADJ device is designed to operate from an input voltage supply range between 3 V and 5.5 V. The input voltage range provides adequate headroom in order for the device to have a regulated output. This input supply must be well regulated. An input capacitor of at least 10 µF is required.

# 10 Layout

#### 10.1 Layout Guidelines

For best overall performance, place all circuit components on the same side of the circuit board and as near to the respective LDO pin connections as practical. Place ground return connections to the input and output capacitor, and to the LDO ground pin, as close to each other as possible, connected by a wide, component-side, copper surface. The use of vias and long traces to create LDO circuit connections is strongly discouraged and negatively affects system performance. This grounding and layout scheme minimizes inductive parasitic, and thereby reduces load current transients, minimizes noise, and increases circuit stability.

A ground reference plane is also recommended and is either embedded in the PCB itself or located on the bottom side of the PCB opposite the components. This reference plane serves to assure accuracy of the output voltage, shield noise, and it behaves similarly to a thermal plane to spread heat from the LDO device when connected to the SO PowerPAD. In most application, this ground plane is necessary to meet thermal requirements.



### **10.2 Layout Examples**







Figure 32. LP38852 SO PowerPAD Layout Example



## **11** Device and Documentation Support

### **11.1 Documentation Support**

#### 11.1.1 Related Documentation

For additional information, see the following:

TI Application Note AN-1378 Method for Calculating Output Voltage Tolerances in Adjustable Regulators (SNVA112)

### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

SO PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

### **11.4 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**

| Orderable Device    | Status | Package Type     | •       | Pins | •    |                            | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking   | Samples |
|---------------------|--------|------------------|---------|------|------|----------------------------|------------------|---------------------|--------------|------------------|---------|
|                     | (1)    |                  | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)            |         |
| LP38852MR-ADJ/NOPB  | ACTIVE | SO PowerPAD      | DDA     | 8    | 95   | Green (RoHS<br>& no Sb/Br) | SN               | Level-3-260C-168 HR | -40 to 125   | L38852<br>MRADJ  | Samples |
| LP38852MRX-ADJ/NOPB | ACTIVE | SO PowerPAD      | DDA     | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | SN               | Level-3-260C-168 HR | -40 to 125   | L38852<br>MRADJ  | Samples |
| LP38852S-ADJ/NOPB   | ACTIVE | DDPAK/<br>TO-263 | KTW     | 7    | 45   | Pb-Free (RoHS<br>Exempt)   | SN               | Level-3-245C-168 HR | -40 to 125   | LP38852S<br>-ADJ | Samples |
| LP38852SX-ADJ/NOPB  | ACTIVE | DDPAK/<br>TO-263 | KTW     | 7    | 500  | Pb-Free (RoHS<br>Exempt)   | SN               | Level-3-245C-168 HR | -40 to 125   | LP38852S<br>-ADJ | Samples |
| LP38852T-ADJ/NOPB   | ACTIVE | TO-220           | NDZ     | 7    | 45   | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-NA-UNLIM    | -40 to 125   | LP38852T<br>-ADJ | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



6-Feb-2020

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                    |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|--------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      |                    | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LP38852MRX-ADJ/NOPB         | SO<br>Power<br>PAD | DDA                | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LP38852SX-ADJ/NOPB          | DDPAK/<br>TO-263   | KTW                | 7 | 500  | 330.0                    | 24.4                     | 10.75      | 14.85      | 5.0        | 16.0       | 24.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

9-Nov-2015



\*All dimensions are nominal

| Device              | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LP38852MRX-ADJ/NOPB | SO PowerPAD  | DDA             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LP38852SX-ADJ/NOPB  | DDPAK/TO-263 | KTW             | 7    | 500  | 367.0       | 367.0      | 45.0        |

DDA (R-PDSO-G8)

PowerPAD ™ PLASTIC SMALL-OUTLINE



- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. This package complies to JEDEC MS-012 variation BA

PowerPAD is a trademark of Texas Instruments.



# DDA (R-PDSO-G8)

# PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE

## THERMAL INFORMATION

This PowerPAD<sup> $\mathbb{N}$ </sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.





4206322-2/L 05/12

NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments



# DDA (R-PDSO-G8)

# PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PowerPAD is a trademark of Texas Instruments.



# DDA0008A



# **PACKAGE OUTLINE**

# PowerPAD<sup>™</sup> SOIC - 1.7 mm max height

PLASTIC SMALL OUTLINE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MS-012.



# **DDA0008A**

# EXAMPLE BOARD LAYOUT

# PowerPAD<sup>™</sup> SOIC - 1.7 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- Solder mask tolerances between and around signal pads can vary based on board fabrication site. 7.
- This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004). 8.
- Size of metal pad may vary due to creepage requirement.
   Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **DDA0008A**

# **EXAMPLE STENCIL DESIGN**

# PowerPAD<sup>™</sup> SOIC - 1.7 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



# NDZ0007B





# **MECHANICAL DATA**

# KTW0007B





#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated