

# **Product Specification**

# **PE4309**

50 Ω RF Digital Attenuator 6-bit, 31.5 dB, DC-4.0 GHz

#### **Features**

- Best in class 2.0 kV HBM ESD tolerance
- Low Insertion Loss: 1.6 dB typical
- Attenuation: Ø 5 dB steps to 31.5 dB
- High Linearity: Typical 52 dB IP3
- Best in Class Attenuation accuracy
- allel programming interface
- Single supply, 3V to 5V operation
- Standard 3 V or 5 V CMOS control logic independent of supply voltage
- ery low power consumpti
- RoHS-compliant 24-lead 4x4 mm QFN

## **Product Description**

This product is a high linearity, 6-bit RF Digital Step Attenuator (DSA) covering a 31.5 dB attenuation range in 0.5 dB steps. The Peregrine  $50\Omega$  RF DSA provides a parallel CMOS control interface and it operates on 3-volt to 5-volt supply. It maintains high attenuation accuracy over frequency and temperature and exhibits very low insertion loss and low power consumption. This Peregrine DSA is available in a 4x4 mm 24 lead QFN footprint with an exposed ground paddle.

The PE4309 is manufactured on Peregrine's UltraCMOS™ process, a patented variation of silicon-on-insulator (SOI) technology on a sapphire substrate, offering the performance of GaAs with the economy and integration of conventional CMOS.

Figure 1. Functional Schematic Diagram



e 2. Package Tybe



Table 1. Electrical Specifications @

| Parameter                     | Test Conditions⁴                                                                                                                                           | Frequency                                                                     | Min              | Тур                     | Maximum                                                                                            | Units                      |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------|-------------------------|----------------------------------------------------------------------------------------------------|----------------------------|
| Operation Frequency           |                                                                                                                                                            | 1                                                                             | DC               |                         | 4000                                                                                               | MHz                        |
| Insertion Loss                |                                                                                                                                                            | DC - 2.2 GHz<br>2.2 - 4.0 GHz                                                 | 1                | 1.6<br>2.2              | 2<br>3.4                                                                                           | dB<br>dB                   |
| Attenuation Accuracy          | Any Bit or Bit Combination<br>Any Bit or Bit Combination<br>0.5 - 7.5 dB States<br>8.0 - 15.5 dB States <sup>3</sup><br>16.0 - 31.5 dB States <sup>3</sup> | DC 1.0 GHz<br>10 < 2.2 GHz<br>2.1 < 3.8 GHz<br>2.2 < 3.8 GHz<br>2.2 < 3.1 GHz | -<br>-<br>-<br>- | -<br>0.15<br>0.7<br>1.2 | $\pm$ (0.10 + 3% of atten setting), not to exceed +0.20 dB $\pm$ (0.15 + 3% of atten setting) ${}$ | dB<br>dB<br>dB<br>dB<br>dB |
| 1 dB Compression <sup>2</sup> |                                                                                                                                                            | 1 MHz - 2.2 GHz<br>2.2 - 4.0 GHz                                              | 30<br>-          | 32<br>32                | -                                                                                                  | dBm<br>dBm                 |
| Input IP3 <sup>1</sup>        | Two-tone inputs +18 dBm                                                                                                                                    | 1 MHz - 2.2 GHz<br>2.2 - 4.0 GHz                                              | -                | 52<br>45                |                                                                                                    | dBm<br>dBm                 |
| Return Loss                   |                                                                                                                                                            | DC - 2.2 GHz<br>2.2 - 4.0 GHz                                                 | 15<br>10         | 20<br>20                | -                                                                                                  | dB<br>dB                   |
| Switching Speed               | 50% of control voltage to 90% of final attenuation level                                                                                                   |                                                                               | -                | -                       | 1                                                                                                  | μS                         |

Notes: 1. Device ty will begin to degrade below 5 MHz.

- ximum in Table 4.
- and 13 for typical attenuation error.
- urements made in a 50 ohm system (see Figure 4, Test Circuit Block Diagram). Resistors (R2, R3, R5, R6, R7) with a of 10K-ohm are used to decouple the RF path from the control inputs.



Figure 3. Pin Configuration (Top View)



Table 2. Pin Descriptions

| Table 2. Till Descriptions |                  |                                 |  |  |  |  |
|----------------------------|------------------|---------------------------------|--|--|--|--|
| Pin No.                    | Pin Name         | Description                     |  |  |  |  |
| 1                          | N/C <sup>7</sup> | No Connect                      |  |  |  |  |
| 2                          | $V_{DD}$         | Power supply pin                |  |  |  |  |
| 3                          | N/C⁵             | No Connect                      |  |  |  |  |
| 4                          | RF1              | RF port                         |  |  |  |  |
| 5                          | N/C⁵             | No Connect                      |  |  |  |  |
| 6                          | ACG <sup>6</sup> | AC Ground connection            |  |  |  |  |
| 7                          | ACG <sup>6</sup> | AC Ground connection            |  |  |  |  |
| 8                          | ACG <sup>6</sup> | AC Ground connection            |  |  |  |  |
| 9                          | ACG <sup>6</sup> | AC Ground connection            |  |  |  |  |
| 10                         | ACG <sup>6</sup> | AC Ground connection            |  |  |  |  |
| 11                         | ACG <sup>6</sup> | AC Ground connection            |  |  |  |  |
| 12                         | N/C <sup>7</sup> | No Connect                      |  |  |  |  |
| 13                         | ACG <sup>6</sup> | AC Ground connection            |  |  |  |  |
| 14                         | N/C <sup>5</sup> | No Connect                      |  |  |  |  |
| 15                         | RF2              | RF port                         |  |  |  |  |
| 16                         | N/C⁵             | No Connect                      |  |  |  |  |
| 17                         | N/C⁵             | No Connect                      |  |  |  |  |
| 18                         | N/C <sup>5</sup> | No Connect                      |  |  |  |  |
| 19                         | C16              | Attenuation control bit, 16 dB  |  |  |  |  |
| 20                         | C8               | Attenuation control bit, 8 dB   |  |  |  |  |
| 21                         | C4               | Attenuation control of, 4 dB    |  |  |  |  |
| 22                         | C2               | Atteruation control bit, 2 dB   |  |  |  |  |
| 23                         | CI               | Attenuation control bit, 1 dB   |  |  |  |  |
| 24                         | C0.5             | Attenuation control bit, 0.5 dB |  |  |  |  |
| Paddle                     | GND              | Ground for proper operation     |  |  |  |  |

nce these No Connect pins can Notes: 5. For improved RF be connected

- 6. Pins can ei ounded directly or through coupling capacito
- 7. Pin ca be grounded or No Connect

#### **Exposed Solder** ad Connection

d solder pad on the bottom of the package The expos must be grounded for proper device operation.

**Table 3. Operating Ranges** 

| Parameter                            | Min | Тур | Max | Units |
|--------------------------------------|-----|-----|-----|-------|
| V <sub>DD</sub> Power Supply Voltage | 3.0 | 3.3 | 5.5 | V     |
| I <sub>DD</sub> Power Supply Current |     | 100 | 250 | μΑ    |
| P <sub>IN</sub> Input power (50Ω)    |     |     | +24 | dBm   |

**Table 4. Absolute Maximum Ratings** 

| Symbol           | Parameter/Conditions              | Min  | Max  | Units |
|------------------|-----------------------------------|------|------|-------|
| $V_{DD}$         | Power supply voltage              | -0.3 | 6.0  | V     |
| Vı               | Voltage on any DC input           | -0.3 | 6.0  | V     |
| T <sub>ST</sub>  | Storage temperature range         | -65  | 150  | °C    |
| T <sub>OP</sub>  | Operating temperature tange       | -40  | 85   | °C    |
| P <sub>IN</sub>  | Input power (50Ω)                 |      | 30   | dBm   |
| V <sub>ESD</sub> | ESD voltage (Human Body<br>Model) |      | 2000 | V     |

#### Electros **Precautions**

When handling this UltraCN device, observe the ame precautions that you would use with other ESDevices. Although this device contains om damage due to ESD, Ken to avoid exceeding the ate specified able 4.

#### Latch-Up Avoidance

onventional CMOS devices, UltraCMOS™ evices are immune to latch-up.

### Switching Frequency

The PE4309 has a maximum 25 kHz switching rate.

**Table 5. Control Voltage** 

| State | Bias Condition                |
|-------|-------------------------------|
| Low   | 0 to +1.0 Vdc at 2 μA (typ)   |
| High  | +2.0 to +5 Vdc at 10 μA (typ) |

The standard 3V or 5V CMOS control logic is independent of supply voltage.

Table 6. Truth Table

| C16 | C8 | C4 | C2 | C1 | C0.5 | <b>Attenuation State</b> |
|-----|----|----|----|----|------|--------------------------|
| 1   | 1  | 1  | 1  | 1  | 1    | Reference Loss (IL)      |
| 1   | 1  | 1  | 1  | 1  | 0    | 0.5 dB                   |
| 1   | 1  | 1  | 1  | 0  | 1    | 1 dB                     |
| 1   | 1  | 1  | 0  | 1  | 1    | 2 dB                     |
| 1   | 1  | 0  | 1  | 1  | 1    | 4 dB                     |
| 1   | 0  | 1  | 1  | 1  | 1    | 8 dB                     |
| 0   | 1  | 1  | 1  | 1  | 1    | 16 dB                    |
| 0   | 0  | 0  | 0  | 0  | 0    | 31.5 dB                  |

©2007 Peregrine Semiconductor Corp. All rights reserved.



Figure 4. Test Circuit Block Diagram

Peregrine Specification 102-0371





#### **Evaluation Kit**

The Digital Attenuator Evaluation Kit board was designed to ease customer evaluation of the PE4309 Digital Step Attenuator. Connect J2 by mini clip to Vdd to power the IC. Connect J8 by mini clip to power the evaluation board support circuits. The control bits for the six parallel data inputs (C0.5 to C16) are controlled using S2-S7 to select bits or bit combinations. This allows any attenuation setting to be specified as shown in Table 6.

The de-embed trace (J6 to J7) estimates the PCB insertion loss for removal from the evaluation board measurement data.

To evaluate using customer software, J1 can be installed using a standard 0.100 IDC header (some circuit modification required, see schematic).

The ability to supply different voltages for the Control circuitry (using J8) and IC Vdd (using circuits allows for evaluation of circuits using different control vs. supply voltages.

Figure 5. Evaluation Board Layout

Peregrine Specification 101/0299



Figure 6. Evaluation Board Schematic

egrine Specification 102/0366





## **Typical Performance Data**

Figure 7. Insertion Loss,  $V_{dd} = 3.0 \text{ V}$ 



Figure 8. Attenuation at Major Steps



Figure 9. Input Return Loss at Major **Attenuation Steps** 



Return Loss at Major ttenuation Steps





### **Typical Performance Data**

Figure 11. Attenuation Error Vs. Frequency



Figure 12. Attenuation Error vs. Setting: **Low Frequency** 



Attenuation Error vs. Setting: High Frequency





Figure 16. Package Drawing





Figure 17. Tape and Reel Drawing



Figure 18. Marking Specifications



Table 7. Ordering Information

| Order Code | Part Marking | Description               | Package                 | Shipping Method  |  |
|------------|--------------|---------------------------|-------------------------|------------------|--|
| 4309-00    | PE4309-EK    | PE4309-24QFN 4x4mm-EK     | Evaluation Kit          | 1 / Box          |  |
| 4309-51    | 4309         | PE4309G-24QFN 4x4mm-75A   | Green 24-lead 4x4mm QFN | 75 units / Tube  |  |
| 4309-52    | 4309         | PE4309G-24QFN 4x4mm-3000C | Green 24-lead 4x4mm QFN | 3000 units / T&R |  |



#### Sales Offices

#### The Americas

#### **Peregrine Semiconductor Corporation**

9380 Carroll Park Drive San Diego, CA 92121 Tel: 858-731-9400 Fax: 858-731-9499

#### Europe

#### **Peregrine Semiconductor Europe**

Bâtiment Maine 13-15 rue des Quatre Vents F-92380 Garches, France Tel: +33-1-4741-9173 Fax: +33-1-4741-9173

#### Space and Defense Products

#### Americas:

Tel: 858-731-9453 Europe, Asia Pacific: 180 Rue Jean de Guiramand 13852 Aix-En-Provence Cedex 3, France Tel: +33-4-4239-3361

Fax: +33-4-4239-7227

#### Peregrine Semiconductor, Asia Pacific (APAC)

Shanghai, 200040, P.R. China Tel: +86-21-5836-8276 Fax: +86-21-5836-7652

#### Peregrine Semiconductor, Kore

#B-2607, Kolon Tripolis, 210 Geumgok-dong, Bundandau. Gyeonggi-do, 463-942 South Kore

Tel: +82-31-728-39 Fax: +82-31-728

#### Peregrine Semiconductor K.K., Japan

Teikoku L otel Tower 10B-6 bisaiwai-cho, Chiyoda-1-1-1 L 100-0011 Tok Japan

Tel: 2-5211 Fax: +8 502-521

ease refer to our For a list of representatives in your area. te at:

#### Data Sheet Identification

#### Advance Information

The product is in a formative ign stage The data sheet contains design target sp fications produc development. pecification any manner without notice.

#### Preliminary Specification

The data sheet co may be added at a later date. Peregi hе eserves the right to change specifications at any time wit out notice in order to supply the best possible pro

### Product Specifica

The data sheet contains final data. In the event Peregrine he specifications, Peregrine will notify decides to change customers of the intended changes by issuing a DCN ange Notice). (Documer

The information in this data sheet is believed to be reliable. However, Peregrine assumes no liability for the use of this information. Use shall be entirely at the user's own risk.

No patent rights or licenses to any circuits described in this data sheet are implied or granted to any third party.

Peregrine's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the Peregrine product could create a situation in which personal injury or death might occur. Peregrine assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications.

The Peregrine name, logo, and UTSi are registered trademarks and UltraCMOS, HaRP and MultiSwitch are trademarks of Peregrine Semiconductor Corp.