www.ti.com

## POWER-DISTRIBUTION SWITCHES

## FEATURES

- $80-\mathrm{m} \Omega$ High-Side MOSFET Switch
- 250 mA Continuous Current per Channel
- Independent Thermal and Short-Circuit Protection With Overcurrent Logic Output
- Operating Range: 2.7-V to $5.5-\mathrm{V}$
- CMOS- and TTL-Compatible Enable Inputs
- 2.5-ms Typical Rise Time
- Undervoltage Lockout
- $10 \mu \mathrm{~A}$ Maximum Standby Supply Current
- Bidirectional Switch
- Available in 8-Pin and 16-Pin SOIC Packages
- Ambient Temperature Range, $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
- ESD Protection


## DESCRIPTION

The TPS2090, TPS2091, and TPS2092 dual and the TPS2095, TPS2096 and TPS2097 quad power-distribution switches are intended for applications where heavy capacitive loads and short circuits are likely to be encountered. The TPS209x devices incorporate $80-\mathrm{m} \Omega \mathrm{N}$-channel MOSFET high-side power switches for power-distribution systems that require multiple power switches in a single package. Each switch is controlled by an independent logic enable input. Gate drive is provided by an internal charge pump designed to control the power-switch rise times and fall times to minimize current surges during switching. The charge pump requires no external components and allows operation from supplies as low as 2.7 V .

† See Available Options table

$\dagger$ See Available Options table

| GENERAL SWITCH CATALOG |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $33 \mathrm{~m} \Omega$, Single TPS201xA TPS202x 0.2 A to 2 A TPS203x 0.2 A to 2 A | $80 \mathrm{~m} \Omega$, Single  <br> TPS2014 600 mA <br> TPS2015 1 A <br> TPS2041B 500 mA <br> TPS2051B 500 mA <br> TPS2045A 250 mA <br> TPS2049 100 mA <br> TPS2055A 250 mA <br> TPS2061 1 A <br> TPS2065 1 A <br> TPS2068 1.5 A <br> TPS2069 1.5 A | $80 \mathrm{~m} \Omega$, Dual | $80 \mathrm{~m} \Omega$, Dual  <br>   <br> TPS2080 500 mA <br> TPS2081 500 mA <br> TPS2082 500 mA <br> TPS2090 250 mA <br> TPS2091 250 mA <br> TPS2092 250 mA | $80 \mathrm{~m} \Omega$, Triple |  |  |

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## DESCRIPTION (CONTINUED)

When the output load exceeds the current-limit threshold or a short is present, the TPS209x limits the output current to a safe level by switching into a constant-current mode, pulling the overcurrent ( $\overline{\mathrm{OCx}}$ ) logic output low. When continuous heavy overloads and short circuits increase the power dissipation in the switch causing the junction temperature to rise, a thermal protection circuit shuts off the switch to prevent damage. Recovery from a thermal shutdown is automatic once the device has cooled sufficiently. Internal circuitry ensures the switch remains off until valid input voltage is present. The TPS209x devices are designed to current limit at 0.5-A load.

## AVAILABLE OPTIONS ${ }^{(1)}$

| DUAL POWER DISTRIBUTION SWITCHES |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | ENABLE |  |  |  | RECOMMENDED MAXIMUM CONTINUOUS LOAD CURRENT <br> (A) | TYPICAL SHORT-CIRCUIT CURRENT LIMIT AT $25^{\circ} \mathrm{C}$ <br> (A) | PACKAGED DEVICES |
|  | EN1 |  | EN2 |  |  |  | SMALL OUTLINE (D) ${ }^{(2)}$ |
| $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | Active high |  | Active high |  | 0.25 | 0.5 | TPS2090D |
|  | Active high |  | Active low |  |  |  | TPS2091D |
|  | Active low |  | Active low |  |  |  | TPS2092D |
| QUAD POWER DISTRIBUTION SWITCHES |  |  |  |  |  |  |  |
| TA | ENABLE |  |  |  | RECOMMENDED MAXIMUM CONTINUOUS LOAD CURRENT <br> (A) | TYPICAL SHORT-CIRCUIT CURRENT LIMIT AT $25^{\circ} \mathrm{C}$ (A) | PACKAGED DEVICES |
|  | EN1 | EN2 | EN3 | DN4 |  |  | SMALL OUTLINE (D) ${ }^{(2)}$ |
| $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | Active high | Active high | Active high | Active high | 0.25 | 0.5 | TPS2095D |
|  | Active high | Active low | Active high | Active low |  |  | TPS2096D |
|  | Active low | Active low | Active low | Active low |  |  | TPS2097D |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com
(2) The D package is available taped and reeled. Add an R suffix to device type (e.g., TPS2091DR).

## TPS2092 FUNCTIONAL BLOCK DIAGRAM



## TPS2097 FUNCTIONAL BLOCK DIAGRAM



TPS2090, TPS2091, TPS2092 DUAL
www.ti.com

## TERMINAL FUNCTIONS

| DUAL POWER-DISTRIBUTION SWITCHES |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TERMINAL |  |  |  | I/O | DESCRIPTION |
| NAME | NO. |  |  |  |  |
|  | TPS2090 | TPS2091 | TPS2092 |  |  |
| EN1 |  |  | 4 | 1 | Enable input. Active low turns on power switch. |
| $\overline{\mathrm{EN} 2}$ |  | 5 | 5 | 1 | Enable input. Active low turns on power switch. |
| EN1 | 4 | 4 |  | 1 | Enable input. Active high turns on power switch. |
| EN2 | 5 |  |  | 1 | Enable input. Active high turns on power switch. |
| GND | 1 | 1 | 1 | 1 | Ground |
| IN1 | 2 | 2 | 2 | 1 | N-Channel MOSFET Drain |
| IN2 | 3 | 3 | 3 | 1 | N-Channel MOSFET Drain |
| $\overline{\mathrm{OC}}$ | 8 | 8 | 8 | 0 | Overcurrent. Open drain output active low |
| OUT1 | 7 | 7 | 7 | 0 | Power-switch output |
| OUT2 | 6 | 6 | 6 | 0 | Power-switch output |
| QUAD POWER-DISTRIBUTION SWITCHES |  |  |  |  |  |
| TERMINAL |  |  |  | I/0 | DESCRIPTION |
| NAME | NO. |  |  |  |  |
|  | TPS2095 | TPS2096 | TPS2097 |  |  |
| $\overline{\text { EN1 }}$ |  |  | 4 | 1 | Enable input. Active low turns on power switch. |
| EN2 |  | 13 | 13 | 1 | Enable input. Active low turns on power switch. |
| EN3 |  |  | 8 | 1 | Enable input. Active low turns on power switch. |
| $\overline{\mathrm{EN} 4}$ |  | 9 | 9 | 1 | Enable input. Active low turns on power switch. |
| EN1 | 4 | 4 |  | 1 | Enable input. Active high turns on power switch. |
| EN2 | 13 |  |  | 1 | Enable input. Active high turns on power switch. |
| EN3 | 8 | 8 |  | 1 | Enable input. Active high turns on power switch. |
| EN4 | 9 |  |  | 1 | Enable input. Active high turns on power switch. |
| GNDA | 1 | 1 | 1 |  | Ground for IN1 and IN2 switch and circuitry |
| GNDB | 5 | 5 | 5 |  | Ground for IN3 and IN4 switch and circuitry |
| IN1 | 2 | 2 | 2 | 1 | N-channel MOSFET drain |
| IN2 | 3 | 3 | 3 | 1 | N-channel MOSFET drain |
| IN3 | 6 | 6 | 6 | 1 | N-channel MOSFET drain |
| IN4 | 7 | 7 | 7 | 1 | N-channel MOSFET drain |
| $\overline{\text { OCA }}$ | 16 | 16 | 16 | 0 | Overcurrent indicator for switch 1 and switch 2. Active-low open drain output. |
| $\overline{O C B}$ | 12 | 12 | 12 | 0 | Overcurrent indicator for switch 3 and switch 4. Active low open drain output |
| OUT1 | 15 | 15 | 15 | 0 | Power-switch output |
| OUT2 | 14 | 14 | 14 | 0 | Power-switch output |
| OUT3 | 11 | 11 | 11 | 0 | Power-switch output |
| OUT4 | 10 | 10 | 10 | 0 | Power-switch output |

## DETAILED DESCRIPTION

## POWER SWITCH

The power switch is an N-channel MOSFET with a maximum on-state resistance of $135 \mathrm{~m} \Omega\left(\mathrm{~V}_{\mathrm{lIN})}=5 \mathrm{~V}\right)$. Configured as a high-side switch, the power switch prevents current flow from OUTx to IN and IN to OUTx when disabled. The power switch supplies a minimum of 250 mA per switch.

## CHARGE PUMP

An internal charge pump supplies power to the driver circuit and provides the necessary voltage to pull the gate of the MOSFET above the source. The charge pump operates from input voltages as low as 2.7 V and requires very little supply current.

## DRIVER

The driver controls the gate voltage of the power switch. To limit large current surges and reduce the associated electromagnetic interference (EMI) produced, the driver incorporates circuitry that controls the rise times and fall times of the output voltage. The rise and fall times are typically in the 2-ms to 4-ms range.

## ENABLE ( $\overline{\mathrm{ENx}}$ or ENx)

The logic enable disables the power switch and the bias for the charge pump, driver, and other circuitry to reduce the supply current to less than $10 \mu \mathrm{~A}$ when a logic high is present on ENx or a logic low is present on ENx. A logic low input on ENx or logic high on ENx restores bias to the drive and control circuits and turns the power on. The enable input is compatible with both TTL and CMOS logic levels.

## OVERCURRENT ( $\overline{\mathbf{O C x}}$ )

The $\overline{O C x}$ open drain output is asserted (active low) when an overcurrent or over temperature condition is encountered. The output will remain asserted until the overcurrent or overtemperature condition is removed.

## CURRENT SENSE

A sense FET monitors the current supplied to the load. The sense FET measures current more efficiently than conventional resistance methods. When an overload or short circuit is encountered, the current-sense circuitry sends a control signal to the driver. The driver in turn reduces the gate voltage and drives the power FET into its saturation region, which switches the output into a constant current mode and holds the current constant while varying the voltage on the load.

## THERMAL SENSE

The TPS209x implements a dual thermal trip to allow fully independent operation of the power distribution switches. In an overcurrent or short-circuit condition the junction temperature rises. When the die temperature rises to approximately $140^{\circ} \mathrm{C}$, the internal thermal sense circuitry checks to determine which power switch is in an overcurrent condition and turns off that switch, thus isolating the fault without interrupting operation of the adjacent power switch. Hysteresis is built into the thermal sense, and after the device has cooled approximately 20 degrees, the switch turns back on. The switch continues to cycle off and on until the fault is removed. The ( $\overline{\mathrm{OCx}}$ ) open-drain output is asserted (active low) when overtemperature or overcurrent occurs.

## UNDERVOLTAGE LOCKOUT

A voltage sense circuit monitors the input voltage. When the input voltage is below approximately 2 V , a control signal turns off the power switch.

TPS2090, TPS2091, TPS2092 DUAL TPS2095, TPS2096, TPS2097 QUAD
www.ti.com

## ABSOLUTE MAXIMUM RATINGS

over operating free-air temperature range (unless otherwise noted) ${ }^{(1)}$

|  |  |  | VALUE | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1(\mathrm{IN})}$ | Input voltage range ${ }^{(2)}$ |  | -0.3 to 6 | V |
| $\mathrm{V}_{\text {O(OUTx) }}$ | Output voltage range ${ }^{(2)}$ |  | -0.3 to $\mathrm{V}_{\mathrm{l}}^{(\mathrm{IN})}+0.3$ | V |
| $\mathrm{V}_{\text {I(ENX) }}$ or $\mathrm{V}_{\text {l(ENX) }}$ | Input voltage range |  | -0.3 to 6 | V |
| $\mathrm{l}_{\text {OOUTx) }}$ | Continuous output current |  | Internally Limited |  |
|  | Continuous total power dissipation |  | See Dissipation Rating Table |  |
| $\mathrm{T}_{J}$ | Operating virtual junction temperature range |  | 0 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ | Storage temperature range |  | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| ESD | Electrostatic discharge protection | Human body model | 2 | kV |
|  |  | Machine model | 200 | V |
|  |  | Charged device model (CDM) | 750 | V |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) All voltages are with respect to GND.

## DISSIPATION RATINGS TABLE

| PACKAGE | $\mathbf{T}_{\mathbf{A}} \leq \mathbf{2 5}{ }^{\circ} \mathbf{C}$ <br> POWER RATING | DERATING FACTOR <br> ABOVE $\mathbf{T}_{\mathbf{A}}=\mathbf{2 5}$ | $\mathbf{T}_{\mathbf{A}}=\mathbf{7 0}^{\circ} \mathbf{C}$ <br> POWER RATING | $\mathbf{T}_{\mathbf{A}}=\mathbf{8 5}^{\circ} \mathbf{C}$ <br> POWER RATING $=$ |
| :---: | :---: | :---: | :---: | :---: |
|  | 725 mW | $5.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 464 mW | 377 mW |
| $\mathrm{D}-16$ | 1123 mW | $9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 719 mW | 584 mW |

## RECOMMENDED OPERATING CONDITIONS

|  |  | MIN | MAX |
| :--- | :---: | :---: | :---: |
| UNIT |  |  |  |
| $\mathrm{V}_{1(\mathrm{IN})}$ | Input voltage | 2.7 |  |
| $\mathrm{~V}_{1(\overline{\mathrm{ENx})}}$ or $\mathrm{V}_{\mathrm{I}(\mathrm{ENx})}$ | Input voltage | 5.5 | V |
| $\mathrm{I}_{\mathrm{O}}$ | Continuous output current (per switch) | 0 | 5.5 |
| $\mathrm{~T}_{J}$ | Operating virtual junction temperature | V |  |

## ELECTRICAL CHARACTERISTICS

over recommended operating junction temperature range, $\mathrm{V}_{\mathrm{I}(\mathrm{IN})}=5.5 \mathrm{~V}$, $\mathrm{I}_{\mathrm{O}}=$ rated current, $\mathrm{V}_{\mathrm{l}(\overline{\mathrm{ENx})}}=0 \mathrm{~V}$, $\mathrm{V}_{\mathrm{I}(\mathrm{ENx})}=\mathrm{V}_{\mathrm{I}(\mathrm{INx})}$ (unless otherwise noted)

| SUPPLY CURRENT |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER | TEST CONDITIONS |  |  | MIN | TYP | MAX | UNIT |
| Supply current, low-level output | No Load on OUT | $\begin{aligned} & V_{1(E N x)}=V_{1(I N)}, \\ & V_{1(E N x)}=0 \mathrm{~V} \end{aligned}$ | $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ |  | $\begin{array}{r} 0.02 \\ 5 \end{array}$ | 1 | $\mu \mathrm{A}$ |
|  |  |  | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{J} \leq 125^{\circ} \mathrm{C}$ |  |  | 10 |  |
| Supply current, high-level output | No Load on OUT | $\begin{aligned} & V_{1(E N x)}=0 V, \\ & V_{1(E N x)}=V_{1(I N)} \end{aligned}$ | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ |  | 85 | 110 | $\mu \mathrm{A}$ |
|  |  |  | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq 125^{\circ} \mathrm{C}$ |  | 100 |  |  |
| Leakage current | OUT connected to ground | $\begin{aligned} & \mathrm{V}_{1(\overline{\mathrm{ENN})}}=\mathrm{V}_{1(\mathrm{IN})}, \\ & \mathrm{V}_{(\mathrm{ENx})}=0 \mathrm{~V} \end{aligned}$ | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{J} \leq 125^{\circ} \mathrm{C}$ |  | 100 |  | $\mu \mathrm{A}$ |
| Reverse leakage current | $\mathrm{INx}=$ high impedance | $\begin{aligned} & \mathrm{V}_{1(E N X)}=0 \mathrm{~V}^{2}, \\ & \mathrm{~V}_{\mathrm{l}(\mathrm{ENX})}=\mathrm{V}_{\mathrm{l}(\mathrm{IN})} \end{aligned}$ | $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ |  | 0.3 |  | $\mu \mathrm{A}$ |

TPS2095, TPS2096, TPS2097 QUAD
SLVS245C-SEPTEMBER 2000-REVISED OCTOBER 2007

## ELECTRICAL CHARACTERISTICS (Continued)

over recommended operating junction temperature range, $\mathrm{V}_{\mathrm{I}(\mathrm{IN})}=5.5 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=$ rated current, $\mathrm{V}_{\mathrm{I}(\overline{E N x})}=0 \mathrm{~V}, \mathrm{~V}_{((E N x)}=\mathrm{V}_{\mathrm{I}(\mathrm{INx})}$ (unless otherwise noted)

| POWER SWITCH |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | PARAMETER | TEST CONDITIONS ${ }^{(1)}$ |  |  | MIN TYP | MAX | UNIT |
| ${ }^{\text {dSS(on) }}$ | Static drain-source on-state resistance | $\mathrm{V}_{\mathrm{l} \text { (IN) }}=5 \mathrm{~V}$, | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$, | $\mathrm{I}_{0}=0.25 \mathrm{~A}$ | 80 | 100 | $\mathrm{m} \Omega$ |
|  |  | $\mathrm{V}_{\mathrm{l}(\mathrm{IN})}=5 \mathrm{~V}$, | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$, | $\mathrm{l}_{0}=0.25 \mathrm{~A}$ | 90 | 120 |  |
|  |  | $\mathrm{V}_{\mathrm{l}(\mathrm{IN})}=5 \mathrm{~V}$, | $\mathrm{T}_{\mathrm{J}}=125^{\circ} \mathrm{C}$, | $\mathrm{l}_{0}=0.25 \mathrm{~A}$ | 100 | 135 |  |
|  |  | $\mathrm{V}_{\text {l(IN) }}=3.3 \mathrm{~V}$, | $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$, | $\mathrm{l}_{0}=0.25 \mathrm{~A}$ | 90 | 125 |  |
|  |  | $\mathrm{V}_{\text {l(IN) }}=3.3 \mathrm{~V}$, | $\mathrm{T}_{\mathrm{J}}=85^{\circ} \mathrm{C}$, | $\mathrm{l}_{0}=0.25 \mathrm{~A}$ | 110 | 145 |  |
|  |  | $\mathrm{V}_{1(\text { IN })}=3.3 \mathrm{~V}$, | $\mathrm{T}_{\mathrm{J}}=125^{\circ} \mathrm{C}$, | $\mathrm{I}_{0}=0.25 \mathrm{~A}$ | 120 | 165 |  |
|  | Rise time, output | $\mathrm{V}_{\mathrm{l}(\mathrm{IN})}=5.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=20 \Omega$, | $\mathrm{T}_{\mathrm{J}}=125^{\circ} \mathrm{C}$, | $\mathrm{C}_{\mathrm{L}}=1 \mu \mathrm{~F}$ | 2.5 |  | ms |
|  |  | $\mathrm{V}_{\mathrm{l}(\mathrm{IN})}=2.7 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=20 \Omega$, | $\mathrm{T}_{\mathrm{J}}=125^{\circ} \mathrm{C}$, | $\mathrm{C}_{\mathrm{L}}=1 \mu \mathrm{~F}$ | 3 |  |  |
| $\mathrm{t}_{\mathrm{f}}$ | Fall time, output | $\mathrm{V}_{\mathrm{l}(\mathrm{IN})}=5.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=20 \Omega$, | $\mathrm{T}_{\mathrm{J}}=125^{\circ} \mathrm{C}$, | $\mathrm{C}_{\mathrm{L}}=1 \mu \mathrm{~F}$ | 4.4 |  | ms |
|  |  | $\mathrm{V}_{\mathrm{l}(\mathrm{IN})}=2.7 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=20 \Omega$, | $\mathrm{T}_{\mathrm{J}}=125^{\circ} \mathrm{C}$, | $\mathrm{C}_{\mathrm{L}}=1 \mu \mathrm{~F}$ | 2.5 |  |  |

(1) Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately.

| ENABLE INPUT $\mathrm{V}_{1(\mathrm{ENX})}$ or $\mathrm{V}_{\text {I(ENX) }}$ |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT |
| $\mathrm{V}_{1 \mathrm{H}}$ | High-level input voltage | $2.7 \mathrm{~V} \leq \mathrm{V}_{\text {l(IN) }} \leq 5.5 \mathrm{~V}$ | 2 |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage | $4.5 \mathrm{~V} \leq \mathrm{V}_{\text {l(IN) }} \leq 5.5 \mathrm{~V}$ |  | 0.8 | V |
|  |  | $2.7 \mathrm{~V} \leq \mathrm{V}_{\text {l(IN) }} \leq 4.5 \mathrm{~V}$ |  | 0.4 |  |
| 1 | Input current |  | -0.5 | 0.5 | $\mu \mathrm{A}$ |
|  | Turnon time | $\mathrm{C}_{\mathrm{L}}=100 \mu \mathrm{~F}, \quad \mathrm{R}_{\mathrm{L}}=20 \mu \mathrm{~F}$ |  | 20 | ms |
| $\mathrm{t}_{\text {off }}$ | Turnon time | $\mathrm{C}_{\mathrm{L}}=100 \mu \mathrm{~F}, \quad \mathrm{R}_{\mathrm{L}}=20 \mu \mathrm{~F}$ |  | 40 | ms |


| CURRENT LIMIT |  |  |  |  |  |  |  |  |
| :---: | :---: | ---: | ---: | ---: | :---: | :---: | :---: | :---: |
| PARAMETER | TEST CONDITIONS ${ }^{(1)}$ | MIN | TYP | MAX | UNIT |  |  |  |
| Ios | Short-circuit output current | $\mathrm{V}_{\mathrm{l}(\mathrm{IN})=5} 5 \mathrm{~V}$, OUT connected to GND, Device enabled into short circuit | 0.3 | 0.5 | 0.7 |  |  |  |

(1) Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately.

| UNDERVOLTAGE LOCKOUT |  |  |  |  |  |  |
| :--- | :--- | ---: | ---: | :---: | :---: | :---: |
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |  |
| Low-level input voltage |  | 2 | 2.5 | V |  |  |
| Hysteresis | $T_{J}=25^{\circ} \mathrm{C}$ |  | 100 | mV |  |  |


| OVERCURRENT $\overline{\text { OCx }}$ |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT |
| Sink current ${ }^{(1)}$ | $\mathrm{V}_{\mathrm{O}}=5 \mathrm{~V}$ |  | 10 | mA |
| Output low voltage | $\mathrm{l}_{\mathrm{O}}=5 \mathrm{~mA}, \mathrm{~V}_{\mathrm{OL}(\overline{\mathrm{OCx}})}$ |  | 0.5 | V |
| Off-state current ${ }^{(1)}$ | $\mathrm{V}_{\mathrm{O}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=3.3 \mathrm{~V}$ |  | 1 | $\mu \mathrm{A}$ |

(1) Specified by design, not production tested.

PARAMETER MEASUREMENT INFORMATION


TEST CIRCUIT


VOLTAGE WAVEFORMS
Figure 1. Test Circuit and Voltage Waveforms


Figure 2. Turnon Delay and Rise Time With $0.1-\mu \mathrm{F}$ Load


Figure 3. Turnoff Delay and Fall Time With $0.1-\mu \mathrm{F}$ Load

PARAMETER MEASUREMENT INFORMATION (continued)


Figure 4. Turnon Delay and Rise Time With 1- $\mu$ F Load


Figure 6. TPS2090, Short-Circuit Current, Device Enabled Into Short


Figure 5. Turnoff Delay and Fall Time With 1- $\boldsymbol{\mu}$ F Load


Figure 7. TPS2090, Threshold Trip Current With Ramped Load on Enabled Device

TPS2090, TPS2091, TPS2092 DUAL

PARAMETER MEASUREMENT INFORMATION (continued)


Figure 8. Ramped Load on Enabled Device


Figure 10. $4-\Omega$ Load Connected to Enabled Device


Figure 9. Inrush Current With $47-\mu \mathrm{F}, 100-\mu \mathrm{F}$ and $220-\mu \mathrm{F}$ Load Capacitance


Figure 11. 1- $\Omega$ Load Connected to Enabled Device

TYPICAL CHARACTERISTICS


## TYPICAL CHARACTERISTICS (continued)



Figure 16.
STATIC DRAIN-SOURCE ON-STATE RESISTANCE Junction temperature


Figure 18.

SUPPLY CURRENT, OUTPUT DISABLED vs JUNCTION TEMPERATURE


Figure 17.
INPUT-TO-OUTPUT VOLTAGE vs
LOAD CURRENT


Figure 19.

TYPICAL CHARACTERISTICS (continued)


Figure 20.


Figure 22.


Figure 21.


Figure 23.

## APPLICATION INFORMATION



Figure 24. Typical Application

## POWER-SUPPLY CONSIDERATIONS

A $0.01-\mu \mathrm{F}$ to $0.1-\mu \mathrm{F}$ ceramic bypass capacitor between INx and GND, close to the device, is recommended. Placing a high-value electrolytic capacitor on the output pin(s) is recommended when the output load is heavy. This precaution reduces power-supply transients that may cause ringing on the input. Additionally, bypassing the output with a $0.01-\mu \mathrm{F}$ to $0.1-\mu \mathrm{F}$ ceramic capacitor improves the immunity of the device to short-circuit transients.

## OVERCURRENT

A sense FET is employed to check for overcurrent conditions. Unlike current-sense resistors, sense FETs do not increase the series resistance of the current path. When an overcurrent condition is detected, the device maintains a constant output current and reduces the output voltage accordingly. Complete shutdown occurs only if the fault is present long enough to activate thermal limiting.
Three possible overload conditions can occur. In the first condition, the output has been shorted before the device is enabled or before $\mathrm{V}_{\mathrm{II}}$ (IN) has been applied (see Figure 6). The TPS209x senses the short and immediately switches into a constant-current output.
In the second condition, a short or an overload occurs while the device is enabled. At the instant the overload occurs, very high currents may flow for a short time before the current-limit circuit can react (see Figure 10 and Figure 11). After the current-limit circuit has tripped (reached the overcurrent trip threshold) the device switches into constant-current mode.

In the third condition, the load has been gradually increased beyond the recommended operating current. The current is permitted to rise until the current-limit threshold is reached or until the thermal limit of the device is exceeded (see Figure 8). The TPS209x is capable of delivering current up to the current-limit threshold without damaging the device. Once the threshold has been reached, the device switches into its constant-current mode.

## $\overline{\mathrm{OC}}$ RESPONSES

The $\overline{\mathrm{OC}}$ open-drain output is asserted (active low) when an overcurrent or overtemperature condition is encountered. The output will remain asserted until the overcurrent or overtemperature condition is removed. Connecting a heavy capacitive load to an enabled device can cause momentary false overcurrent reporting from the inrush current flowing through the device, charging the downstream capacitor. The TPS209x devices are designed to reduce false overcurrent reporting. An internal overcurrent transient filter eliminates the need to use external components to remove unwanted pulses. Using low-ESR electrolytic capacitors on the output lowers the inrush current flow through the device during hot-plug events by providing a low impedance energy source, thereby reducing erroneous overcurrent reporting.


Figure 25. Typical Circuit for $\overline{\mathrm{OC}}$ Pin

## POWER DISSIPATION AND JUNCTION TEMPERATURE

The low on-resistance on the n-channel MOSFET allows small surface-mount packages, such as SOIC, to pass large currents. The thermal resistances of these packages are high compared to that of power packages; it is good design practice to check power dissipation and junction temperature. Begin by determining the $\mathrm{r}_{\mathrm{DS}(o n)}$ of the N-channel MOSFET relative to the input voltage and operating temperature. As an initial estimate, use the highest operating ambient temperature of interest and read $\mathrm{r}_{\mathrm{DS}(0 n)}$ from Figure 18. Using this value, the power dissipation per switch can be calculated by:

$$
P_{D}=r_{D S(o n)} \times I^{2}
$$

Multiply this number by the total number of switches being used, to get the total power dissipation coming from the N -channel MOSFETs.

Finally, calculate the junction temperature:

$$
T_{J}=P_{D} \times R_{\theta J A}+T_{A}
$$

Where:
$\mathrm{T}_{\mathrm{A}}=$ Ambient Temperature ${ }^{\circ} \mathrm{C}$
$\mathrm{R}_{\text {ӨJA }}=$ Thermal resistance $\mathrm{SOIC}=172^{\circ} \mathrm{C} / \mathrm{W}$ (for 8 pin), $111^{\circ} \mathrm{C} / \mathrm{W}$ (for 16 pin)
$P_{D}=$ Total power dissipation based on number of switches being used.
Compare the calculated junction temperature with the initial estimate. If they do not agree within a few degrees, repeat the calculation, using the calculated value as the new estimate. Two or three iterations are generally sufficient to get a reasonable answer.

## THERMAL PROTECTION

Thermal protection prevents damage to the IC when heavy-overload or short-circuit faults are present for extended periods of time. The faults force the TPS209x into constant current mode, which causes the voltage across the high-side switch to increase; under short-circuit conditions, the voltage across the switch is equal to the input voltage. The increased dissipation causes the junction temperature to rise to high levels. The protection circuit senses the junction temperature of the switch and shuts it off. Hysteresis is built into the thermal sense circuit, and after the device has cooled approximately 20 degrees, the switch turns back on. The switch continues to cycle in this manner until the load fault or input power is removed.
The TPS209x implements a dual thermal trip to allow fully independent operation of the power distribution switches. In an overcurrent or short-circuit condition the junction temperature will rise. Once the die temperature rises to approximately $140^{\circ} \mathrm{C}$, the internal thermal sense circuitry checks which power switch is in an overcurrent condition and turns that power switch off, thus isolating the fault without interrupting operation of the adjacent power switch. Should the die temperature exceed the first thermal trip point of $140^{\circ} \mathrm{C}$ and reach $160^{\circ} \mathrm{C}$, both switches turn off. The $\overline{O C}$ open-drain output is asserted (active low) when overtemperature or overcurrent occurs.

## UNDERVOLTAGE LOCKOUT (UVLO)I

An undervoltage lockout ensures that the power switch is in the off state at power up. Whenever the input voltage falls below approximately 2 V , the power switch will be quickly turned off. This facilitates the design of hot-insertion systems where it is not possible to turn off the power switch before input power is removed. The UVLO will also keep the switch from being turned on until the power supply has reached at least 2 V , even if the switch is enabled. Upon reinsertion, the power switch will be turned on with a controlled rise time to reduce EMI and voltage overshoots.

## GENERIC HOT-PLUG APPLICATIONS (see Figure 26)

In many applications it may be necessary to remove modules or pc boards while the main unit is still operating. These are considered hot-plug applications. Such implementations require the control of current surges seen by the main power supply and the card being inserted. The most effective way to control these surges is to limit and slowly ramp the current and voltage being applied to the card, similar to the way in which a power supply normally turns on. Due to the controlled rise times and fall times of the TPS209x, these devices can be used to provide a softer start-up to devices being hot-plugged into a powered system. The UVLO feature of the TPS209x also ensures the switch will be off after the card has been removed, and the switch will be off during the next insertion. The UVLO feature insures a soft start with a controlled rise time for every insertion of the card or module.


Figure 26. Typical Hot-Plug Implementation
By placing the TPS209x between the $\mathrm{V}_{\mathrm{CC}}$ input and the rest of the circuitry, the input power will reach these devices first after insertion. The typical rise time of the switch is approximately 2.5 ms , providing a slow voltage ramp at the output of the device. This implementation controls system surge currents and provides a hot-plugging mechanism for any device. INSTRUMENTS

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS2090D | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | 0 to 85 | 2090 | Samples |
| TPS2090DG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | 0 to 85 | 2090 | Samples |
| TPS2090DR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | 0 to 85 | 2090 | Samples |
| TPS2091D | LIFEBUY | SOIC | D | 8 | 75 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | 0 to 0 | 2091 |  |
| TPS2092D | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | 0 to 85 | 2092 | Samples |
| TPS2092DR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | 0 to 85 | 2092 | Samples |
| TPS2095D | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | 0 to 85 | 2095 | Samples |
| TPS2095DG4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | 0 to 85 | 2095 | Samples |
| TPS2095DR | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | 0 to 85 | 2095 | Samples |
| TPS2096D | LIFEBUY | SOIC | D | 16 | 40 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | 0 to 0 | 2096 |  |
| TPS2096DG4 | LIFEBUY | SOIC | D | 16 | 40 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | 0 to 0 | 2096 |  |
| TPS2097D | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | NIPDAU | Level-1-260C-UNLIM | 0 to 85 | 2097 | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free"
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

[^0]In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis

## TAPE AND REEL INFORMATION


*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> $\mathbf{W 1}(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS2090DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 |
| TPS2092DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 |
| TPS2095DR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS2090DR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 |
| TPS2092DR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 |
| TPS2095DR | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 |

D (R-PDSO-G16)


NOTES: A. All linear dimensions are in inches (millimeters).
B. This drawing is subject to change without notice.

C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed $0.006(0,15)$ each side.
D Body width does not include interlead flash. Interlead flash shall not exceed $0.017(0,43)$ each side.
E. Reference JEDEC MS-012 variation AC.


NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed . 006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.


SOLDER MASK DETAILS

NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Tl grants you permission to use these resources only for development of an application that uses the Tl products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify Tl and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.
Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.


[^0]:    Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.
    ${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
    ${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
    ${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
    ${ }^{(6)}$ Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width

    Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

